1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun // Copyright (C) IBM Corporation 2020
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/bitfield.h>
5*4882a593Smuzhiyun #include <linux/bits.h>
6*4882a593Smuzhiyun #include <linux/fsi.h>
7*4882a593Smuzhiyun #include <linux/jiffies.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/spi/spi.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define FSI_ENGID_SPI 0x23
14*4882a593Smuzhiyun #define FSI_MBOX_ROOT_CTRL_8 0x2860
15*4882a593Smuzhiyun #define FSI_MBOX_ROOT_CTRL_8_SPI_MUX 0xf0000000
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define FSI2SPI_DATA0 0x00
18*4882a593Smuzhiyun #define FSI2SPI_DATA1 0x04
19*4882a593Smuzhiyun #define FSI2SPI_CMD 0x08
20*4882a593Smuzhiyun #define FSI2SPI_CMD_WRITE BIT(31)
21*4882a593Smuzhiyun #define FSI2SPI_RESET 0x18
22*4882a593Smuzhiyun #define FSI2SPI_STATUS 0x1c
23*4882a593Smuzhiyun #define FSI2SPI_STATUS_ANY_ERROR BIT(31)
24*4882a593Smuzhiyun #define FSI2SPI_IRQ 0x20
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define SPI_FSI_BASE 0x70000
27*4882a593Smuzhiyun #define SPI_FSI_INIT_TIMEOUT_MS 1000
28*4882a593Smuzhiyun #define SPI_FSI_MAX_XFR_SIZE 2048
29*4882a593Smuzhiyun #define SPI_FSI_MAX_XFR_SIZE_RESTRICTED 32
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define SPI_FSI_ERROR 0x0
32*4882a593Smuzhiyun #define SPI_FSI_COUNTER_CFG 0x1
33*4882a593Smuzhiyun #define SPI_FSI_COUNTER_CFG_LOOPS(x) (((u64)(x) & 0xffULL) << 32)
34*4882a593Smuzhiyun #define SPI_FSI_COUNTER_CFG_N2_RX BIT_ULL(8)
35*4882a593Smuzhiyun #define SPI_FSI_COUNTER_CFG_N2_TX BIT_ULL(9)
36*4882a593Smuzhiyun #define SPI_FSI_COUNTER_CFG_N2_IMPLICIT BIT_ULL(10)
37*4882a593Smuzhiyun #define SPI_FSI_COUNTER_CFG_N2_RELOAD BIT_ULL(11)
38*4882a593Smuzhiyun #define SPI_FSI_CFG1 0x2
39*4882a593Smuzhiyun #define SPI_FSI_CLOCK_CFG 0x3
40*4882a593Smuzhiyun #define SPI_FSI_CLOCK_CFG_MM_ENABLE BIT_ULL(32)
41*4882a593Smuzhiyun #define SPI_FSI_CLOCK_CFG_ECC_DISABLE (BIT_ULL(35) | BIT_ULL(33))
42*4882a593Smuzhiyun #define SPI_FSI_CLOCK_CFG_RESET1 (BIT_ULL(36) | BIT_ULL(38))
43*4882a593Smuzhiyun #define SPI_FSI_CLOCK_CFG_RESET2 (BIT_ULL(37) | BIT_ULL(39))
44*4882a593Smuzhiyun #define SPI_FSI_CLOCK_CFG_MODE (BIT_ULL(41) | BIT_ULL(42))
45*4882a593Smuzhiyun #define SPI_FSI_CLOCK_CFG_SCK_RECV_DEL GENMASK_ULL(51, 44)
46*4882a593Smuzhiyun #define SPI_FSI_CLOCK_CFG_SCK_NO_DEL BIT_ULL(51)
47*4882a593Smuzhiyun #define SPI_FSI_CLOCK_CFG_SCK_DIV GENMASK_ULL(63, 52)
48*4882a593Smuzhiyun #define SPI_FSI_MMAP 0x4
49*4882a593Smuzhiyun #define SPI_FSI_DATA_TX 0x5
50*4882a593Smuzhiyun #define SPI_FSI_DATA_RX 0x6
51*4882a593Smuzhiyun #define SPI_FSI_SEQUENCE 0x7
52*4882a593Smuzhiyun #define SPI_FSI_SEQUENCE_STOP 0x00
53*4882a593Smuzhiyun #define SPI_FSI_SEQUENCE_SEL_SLAVE(x) (0x10 | ((x) & 0xf))
54*4882a593Smuzhiyun #define SPI_FSI_SEQUENCE_SHIFT_OUT(x) (0x30 | ((x) & 0xf))
55*4882a593Smuzhiyun #define SPI_FSI_SEQUENCE_SHIFT_IN(x) (0x40 | ((x) & 0xf))
56*4882a593Smuzhiyun #define SPI_FSI_SEQUENCE_COPY_DATA_TX 0xc0
57*4882a593Smuzhiyun #define SPI_FSI_SEQUENCE_BRANCH(x) (0xe0 | ((x) & 0xf))
58*4882a593Smuzhiyun #define SPI_FSI_STATUS 0x8
59*4882a593Smuzhiyun #define SPI_FSI_STATUS_ERROR \
60*4882a593Smuzhiyun (GENMASK_ULL(31, 21) | GENMASK_ULL(15, 12))
61*4882a593Smuzhiyun #define SPI_FSI_STATUS_SEQ_STATE GENMASK_ULL(55, 48)
62*4882a593Smuzhiyun #define SPI_FSI_STATUS_SEQ_STATE_IDLE BIT_ULL(48)
63*4882a593Smuzhiyun #define SPI_FSI_STATUS_TDR_UNDERRUN BIT_ULL(57)
64*4882a593Smuzhiyun #define SPI_FSI_STATUS_TDR_OVERRUN BIT_ULL(58)
65*4882a593Smuzhiyun #define SPI_FSI_STATUS_TDR_FULL BIT_ULL(59)
66*4882a593Smuzhiyun #define SPI_FSI_STATUS_RDR_UNDERRUN BIT_ULL(61)
67*4882a593Smuzhiyun #define SPI_FSI_STATUS_RDR_OVERRUN BIT_ULL(62)
68*4882a593Smuzhiyun #define SPI_FSI_STATUS_RDR_FULL BIT_ULL(63)
69*4882a593Smuzhiyun #define SPI_FSI_STATUS_ANY_ERROR \
70*4882a593Smuzhiyun (SPI_FSI_STATUS_ERROR | \
71*4882a593Smuzhiyun SPI_FSI_STATUS_TDR_OVERRUN | SPI_FSI_STATUS_RDR_UNDERRUN | \
72*4882a593Smuzhiyun SPI_FSI_STATUS_RDR_OVERRUN)
73*4882a593Smuzhiyun #define SPI_FSI_PORT_CTRL 0x9
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct fsi_spi {
76*4882a593Smuzhiyun struct device *dev; /* SPI controller device */
77*4882a593Smuzhiyun struct fsi_device *fsi; /* FSI2SPI CFAM engine device */
78*4882a593Smuzhiyun u32 base;
79*4882a593Smuzhiyun size_t max_xfr_size;
80*4882a593Smuzhiyun bool restricted;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun struct fsi_spi_sequence {
84*4882a593Smuzhiyun int bit;
85*4882a593Smuzhiyun u64 data;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
fsi_spi_check_mux(struct fsi_device * fsi,struct device * dev)88*4882a593Smuzhiyun static int fsi_spi_check_mux(struct fsi_device *fsi, struct device *dev)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun int rc;
91*4882a593Smuzhiyun u32 root_ctrl_8;
92*4882a593Smuzhiyun __be32 root_ctrl_8_be;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun rc = fsi_slave_read(fsi->slave, FSI_MBOX_ROOT_CTRL_8, &root_ctrl_8_be,
95*4882a593Smuzhiyun sizeof(root_ctrl_8_be));
96*4882a593Smuzhiyun if (rc)
97*4882a593Smuzhiyun return rc;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun root_ctrl_8 = be32_to_cpu(root_ctrl_8_be);
100*4882a593Smuzhiyun dev_dbg(dev, "Root control register 8: %08x\n", root_ctrl_8);
101*4882a593Smuzhiyun if ((root_ctrl_8 & FSI_MBOX_ROOT_CTRL_8_SPI_MUX) ==
102*4882a593Smuzhiyun FSI_MBOX_ROOT_CTRL_8_SPI_MUX)
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return -ENOLINK;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
fsi_spi_check_status(struct fsi_spi * ctx)108*4882a593Smuzhiyun static int fsi_spi_check_status(struct fsi_spi *ctx)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun int rc;
111*4882a593Smuzhiyun u32 sts;
112*4882a593Smuzhiyun __be32 sts_be;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun rc = fsi_device_read(ctx->fsi, FSI2SPI_STATUS, &sts_be,
115*4882a593Smuzhiyun sizeof(sts_be));
116*4882a593Smuzhiyun if (rc)
117*4882a593Smuzhiyun return rc;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun sts = be32_to_cpu(sts_be);
120*4882a593Smuzhiyun if (sts & FSI2SPI_STATUS_ANY_ERROR) {
121*4882a593Smuzhiyun dev_err(ctx->dev, "Error with FSI2SPI interface: %08x.\n", sts);
122*4882a593Smuzhiyun return -EIO;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
fsi_spi_read_reg(struct fsi_spi * ctx,u32 offset,u64 * value)128*4882a593Smuzhiyun static int fsi_spi_read_reg(struct fsi_spi *ctx, u32 offset, u64 *value)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun int rc;
131*4882a593Smuzhiyun __be32 cmd_be;
132*4882a593Smuzhiyun __be32 data_be;
133*4882a593Smuzhiyun u32 cmd = offset + ctx->base;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun *value = 0ULL;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (cmd & FSI2SPI_CMD_WRITE)
138*4882a593Smuzhiyun return -EINVAL;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun cmd_be = cpu_to_be32(cmd);
141*4882a593Smuzhiyun rc = fsi_device_write(ctx->fsi, FSI2SPI_CMD, &cmd_be, sizeof(cmd_be));
142*4882a593Smuzhiyun if (rc)
143*4882a593Smuzhiyun return rc;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun rc = fsi_spi_check_status(ctx);
146*4882a593Smuzhiyun if (rc)
147*4882a593Smuzhiyun return rc;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun rc = fsi_device_read(ctx->fsi, FSI2SPI_DATA0, &data_be,
150*4882a593Smuzhiyun sizeof(data_be));
151*4882a593Smuzhiyun if (rc)
152*4882a593Smuzhiyun return rc;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun *value |= (u64)be32_to_cpu(data_be) << 32;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun rc = fsi_device_read(ctx->fsi, FSI2SPI_DATA1, &data_be,
157*4882a593Smuzhiyun sizeof(data_be));
158*4882a593Smuzhiyun if (rc)
159*4882a593Smuzhiyun return rc;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun *value |= (u64)be32_to_cpu(data_be);
162*4882a593Smuzhiyun dev_dbg(ctx->dev, "Read %02x[%016llx].\n", offset, *value);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
fsi_spi_write_reg(struct fsi_spi * ctx,u32 offset,u64 value)167*4882a593Smuzhiyun static int fsi_spi_write_reg(struct fsi_spi *ctx, u32 offset, u64 value)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun int rc;
170*4882a593Smuzhiyun __be32 cmd_be;
171*4882a593Smuzhiyun __be32 data_be;
172*4882a593Smuzhiyun u32 cmd = offset + ctx->base;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (cmd & FSI2SPI_CMD_WRITE)
175*4882a593Smuzhiyun return -EINVAL;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun dev_dbg(ctx->dev, "Write %02x[%016llx].\n", offset, value);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun data_be = cpu_to_be32(upper_32_bits(value));
180*4882a593Smuzhiyun rc = fsi_device_write(ctx->fsi, FSI2SPI_DATA0, &data_be,
181*4882a593Smuzhiyun sizeof(data_be));
182*4882a593Smuzhiyun if (rc)
183*4882a593Smuzhiyun return rc;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun data_be = cpu_to_be32(lower_32_bits(value));
186*4882a593Smuzhiyun rc = fsi_device_write(ctx->fsi, FSI2SPI_DATA1, &data_be,
187*4882a593Smuzhiyun sizeof(data_be));
188*4882a593Smuzhiyun if (rc)
189*4882a593Smuzhiyun return rc;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun cmd_be = cpu_to_be32(cmd | FSI2SPI_CMD_WRITE);
192*4882a593Smuzhiyun rc = fsi_device_write(ctx->fsi, FSI2SPI_CMD, &cmd_be, sizeof(cmd_be));
193*4882a593Smuzhiyun if (rc)
194*4882a593Smuzhiyun return rc;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return fsi_spi_check_status(ctx);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
fsi_spi_data_in(u64 in,u8 * rx,int len)199*4882a593Smuzhiyun static int fsi_spi_data_in(u64 in, u8 *rx, int len)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun int i;
202*4882a593Smuzhiyun int num_bytes = min(len, 8);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun for (i = 0; i < num_bytes; ++i)
205*4882a593Smuzhiyun rx[i] = (u8)(in >> (8 * ((num_bytes - 1) - i)));
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return num_bytes;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
fsi_spi_data_out(u64 * out,const u8 * tx,int len)210*4882a593Smuzhiyun static int fsi_spi_data_out(u64 *out, const u8 *tx, int len)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun int i;
213*4882a593Smuzhiyun int num_bytes = min(len, 8);
214*4882a593Smuzhiyun u8 *out_bytes = (u8 *)out;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Unused bytes of the tx data should be 0. */
217*4882a593Smuzhiyun *out = 0ULL;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun for (i = 0; i < num_bytes; ++i)
220*4882a593Smuzhiyun out_bytes[8 - (i + 1)] = tx[i];
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return num_bytes;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
fsi_spi_reset(struct fsi_spi * ctx)225*4882a593Smuzhiyun static int fsi_spi_reset(struct fsi_spi *ctx)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun int rc;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun dev_dbg(ctx->dev, "Resetting SPI controller.\n");
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun rc = fsi_spi_write_reg(ctx, SPI_FSI_CLOCK_CFG,
232*4882a593Smuzhiyun SPI_FSI_CLOCK_CFG_RESET1);
233*4882a593Smuzhiyun if (rc)
234*4882a593Smuzhiyun return rc;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun rc = fsi_spi_write_reg(ctx, SPI_FSI_CLOCK_CFG,
237*4882a593Smuzhiyun SPI_FSI_CLOCK_CFG_RESET2);
238*4882a593Smuzhiyun if (rc)
239*4882a593Smuzhiyun return rc;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return fsi_spi_write_reg(ctx, SPI_FSI_STATUS, 0ULL);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
fsi_spi_sequence_add(struct fsi_spi_sequence * seq,u8 val)244*4882a593Smuzhiyun static int fsi_spi_sequence_add(struct fsi_spi_sequence *seq, u8 val)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun * Add the next byte of instruction to the 8-byte sequence register.
248*4882a593Smuzhiyun * Then decrement the counter so that the next instruction will go in
249*4882a593Smuzhiyun * the right place. Return the index of the slot we just filled in the
250*4882a593Smuzhiyun * sequence register.
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun seq->data |= (u64)val << seq->bit;
253*4882a593Smuzhiyun seq->bit -= 8;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return ((64 - seq->bit) / 8) - 2;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
fsi_spi_sequence_init(struct fsi_spi_sequence * seq)258*4882a593Smuzhiyun static void fsi_spi_sequence_init(struct fsi_spi_sequence *seq)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun seq->bit = 56;
261*4882a593Smuzhiyun seq->data = 0ULL;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
fsi_spi_sequence_transfer(struct fsi_spi * ctx,struct fsi_spi_sequence * seq,struct spi_transfer * transfer)264*4882a593Smuzhiyun static int fsi_spi_sequence_transfer(struct fsi_spi *ctx,
265*4882a593Smuzhiyun struct fsi_spi_sequence *seq,
266*4882a593Smuzhiyun struct spi_transfer *transfer)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun bool docfg = false;
269*4882a593Smuzhiyun int loops;
270*4882a593Smuzhiyun int idx;
271*4882a593Smuzhiyun int rc;
272*4882a593Smuzhiyun u8 val = 0;
273*4882a593Smuzhiyun u8 len = min(transfer->len, 8U);
274*4882a593Smuzhiyun u8 rem = transfer->len % len;
275*4882a593Smuzhiyun u64 cfg = 0ULL;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun loops = transfer->len / len;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (transfer->tx_buf) {
280*4882a593Smuzhiyun val = SPI_FSI_SEQUENCE_SHIFT_OUT(len);
281*4882a593Smuzhiyun idx = fsi_spi_sequence_add(seq, val);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (rem)
284*4882a593Smuzhiyun rem = SPI_FSI_SEQUENCE_SHIFT_OUT(rem);
285*4882a593Smuzhiyun } else if (transfer->rx_buf) {
286*4882a593Smuzhiyun val = SPI_FSI_SEQUENCE_SHIFT_IN(len);
287*4882a593Smuzhiyun idx = fsi_spi_sequence_add(seq, val);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (rem)
290*4882a593Smuzhiyun rem = SPI_FSI_SEQUENCE_SHIFT_IN(rem);
291*4882a593Smuzhiyun } else {
292*4882a593Smuzhiyun return -EINVAL;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (ctx->restricted) {
296*4882a593Smuzhiyun const int eidx = rem ? 5 : 6;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun while (loops > 1 && idx <= eidx) {
299*4882a593Smuzhiyun idx = fsi_spi_sequence_add(seq, val);
300*4882a593Smuzhiyun loops--;
301*4882a593Smuzhiyun docfg = true;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (loops > 1) {
305*4882a593Smuzhiyun dev_warn(ctx->dev, "No sequencer slots; aborting.\n");
306*4882a593Smuzhiyun return -EINVAL;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (loops > 1) {
311*4882a593Smuzhiyun fsi_spi_sequence_add(seq, SPI_FSI_SEQUENCE_BRANCH(idx));
312*4882a593Smuzhiyun docfg = true;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (docfg) {
316*4882a593Smuzhiyun cfg = SPI_FSI_COUNTER_CFG_LOOPS(loops - 1);
317*4882a593Smuzhiyun if (transfer->rx_buf)
318*4882a593Smuzhiyun cfg |= SPI_FSI_COUNTER_CFG_N2_RX |
319*4882a593Smuzhiyun SPI_FSI_COUNTER_CFG_N2_TX |
320*4882a593Smuzhiyun SPI_FSI_COUNTER_CFG_N2_IMPLICIT |
321*4882a593Smuzhiyun SPI_FSI_COUNTER_CFG_N2_RELOAD;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun rc = fsi_spi_write_reg(ctx, SPI_FSI_COUNTER_CFG, cfg);
324*4882a593Smuzhiyun if (rc)
325*4882a593Smuzhiyun return rc;
326*4882a593Smuzhiyun } else {
327*4882a593Smuzhiyun fsi_spi_write_reg(ctx, SPI_FSI_COUNTER_CFG, 0ULL);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if (rem)
331*4882a593Smuzhiyun fsi_spi_sequence_add(seq, rem);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
fsi_spi_transfer_data(struct fsi_spi * ctx,struct spi_transfer * transfer)336*4882a593Smuzhiyun static int fsi_spi_transfer_data(struct fsi_spi *ctx,
337*4882a593Smuzhiyun struct spi_transfer *transfer)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun int rc = 0;
340*4882a593Smuzhiyun u64 status = 0ULL;
341*4882a593Smuzhiyun u64 cfg = 0ULL;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (transfer->tx_buf) {
344*4882a593Smuzhiyun int nb;
345*4882a593Smuzhiyun int sent = 0;
346*4882a593Smuzhiyun u64 out = 0ULL;
347*4882a593Smuzhiyun const u8 *tx = transfer->tx_buf;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun while (transfer->len > sent) {
350*4882a593Smuzhiyun nb = fsi_spi_data_out(&out, &tx[sent],
351*4882a593Smuzhiyun (int)transfer->len - sent);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun rc = fsi_spi_write_reg(ctx, SPI_FSI_DATA_TX, out);
354*4882a593Smuzhiyun if (rc)
355*4882a593Smuzhiyun return rc;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun do {
358*4882a593Smuzhiyun rc = fsi_spi_read_reg(ctx, SPI_FSI_STATUS,
359*4882a593Smuzhiyun &status);
360*4882a593Smuzhiyun if (rc)
361*4882a593Smuzhiyun return rc;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun if (status & SPI_FSI_STATUS_ANY_ERROR) {
364*4882a593Smuzhiyun rc = fsi_spi_reset(ctx);
365*4882a593Smuzhiyun if (rc)
366*4882a593Smuzhiyun return rc;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return -EREMOTEIO;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun } while (status & SPI_FSI_STATUS_TDR_FULL);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun sent += nb;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun } else if (transfer->rx_buf) {
375*4882a593Smuzhiyun int recv = 0;
376*4882a593Smuzhiyun u64 in = 0ULL;
377*4882a593Smuzhiyun u8 *rx = transfer->rx_buf;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun rc = fsi_spi_read_reg(ctx, SPI_FSI_COUNTER_CFG, &cfg);
380*4882a593Smuzhiyun if (rc)
381*4882a593Smuzhiyun return rc;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (cfg & SPI_FSI_COUNTER_CFG_N2_IMPLICIT) {
384*4882a593Smuzhiyun rc = fsi_spi_write_reg(ctx, SPI_FSI_DATA_TX, 0);
385*4882a593Smuzhiyun if (rc)
386*4882a593Smuzhiyun return rc;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun while (transfer->len > recv) {
390*4882a593Smuzhiyun do {
391*4882a593Smuzhiyun rc = fsi_spi_read_reg(ctx, SPI_FSI_STATUS,
392*4882a593Smuzhiyun &status);
393*4882a593Smuzhiyun if (rc)
394*4882a593Smuzhiyun return rc;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (status & SPI_FSI_STATUS_ANY_ERROR) {
397*4882a593Smuzhiyun rc = fsi_spi_reset(ctx);
398*4882a593Smuzhiyun if (rc)
399*4882a593Smuzhiyun return rc;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return -EREMOTEIO;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun } while (!(status & SPI_FSI_STATUS_RDR_FULL));
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun rc = fsi_spi_read_reg(ctx, SPI_FSI_DATA_RX, &in);
406*4882a593Smuzhiyun if (rc)
407*4882a593Smuzhiyun return rc;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun recv += fsi_spi_data_in(in, &rx[recv],
410*4882a593Smuzhiyun (int)transfer->len - recv);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
fsi_spi_transfer_init(struct fsi_spi * ctx)417*4882a593Smuzhiyun static int fsi_spi_transfer_init(struct fsi_spi *ctx)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun int rc;
420*4882a593Smuzhiyun bool reset = false;
421*4882a593Smuzhiyun unsigned long end;
422*4882a593Smuzhiyun u64 seq_state;
423*4882a593Smuzhiyun u64 clock_cfg = 0ULL;
424*4882a593Smuzhiyun u64 status = 0ULL;
425*4882a593Smuzhiyun u64 wanted_clock_cfg = SPI_FSI_CLOCK_CFG_ECC_DISABLE |
426*4882a593Smuzhiyun SPI_FSI_CLOCK_CFG_SCK_NO_DEL |
427*4882a593Smuzhiyun FIELD_PREP(SPI_FSI_CLOCK_CFG_SCK_DIV, 19);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun end = jiffies + msecs_to_jiffies(SPI_FSI_INIT_TIMEOUT_MS);
430*4882a593Smuzhiyun do {
431*4882a593Smuzhiyun if (time_after(jiffies, end))
432*4882a593Smuzhiyun return -ETIMEDOUT;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun rc = fsi_spi_read_reg(ctx, SPI_FSI_STATUS, &status);
435*4882a593Smuzhiyun if (rc)
436*4882a593Smuzhiyun return rc;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun seq_state = status & SPI_FSI_STATUS_SEQ_STATE;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (status & (SPI_FSI_STATUS_ANY_ERROR |
441*4882a593Smuzhiyun SPI_FSI_STATUS_TDR_FULL |
442*4882a593Smuzhiyun SPI_FSI_STATUS_RDR_FULL)) {
443*4882a593Smuzhiyun if (reset)
444*4882a593Smuzhiyun return -EIO;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun rc = fsi_spi_reset(ctx);
447*4882a593Smuzhiyun if (rc)
448*4882a593Smuzhiyun return rc;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun reset = true;
451*4882a593Smuzhiyun continue;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun } while (seq_state && (seq_state != SPI_FSI_STATUS_SEQ_STATE_IDLE));
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun rc = fsi_spi_read_reg(ctx, SPI_FSI_CLOCK_CFG, &clock_cfg);
456*4882a593Smuzhiyun if (rc)
457*4882a593Smuzhiyun return rc;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if ((clock_cfg & (SPI_FSI_CLOCK_CFG_MM_ENABLE |
460*4882a593Smuzhiyun SPI_FSI_CLOCK_CFG_ECC_DISABLE |
461*4882a593Smuzhiyun SPI_FSI_CLOCK_CFG_MODE |
462*4882a593Smuzhiyun SPI_FSI_CLOCK_CFG_SCK_RECV_DEL |
463*4882a593Smuzhiyun SPI_FSI_CLOCK_CFG_SCK_DIV)) != wanted_clock_cfg)
464*4882a593Smuzhiyun rc = fsi_spi_write_reg(ctx, SPI_FSI_CLOCK_CFG,
465*4882a593Smuzhiyun wanted_clock_cfg);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun return rc;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
fsi_spi_transfer_one_message(struct spi_controller * ctlr,struct spi_message * mesg)470*4882a593Smuzhiyun static int fsi_spi_transfer_one_message(struct spi_controller *ctlr,
471*4882a593Smuzhiyun struct spi_message *mesg)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun int rc;
474*4882a593Smuzhiyun u8 seq_slave = SPI_FSI_SEQUENCE_SEL_SLAVE(mesg->spi->chip_select + 1);
475*4882a593Smuzhiyun struct spi_transfer *transfer;
476*4882a593Smuzhiyun struct fsi_spi *ctx = spi_controller_get_devdata(ctlr);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun rc = fsi_spi_check_mux(ctx->fsi, ctx->dev);
479*4882a593Smuzhiyun if (rc)
480*4882a593Smuzhiyun goto error;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun list_for_each_entry(transfer, &mesg->transfers, transfer_list) {
483*4882a593Smuzhiyun struct fsi_spi_sequence seq;
484*4882a593Smuzhiyun struct spi_transfer *next = NULL;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* Sequencer must do shift out (tx) first. */
487*4882a593Smuzhiyun if (!transfer->tx_buf ||
488*4882a593Smuzhiyun transfer->len > (ctx->max_xfr_size + 8)) {
489*4882a593Smuzhiyun rc = -EINVAL;
490*4882a593Smuzhiyun goto error;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun dev_dbg(ctx->dev, "Start tx of %d bytes.\n", transfer->len);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun rc = fsi_spi_transfer_init(ctx);
496*4882a593Smuzhiyun if (rc < 0)
497*4882a593Smuzhiyun goto error;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun fsi_spi_sequence_init(&seq);
500*4882a593Smuzhiyun fsi_spi_sequence_add(&seq, seq_slave);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun rc = fsi_spi_sequence_transfer(ctx, &seq, transfer);
503*4882a593Smuzhiyun if (rc)
504*4882a593Smuzhiyun goto error;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (!list_is_last(&transfer->transfer_list,
507*4882a593Smuzhiyun &mesg->transfers)) {
508*4882a593Smuzhiyun next = list_next_entry(transfer, transfer_list);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Sequencer can only do shift in (rx) after tx. */
511*4882a593Smuzhiyun if (next->rx_buf) {
512*4882a593Smuzhiyun if (next->len > ctx->max_xfr_size) {
513*4882a593Smuzhiyun rc = -EINVAL;
514*4882a593Smuzhiyun goto error;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun dev_dbg(ctx->dev, "Sequence rx of %d bytes.\n",
518*4882a593Smuzhiyun next->len);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun rc = fsi_spi_sequence_transfer(ctx, &seq,
521*4882a593Smuzhiyun next);
522*4882a593Smuzhiyun if (rc)
523*4882a593Smuzhiyun goto error;
524*4882a593Smuzhiyun } else {
525*4882a593Smuzhiyun next = NULL;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun fsi_spi_sequence_add(&seq, SPI_FSI_SEQUENCE_SEL_SLAVE(0));
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun rc = fsi_spi_write_reg(ctx, SPI_FSI_SEQUENCE, seq.data);
532*4882a593Smuzhiyun if (rc)
533*4882a593Smuzhiyun goto error;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun rc = fsi_spi_transfer_data(ctx, transfer);
536*4882a593Smuzhiyun if (rc)
537*4882a593Smuzhiyun goto error;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun if (next) {
540*4882a593Smuzhiyun rc = fsi_spi_transfer_data(ctx, next);
541*4882a593Smuzhiyun if (rc)
542*4882a593Smuzhiyun goto error;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun transfer = next;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun error:
549*4882a593Smuzhiyun mesg->status = rc;
550*4882a593Smuzhiyun spi_finalize_current_message(ctlr);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun return rc;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
fsi_spi_max_transfer_size(struct spi_device * spi)555*4882a593Smuzhiyun static size_t fsi_spi_max_transfer_size(struct spi_device *spi)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun struct fsi_spi *ctx = spi_controller_get_devdata(spi->controller);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return ctx->max_xfr_size;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
fsi_spi_probe(struct device * dev)562*4882a593Smuzhiyun static int fsi_spi_probe(struct device *dev)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun int rc;
565*4882a593Smuzhiyun struct device_node *np;
566*4882a593Smuzhiyun int num_controllers_registered = 0;
567*4882a593Smuzhiyun struct fsi_device *fsi = to_fsi_dev(dev);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun rc = fsi_spi_check_mux(fsi, dev);
570*4882a593Smuzhiyun if (rc)
571*4882a593Smuzhiyun return -ENODEV;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun for_each_available_child_of_node(dev->of_node, np) {
574*4882a593Smuzhiyun u32 base;
575*4882a593Smuzhiyun struct fsi_spi *ctx;
576*4882a593Smuzhiyun struct spi_controller *ctlr;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (of_property_read_u32(np, "reg", &base))
579*4882a593Smuzhiyun continue;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun ctlr = spi_alloc_master(dev, sizeof(*ctx));
582*4882a593Smuzhiyun if (!ctlr)
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun ctlr->dev.of_node = np;
586*4882a593Smuzhiyun ctlr->num_chipselect = of_get_available_child_count(np) ?: 1;
587*4882a593Smuzhiyun ctlr->flags = SPI_CONTROLLER_HALF_DUPLEX;
588*4882a593Smuzhiyun ctlr->max_transfer_size = fsi_spi_max_transfer_size;
589*4882a593Smuzhiyun ctlr->transfer_one_message = fsi_spi_transfer_one_message;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun ctx = spi_controller_get_devdata(ctlr);
592*4882a593Smuzhiyun ctx->dev = &ctlr->dev;
593*4882a593Smuzhiyun ctx->fsi = fsi;
594*4882a593Smuzhiyun ctx->base = base + SPI_FSI_BASE;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (of_device_is_compatible(np, "ibm,fsi2spi-restricted")) {
597*4882a593Smuzhiyun ctx->restricted = true;
598*4882a593Smuzhiyun ctx->max_xfr_size = SPI_FSI_MAX_XFR_SIZE_RESTRICTED;
599*4882a593Smuzhiyun } else {
600*4882a593Smuzhiyun ctx->restricted = false;
601*4882a593Smuzhiyun ctx->max_xfr_size = SPI_FSI_MAX_XFR_SIZE;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun rc = devm_spi_register_controller(dev, ctlr);
605*4882a593Smuzhiyun if (rc)
606*4882a593Smuzhiyun spi_controller_put(ctlr);
607*4882a593Smuzhiyun else
608*4882a593Smuzhiyun num_controllers_registered++;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (!num_controllers_registered)
612*4882a593Smuzhiyun return -ENODEV;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static const struct fsi_device_id fsi_spi_ids[] = {
618*4882a593Smuzhiyun { FSI_ENGID_SPI, FSI_VERSION_ANY },
619*4882a593Smuzhiyun { }
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun MODULE_DEVICE_TABLE(fsi, fsi_spi_ids);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun static struct fsi_driver fsi_spi_driver = {
624*4882a593Smuzhiyun .id_table = fsi_spi_ids,
625*4882a593Smuzhiyun .drv = {
626*4882a593Smuzhiyun .name = "spi-fsi",
627*4882a593Smuzhiyun .bus = &fsi_bus_type,
628*4882a593Smuzhiyun .probe = fsi_spi_probe,
629*4882a593Smuzhiyun },
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun module_fsi_driver(fsi_spi_driver);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun MODULE_AUTHOR("Eddie James <eajames@linux.ibm.com>");
634*4882a593Smuzhiyun MODULE_DESCRIPTION("FSI attached SPI controller");
635*4882a593Smuzhiyun MODULE_LICENSE("GPL");
636