xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-falcon.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *  Copyright (C) 2012 Thomas Langer <thomas.langer@lantiq.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/spi/spi.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <lantiq_soc.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define DRV_NAME		"sflash-falcon"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define FALCON_SPI_XFER_BEGIN	(1 << 0)
20*4882a593Smuzhiyun #define FALCON_SPI_XFER_END	(1 << 1)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Bus Read Configuration Register0 */
23*4882a593Smuzhiyun #define BUSRCON0		0x00000010
24*4882a593Smuzhiyun /* Bus Write Configuration Register0 */
25*4882a593Smuzhiyun #define BUSWCON0		0x00000018
26*4882a593Smuzhiyun /* Serial Flash Configuration Register */
27*4882a593Smuzhiyun #define SFCON			0x00000080
28*4882a593Smuzhiyun /* Serial Flash Time Register */
29*4882a593Smuzhiyun #define SFTIME			0x00000084
30*4882a593Smuzhiyun /* Serial Flash Status Register */
31*4882a593Smuzhiyun #define SFSTAT			0x00000088
32*4882a593Smuzhiyun /* Serial Flash Command Register */
33*4882a593Smuzhiyun #define SFCMD			0x0000008C
34*4882a593Smuzhiyun /* Serial Flash Address Register */
35*4882a593Smuzhiyun #define SFADDR			0x00000090
36*4882a593Smuzhiyun /* Serial Flash Data Register */
37*4882a593Smuzhiyun #define SFDATA			0x00000094
38*4882a593Smuzhiyun /* Serial Flash I/O Control Register */
39*4882a593Smuzhiyun #define SFIO			0x00000098
40*4882a593Smuzhiyun /* EBU Clock Control Register */
41*4882a593Smuzhiyun #define EBUCC			0x000000C4
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Dummy Phase Length */
44*4882a593Smuzhiyun #define SFCMD_DUMLEN_OFFSET	16
45*4882a593Smuzhiyun #define SFCMD_DUMLEN_MASK	0x000F0000
46*4882a593Smuzhiyun /* Chip Select */
47*4882a593Smuzhiyun #define SFCMD_CS_OFFSET		24
48*4882a593Smuzhiyun #define SFCMD_CS_MASK		0x07000000
49*4882a593Smuzhiyun /* field offset */
50*4882a593Smuzhiyun #define SFCMD_ALEN_OFFSET	20
51*4882a593Smuzhiyun #define SFCMD_ALEN_MASK		0x00700000
52*4882a593Smuzhiyun /* SCK Rise-edge Position */
53*4882a593Smuzhiyun #define SFTIME_SCKR_POS_OFFSET	8
54*4882a593Smuzhiyun #define SFTIME_SCKR_POS_MASK	0x00000F00
55*4882a593Smuzhiyun /* SCK Period */
56*4882a593Smuzhiyun #define SFTIME_SCK_PER_OFFSET	0
57*4882a593Smuzhiyun #define SFTIME_SCK_PER_MASK	0x0000000F
58*4882a593Smuzhiyun /* SCK Fall-edge Position */
59*4882a593Smuzhiyun #define SFTIME_SCKF_POS_OFFSET	12
60*4882a593Smuzhiyun #define SFTIME_SCKF_POS_MASK	0x0000F000
61*4882a593Smuzhiyun /* Device Size */
62*4882a593Smuzhiyun #define SFCON_DEV_SIZE_A23_0	0x03000000
63*4882a593Smuzhiyun #define SFCON_DEV_SIZE_MASK	0x0F000000
64*4882a593Smuzhiyun /* Read Data Position */
65*4882a593Smuzhiyun #define SFTIME_RD_POS_MASK	0x000F0000
66*4882a593Smuzhiyun /* Data Output */
67*4882a593Smuzhiyun #define SFIO_UNUSED_WD_MASK	0x0000000F
68*4882a593Smuzhiyun /* Command Opcode mask */
69*4882a593Smuzhiyun #define SFCMD_OPC_MASK		0x000000FF
70*4882a593Smuzhiyun /* dlen bytes of data to write */
71*4882a593Smuzhiyun #define SFCMD_DIR_WRITE		0x00000100
72*4882a593Smuzhiyun /* Data Length offset */
73*4882a593Smuzhiyun #define SFCMD_DLEN_OFFSET	9
74*4882a593Smuzhiyun /* Command Error */
75*4882a593Smuzhiyun #define SFSTAT_CMD_ERR		0x20000000
76*4882a593Smuzhiyun /* Access Command Pending */
77*4882a593Smuzhiyun #define SFSTAT_CMD_PEND		0x00400000
78*4882a593Smuzhiyun /* Frequency set to 100MHz. */
79*4882a593Smuzhiyun #define EBUCC_EBUDIV_SELF100	0x00000001
80*4882a593Smuzhiyun /* Serial Flash */
81*4882a593Smuzhiyun #define BUSRCON0_AGEN_SERIAL_FLASH	0xF0000000
82*4882a593Smuzhiyun /* 8-bit multiplexed */
83*4882a593Smuzhiyun #define BUSRCON0_PORTW_8_BIT_MUX	0x00000000
84*4882a593Smuzhiyun /* Serial Flash */
85*4882a593Smuzhiyun #define BUSWCON0_AGEN_SERIAL_FLASH	0xF0000000
86*4882a593Smuzhiyun /* Chip Select after opcode */
87*4882a593Smuzhiyun #define SFCMD_KEEP_CS_KEEP_SELECTED	0x00008000
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define CLOCK_100M	100000000
90*4882a593Smuzhiyun #define CLOCK_50M	50000000
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun struct falcon_sflash {
93*4882a593Smuzhiyun 	u32 sfcmd; /* for caching of opcode, direction, ... */
94*4882a593Smuzhiyun 	struct spi_master *master;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
falcon_sflash_xfer(struct spi_device * spi,struct spi_transfer * t,unsigned long flags)97*4882a593Smuzhiyun int falcon_sflash_xfer(struct spi_device *spi, struct spi_transfer *t,
98*4882a593Smuzhiyun 		unsigned long flags)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct device *dev = &spi->dev;
101*4882a593Smuzhiyun 	struct falcon_sflash *priv = spi_master_get_devdata(spi->master);
102*4882a593Smuzhiyun 	const u8 *txp = t->tx_buf;
103*4882a593Smuzhiyun 	u8 *rxp = t->rx_buf;
104*4882a593Smuzhiyun 	unsigned int bytelen = ((8 * t->len + 7) / 8);
105*4882a593Smuzhiyun 	unsigned int len, alen, dumlen;
106*4882a593Smuzhiyun 	u32 val;
107*4882a593Smuzhiyun 	enum {
108*4882a593Smuzhiyun 		state_init,
109*4882a593Smuzhiyun 		state_command_prepare,
110*4882a593Smuzhiyun 		state_write,
111*4882a593Smuzhiyun 		state_read,
112*4882a593Smuzhiyun 		state_disable_cs,
113*4882a593Smuzhiyun 		state_end
114*4882a593Smuzhiyun 	} state = state_init;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	do {
117*4882a593Smuzhiyun 		switch (state) {
118*4882a593Smuzhiyun 		case state_init: /* detect phase of upper layer sequence */
119*4882a593Smuzhiyun 		{
120*4882a593Smuzhiyun 			/* initial write ? */
121*4882a593Smuzhiyun 			if (flags & FALCON_SPI_XFER_BEGIN) {
122*4882a593Smuzhiyun 				if (!txp) {
123*4882a593Smuzhiyun 					dev_err(dev,
124*4882a593Smuzhiyun 						"BEGIN without tx data!\n");
125*4882a593Smuzhiyun 					return -ENODATA;
126*4882a593Smuzhiyun 				}
127*4882a593Smuzhiyun 				/*
128*4882a593Smuzhiyun 				 * Prepare the parts of the sfcmd register,
129*4882a593Smuzhiyun 				 * which should not change during a sequence!
130*4882a593Smuzhiyun 				 * Only exception are the length fields,
131*4882a593Smuzhiyun 				 * especially alen and dumlen.
132*4882a593Smuzhiyun 				 */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 				priv->sfcmd = ((spi->chip_select
135*4882a593Smuzhiyun 						<< SFCMD_CS_OFFSET)
136*4882a593Smuzhiyun 					       & SFCMD_CS_MASK);
137*4882a593Smuzhiyun 				priv->sfcmd |= SFCMD_KEEP_CS_KEEP_SELECTED;
138*4882a593Smuzhiyun 				priv->sfcmd |= *txp;
139*4882a593Smuzhiyun 				txp++;
140*4882a593Smuzhiyun 				bytelen--;
141*4882a593Smuzhiyun 				if (bytelen) {
142*4882a593Smuzhiyun 					/*
143*4882a593Smuzhiyun 					 * more data:
144*4882a593Smuzhiyun 					 * maybe address and/or dummy
145*4882a593Smuzhiyun 					 */
146*4882a593Smuzhiyun 					state = state_command_prepare;
147*4882a593Smuzhiyun 					break;
148*4882a593Smuzhiyun 				} else {
149*4882a593Smuzhiyun 					dev_dbg(dev, "write cmd %02X\n",
150*4882a593Smuzhiyun 						priv->sfcmd & SFCMD_OPC_MASK);
151*4882a593Smuzhiyun 				}
152*4882a593Smuzhiyun 			}
153*4882a593Smuzhiyun 			/* continued write ? */
154*4882a593Smuzhiyun 			if (txp && bytelen) {
155*4882a593Smuzhiyun 				state = state_write;
156*4882a593Smuzhiyun 				break;
157*4882a593Smuzhiyun 			}
158*4882a593Smuzhiyun 			/* read data? */
159*4882a593Smuzhiyun 			if (rxp && bytelen) {
160*4882a593Smuzhiyun 				state = state_read;
161*4882a593Smuzhiyun 				break;
162*4882a593Smuzhiyun 			}
163*4882a593Smuzhiyun 			/* end of sequence? */
164*4882a593Smuzhiyun 			if (flags & FALCON_SPI_XFER_END)
165*4882a593Smuzhiyun 				state = state_disable_cs;
166*4882a593Smuzhiyun 			else
167*4882a593Smuzhiyun 				state = state_end;
168*4882a593Smuzhiyun 			break;
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 		/* collect tx data for address and dummy phase */
171*4882a593Smuzhiyun 		case state_command_prepare:
172*4882a593Smuzhiyun 		{
173*4882a593Smuzhiyun 			/* txp is valid, already checked */
174*4882a593Smuzhiyun 			val = 0;
175*4882a593Smuzhiyun 			alen = 0;
176*4882a593Smuzhiyun 			dumlen = 0;
177*4882a593Smuzhiyun 			while (bytelen > 0) {
178*4882a593Smuzhiyun 				if (alen < 3) {
179*4882a593Smuzhiyun 					val = (val << 8) | (*txp++);
180*4882a593Smuzhiyun 					alen++;
181*4882a593Smuzhiyun 				} else if ((dumlen < 15) && (*txp == 0)) {
182*4882a593Smuzhiyun 					/*
183*4882a593Smuzhiyun 					 * assume dummy bytes are set to 0
184*4882a593Smuzhiyun 					 * from upper layer
185*4882a593Smuzhiyun 					 */
186*4882a593Smuzhiyun 					dumlen++;
187*4882a593Smuzhiyun 					txp++;
188*4882a593Smuzhiyun 				} else {
189*4882a593Smuzhiyun 					break;
190*4882a593Smuzhiyun 				}
191*4882a593Smuzhiyun 				bytelen--;
192*4882a593Smuzhiyun 			}
193*4882a593Smuzhiyun 			priv->sfcmd &= ~(SFCMD_ALEN_MASK | SFCMD_DUMLEN_MASK);
194*4882a593Smuzhiyun 			priv->sfcmd |= (alen << SFCMD_ALEN_OFFSET) |
195*4882a593Smuzhiyun 					 (dumlen << SFCMD_DUMLEN_OFFSET);
196*4882a593Smuzhiyun 			if (alen > 0)
197*4882a593Smuzhiyun 				ltq_ebu_w32(val, SFADDR);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 			dev_dbg(dev, "wr %02X, alen=%d (addr=%06X) dlen=%d\n",
200*4882a593Smuzhiyun 				priv->sfcmd & SFCMD_OPC_MASK,
201*4882a593Smuzhiyun 				alen, val, dumlen);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 			if (bytelen > 0) {
204*4882a593Smuzhiyun 				/* continue with write */
205*4882a593Smuzhiyun 				state = state_write;
206*4882a593Smuzhiyun 			} else if (flags & FALCON_SPI_XFER_END) {
207*4882a593Smuzhiyun 				/* end of sequence? */
208*4882a593Smuzhiyun 				state = state_disable_cs;
209*4882a593Smuzhiyun 			} else {
210*4882a593Smuzhiyun 				/*
211*4882a593Smuzhiyun 				 * go to end and expect another
212*4882a593Smuzhiyun 				 * call (read or write)
213*4882a593Smuzhiyun 				 */
214*4882a593Smuzhiyun 				state = state_end;
215*4882a593Smuzhiyun 			}
216*4882a593Smuzhiyun 			break;
217*4882a593Smuzhiyun 		}
218*4882a593Smuzhiyun 		case state_write:
219*4882a593Smuzhiyun 		{
220*4882a593Smuzhiyun 			/* txp still valid */
221*4882a593Smuzhiyun 			priv->sfcmd |= SFCMD_DIR_WRITE;
222*4882a593Smuzhiyun 			len = 0;
223*4882a593Smuzhiyun 			val = 0;
224*4882a593Smuzhiyun 			do {
225*4882a593Smuzhiyun 				if (bytelen--)
226*4882a593Smuzhiyun 					val |= (*txp++) << (8 * len++);
227*4882a593Smuzhiyun 				if ((flags & FALCON_SPI_XFER_END)
228*4882a593Smuzhiyun 				    && (bytelen == 0)) {
229*4882a593Smuzhiyun 					priv->sfcmd &=
230*4882a593Smuzhiyun 						~SFCMD_KEEP_CS_KEEP_SELECTED;
231*4882a593Smuzhiyun 				}
232*4882a593Smuzhiyun 				if ((len == 4) || (bytelen == 0)) {
233*4882a593Smuzhiyun 					ltq_ebu_w32(val, SFDATA);
234*4882a593Smuzhiyun 					ltq_ebu_w32(priv->sfcmd
235*4882a593Smuzhiyun 						| (len<<SFCMD_DLEN_OFFSET),
236*4882a593Smuzhiyun 						SFCMD);
237*4882a593Smuzhiyun 					len = 0;
238*4882a593Smuzhiyun 					val = 0;
239*4882a593Smuzhiyun 					priv->sfcmd &= ~(SFCMD_ALEN_MASK
240*4882a593Smuzhiyun 							 | SFCMD_DUMLEN_MASK);
241*4882a593Smuzhiyun 				}
242*4882a593Smuzhiyun 			} while (bytelen);
243*4882a593Smuzhiyun 			state = state_end;
244*4882a593Smuzhiyun 			break;
245*4882a593Smuzhiyun 		}
246*4882a593Smuzhiyun 		case state_read:
247*4882a593Smuzhiyun 		{
248*4882a593Smuzhiyun 			/* read data */
249*4882a593Smuzhiyun 			priv->sfcmd &= ~SFCMD_DIR_WRITE;
250*4882a593Smuzhiyun 			do {
251*4882a593Smuzhiyun 				if ((flags & FALCON_SPI_XFER_END)
252*4882a593Smuzhiyun 				    && (bytelen <= 4)) {
253*4882a593Smuzhiyun 					priv->sfcmd &=
254*4882a593Smuzhiyun 						~SFCMD_KEEP_CS_KEEP_SELECTED;
255*4882a593Smuzhiyun 				}
256*4882a593Smuzhiyun 				len = (bytelen > 4) ? 4 : bytelen;
257*4882a593Smuzhiyun 				bytelen -= len;
258*4882a593Smuzhiyun 				ltq_ebu_w32(priv->sfcmd
259*4882a593Smuzhiyun 					| (len << SFCMD_DLEN_OFFSET), SFCMD);
260*4882a593Smuzhiyun 				priv->sfcmd &= ~(SFCMD_ALEN_MASK
261*4882a593Smuzhiyun 						 | SFCMD_DUMLEN_MASK);
262*4882a593Smuzhiyun 				do {
263*4882a593Smuzhiyun 					val = ltq_ebu_r32(SFSTAT);
264*4882a593Smuzhiyun 					if (val & SFSTAT_CMD_ERR) {
265*4882a593Smuzhiyun 						/* reset error status */
266*4882a593Smuzhiyun 						dev_err(dev, "SFSTAT: CMD_ERR");
267*4882a593Smuzhiyun 						dev_err(dev, " (%x)\n", val);
268*4882a593Smuzhiyun 						ltq_ebu_w32(SFSTAT_CMD_ERR,
269*4882a593Smuzhiyun 							SFSTAT);
270*4882a593Smuzhiyun 						return -EBADE;
271*4882a593Smuzhiyun 					}
272*4882a593Smuzhiyun 				} while (val & SFSTAT_CMD_PEND);
273*4882a593Smuzhiyun 				val = ltq_ebu_r32(SFDATA);
274*4882a593Smuzhiyun 				do {
275*4882a593Smuzhiyun 					*rxp = (val & 0xFF);
276*4882a593Smuzhiyun 					rxp++;
277*4882a593Smuzhiyun 					val >>= 8;
278*4882a593Smuzhiyun 					len--;
279*4882a593Smuzhiyun 				} while (len);
280*4882a593Smuzhiyun 			} while (bytelen);
281*4882a593Smuzhiyun 			state = state_end;
282*4882a593Smuzhiyun 			break;
283*4882a593Smuzhiyun 		}
284*4882a593Smuzhiyun 		case state_disable_cs:
285*4882a593Smuzhiyun 		{
286*4882a593Smuzhiyun 			priv->sfcmd &= ~SFCMD_KEEP_CS_KEEP_SELECTED;
287*4882a593Smuzhiyun 			ltq_ebu_w32(priv->sfcmd | (0 << SFCMD_DLEN_OFFSET),
288*4882a593Smuzhiyun 				SFCMD);
289*4882a593Smuzhiyun 			val = ltq_ebu_r32(SFSTAT);
290*4882a593Smuzhiyun 			if (val & SFSTAT_CMD_ERR) {
291*4882a593Smuzhiyun 				/* reset error status */
292*4882a593Smuzhiyun 				dev_err(dev, "SFSTAT: CMD_ERR (%x)\n", val);
293*4882a593Smuzhiyun 				ltq_ebu_w32(SFSTAT_CMD_ERR, SFSTAT);
294*4882a593Smuzhiyun 				return -EBADE;
295*4882a593Smuzhiyun 			}
296*4882a593Smuzhiyun 			state = state_end;
297*4882a593Smuzhiyun 			break;
298*4882a593Smuzhiyun 		}
299*4882a593Smuzhiyun 		case state_end:
300*4882a593Smuzhiyun 			break;
301*4882a593Smuzhiyun 		}
302*4882a593Smuzhiyun 	} while (state != state_end);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
falcon_sflash_setup(struct spi_device * spi)307*4882a593Smuzhiyun static int falcon_sflash_setup(struct spi_device *spi)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	unsigned int i;
310*4882a593Smuzhiyun 	unsigned long flags;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	spin_lock_irqsave(&ebu_lock, flags);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (spi->max_speed_hz >= CLOCK_100M) {
315*4882a593Smuzhiyun 		/* set EBU clock to 100 MHz */
316*4882a593Smuzhiyun 		ltq_sys1_w32_mask(0, EBUCC_EBUDIV_SELF100, EBUCC);
317*4882a593Smuzhiyun 		i = 1; /* divider */
318*4882a593Smuzhiyun 	} else {
319*4882a593Smuzhiyun 		/* set EBU clock to 50 MHz */
320*4882a593Smuzhiyun 		ltq_sys1_w32_mask(EBUCC_EBUDIV_SELF100, 0, EBUCC);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 		/* search for suitable divider */
323*4882a593Smuzhiyun 		for (i = 1; i < 7; i++) {
324*4882a593Smuzhiyun 			if (CLOCK_50M / i <= spi->max_speed_hz)
325*4882a593Smuzhiyun 				break;
326*4882a593Smuzhiyun 		}
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* setup period of serial clock */
330*4882a593Smuzhiyun 	ltq_ebu_w32_mask(SFTIME_SCKF_POS_MASK
331*4882a593Smuzhiyun 		     | SFTIME_SCKR_POS_MASK
332*4882a593Smuzhiyun 		     | SFTIME_SCK_PER_MASK,
333*4882a593Smuzhiyun 		     (i << SFTIME_SCKR_POS_OFFSET)
334*4882a593Smuzhiyun 		     | (i << (SFTIME_SCK_PER_OFFSET + 1)),
335*4882a593Smuzhiyun 		     SFTIME);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/*
338*4882a593Smuzhiyun 	 * set some bits of unused_wd, to not trigger HOLD/WP
339*4882a593Smuzhiyun 	 * signals on non QUAD flashes
340*4882a593Smuzhiyun 	 */
341*4882a593Smuzhiyun 	ltq_ebu_w32((SFIO_UNUSED_WD_MASK & (0x8 | 0x4)), SFIO);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	ltq_ebu_w32(BUSRCON0_AGEN_SERIAL_FLASH | BUSRCON0_PORTW_8_BIT_MUX,
344*4882a593Smuzhiyun 			BUSRCON0);
345*4882a593Smuzhiyun 	ltq_ebu_w32(BUSWCON0_AGEN_SERIAL_FLASH, BUSWCON0);
346*4882a593Smuzhiyun 	/* set address wrap around to maximum for 24-bit addresses */
347*4882a593Smuzhiyun 	ltq_ebu_w32_mask(SFCON_DEV_SIZE_MASK, SFCON_DEV_SIZE_A23_0, SFCON);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ebu_lock, flags);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return 0;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
falcon_sflash_xfer_one(struct spi_master * master,struct spi_message * m)354*4882a593Smuzhiyun static int falcon_sflash_xfer_one(struct spi_master *master,
355*4882a593Smuzhiyun 					struct spi_message *m)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct falcon_sflash *priv = spi_master_get_devdata(master);
358*4882a593Smuzhiyun 	struct spi_transfer *t;
359*4882a593Smuzhiyun 	unsigned long spi_flags;
360*4882a593Smuzhiyun 	unsigned long flags;
361*4882a593Smuzhiyun 	int ret = 0;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	priv->sfcmd = 0;
364*4882a593Smuzhiyun 	m->actual_length = 0;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	spi_flags = FALCON_SPI_XFER_BEGIN;
367*4882a593Smuzhiyun 	list_for_each_entry(t, &m->transfers, transfer_list) {
368*4882a593Smuzhiyun 		if (list_is_last(&t->transfer_list, &m->transfers))
369*4882a593Smuzhiyun 			spi_flags |= FALCON_SPI_XFER_END;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		spin_lock_irqsave(&ebu_lock, flags);
372*4882a593Smuzhiyun 		ret = falcon_sflash_xfer(m->spi, t, spi_flags);
373*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ebu_lock, flags);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		if (ret)
376*4882a593Smuzhiyun 			break;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		m->actual_length += t->len;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		WARN_ON(t->delay_usecs || t->delay.value || t->cs_change);
381*4882a593Smuzhiyun 		spi_flags = 0;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	m->status = ret;
385*4882a593Smuzhiyun 	spi_finalize_current_message(master);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
falcon_sflash_probe(struct platform_device * pdev)390*4882a593Smuzhiyun static int falcon_sflash_probe(struct platform_device *pdev)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct falcon_sflash *priv;
393*4882a593Smuzhiyun 	struct spi_master *master;
394*4882a593Smuzhiyun 	int ret;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	master = spi_alloc_master(&pdev->dev, sizeof(*priv));
397*4882a593Smuzhiyun 	if (!master)
398*4882a593Smuzhiyun 		return -ENOMEM;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	priv = spi_master_get_devdata(master);
401*4882a593Smuzhiyun 	priv->master = master;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	master->mode_bits = SPI_MODE_3;
404*4882a593Smuzhiyun 	master->flags = SPI_MASTER_HALF_DUPLEX;
405*4882a593Smuzhiyun 	master->setup = falcon_sflash_setup;
406*4882a593Smuzhiyun 	master->transfer_one_message = falcon_sflash_xfer_one;
407*4882a593Smuzhiyun 	master->dev.of_node = pdev->dev.of_node;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	ret = devm_spi_register_master(&pdev->dev, master);
410*4882a593Smuzhiyun 	if (ret)
411*4882a593Smuzhiyun 		spi_master_put(master);
412*4882a593Smuzhiyun 	return ret;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static const struct of_device_id falcon_sflash_match[] = {
416*4882a593Smuzhiyun 	{ .compatible = "lantiq,sflash-falcon" },
417*4882a593Smuzhiyun 	{},
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, falcon_sflash_match);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static struct platform_driver falcon_sflash_driver = {
422*4882a593Smuzhiyun 	.probe	= falcon_sflash_probe,
423*4882a593Smuzhiyun 	.driver = {
424*4882a593Smuzhiyun 		.name	= DRV_NAME,
425*4882a593Smuzhiyun 		.of_match_table = falcon_sflash_match,
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun module_platform_driver(falcon_sflash_driver);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun MODULE_LICENSE("GPL");
432*4882a593Smuzhiyun MODULE_DESCRIPTION("Lantiq Falcon SPI/SFLASH controller driver");
433