1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Memory-mapped interface driver for DW SPI Core
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2010, Octasic semiconductor.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/pm_runtime.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/spi/spi.h>
14*4882a593Smuzhiyun #include <linux/scatterlist.h>
15*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/acpi.h>
20*4882a593Smuzhiyun #include <linux/property.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/reset.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "spi-dw.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DRIVER_NAME "dw_spi_mmio"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct dw_spi_mmio {
29*4882a593Smuzhiyun struct dw_spi dws;
30*4882a593Smuzhiyun struct clk *clk;
31*4882a593Smuzhiyun struct clk *pclk;
32*4882a593Smuzhiyun void *priv;
33*4882a593Smuzhiyun struct reset_control *rstc;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define MSCC_CPU_SYSTEM_CTRL_GENERAL_CTRL 0x24
37*4882a593Smuzhiyun #define OCELOT_IF_SI_OWNER_OFFSET 4
38*4882a593Smuzhiyun #define JAGUAR2_IF_SI_OWNER_OFFSET 6
39*4882a593Smuzhiyun #define MSCC_IF_SI_OWNER_MASK GENMASK(1, 0)
40*4882a593Smuzhiyun #define MSCC_IF_SI_OWNER_SISL 0
41*4882a593Smuzhiyun #define MSCC_IF_SI_OWNER_SIBM 1
42*4882a593Smuzhiyun #define MSCC_IF_SI_OWNER_SIMC 2
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define MSCC_SPI_MST_SW_MODE 0x14
45*4882a593Smuzhiyun #define MSCC_SPI_MST_SW_MODE_SW_PIN_CTRL_MODE BIT(13)
46*4882a593Smuzhiyun #define MSCC_SPI_MST_SW_MODE_SW_SPI_CS(x) (x << 5)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SPARX5_FORCE_ENA 0xa4
49*4882a593Smuzhiyun #define SPARX5_FORCE_VAL 0xa8
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct dw_spi_mscc {
52*4882a593Smuzhiyun struct regmap *syscon;
53*4882a593Smuzhiyun void __iomem *spi_mst; /* Not sparx5 */
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * The Designware SPI controller (referred to as master in the documentation)
58*4882a593Smuzhiyun * automatically deasserts chip select when the tx fifo is empty. The chip
59*4882a593Smuzhiyun * selects then needs to be either driven as GPIOs or, for the first 4 using the
60*4882a593Smuzhiyun * the SPI boot controller registers. the final chip select is an OR gate
61*4882a593Smuzhiyun * between the Designware SPI controller and the SPI boot controller.
62*4882a593Smuzhiyun */
dw_spi_mscc_set_cs(struct spi_device * spi,bool enable)63*4882a593Smuzhiyun static void dw_spi_mscc_set_cs(struct spi_device *spi, bool enable)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct dw_spi *dws = spi_master_get_devdata(spi->master);
66*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio = container_of(dws, struct dw_spi_mmio, dws);
67*4882a593Smuzhiyun struct dw_spi_mscc *dwsmscc = dwsmmio->priv;
68*4882a593Smuzhiyun u32 cs = spi->chip_select;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (cs < 4) {
71*4882a593Smuzhiyun u32 sw_mode = MSCC_SPI_MST_SW_MODE_SW_PIN_CTRL_MODE;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (!enable)
74*4882a593Smuzhiyun sw_mode |= MSCC_SPI_MST_SW_MODE_SW_SPI_CS(BIT(cs));
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun writel(sw_mode, dwsmscc->spi_mst + MSCC_SPI_MST_SW_MODE);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun dw_spi_set_cs(spi, enable);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
dw_spi_mscc_init(struct platform_device * pdev,struct dw_spi_mmio * dwsmmio,const char * cpu_syscon,u32 if_si_owner_offset)82*4882a593Smuzhiyun static int dw_spi_mscc_init(struct platform_device *pdev,
83*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio,
84*4882a593Smuzhiyun const char *cpu_syscon, u32 if_si_owner_offset)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct dw_spi_mscc *dwsmscc;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun dwsmscc = devm_kzalloc(&pdev->dev, sizeof(*dwsmscc), GFP_KERNEL);
89*4882a593Smuzhiyun if (!dwsmscc)
90*4882a593Smuzhiyun return -ENOMEM;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun dwsmscc->spi_mst = devm_platform_ioremap_resource(pdev, 1);
93*4882a593Smuzhiyun if (IS_ERR(dwsmscc->spi_mst)) {
94*4882a593Smuzhiyun dev_err(&pdev->dev, "SPI_MST region map failed\n");
95*4882a593Smuzhiyun return PTR_ERR(dwsmscc->spi_mst);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun dwsmscc->syscon = syscon_regmap_lookup_by_compatible(cpu_syscon);
99*4882a593Smuzhiyun if (IS_ERR(dwsmscc->syscon))
100*4882a593Smuzhiyun return PTR_ERR(dwsmscc->syscon);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Deassert all CS */
103*4882a593Smuzhiyun writel(0, dwsmscc->spi_mst + MSCC_SPI_MST_SW_MODE);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* Select the owner of the SI interface */
106*4882a593Smuzhiyun regmap_update_bits(dwsmscc->syscon, MSCC_CPU_SYSTEM_CTRL_GENERAL_CTRL,
107*4882a593Smuzhiyun MSCC_IF_SI_OWNER_MASK << if_si_owner_offset,
108*4882a593Smuzhiyun MSCC_IF_SI_OWNER_SIMC << if_si_owner_offset);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun dwsmmio->dws.set_cs = dw_spi_mscc_set_cs;
111*4882a593Smuzhiyun dwsmmio->priv = dwsmscc;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
dw_spi_mscc_ocelot_init(struct platform_device * pdev,struct dw_spi_mmio * dwsmmio)116*4882a593Smuzhiyun static int dw_spi_mscc_ocelot_init(struct platform_device *pdev,
117*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun return dw_spi_mscc_init(pdev, dwsmmio, "mscc,ocelot-cpu-syscon",
120*4882a593Smuzhiyun OCELOT_IF_SI_OWNER_OFFSET);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
dw_spi_mscc_jaguar2_init(struct platform_device * pdev,struct dw_spi_mmio * dwsmmio)123*4882a593Smuzhiyun static int dw_spi_mscc_jaguar2_init(struct platform_device *pdev,
124*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun return dw_spi_mscc_init(pdev, dwsmmio, "mscc,jaguar2-cpu-syscon",
127*4882a593Smuzhiyun JAGUAR2_IF_SI_OWNER_OFFSET);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * The Designware SPI controller (referred to as master in the
132*4882a593Smuzhiyun * documentation) automatically deasserts chip select when the tx fifo
133*4882a593Smuzhiyun * is empty. The chip selects then needs to be driven by a CS override
134*4882a593Smuzhiyun * register. enable is an active low signal.
135*4882a593Smuzhiyun */
dw_spi_sparx5_set_cs(struct spi_device * spi,bool enable)136*4882a593Smuzhiyun static void dw_spi_sparx5_set_cs(struct spi_device *spi, bool enable)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct dw_spi *dws = spi_master_get_devdata(spi->master);
139*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio = container_of(dws, struct dw_spi_mmio, dws);
140*4882a593Smuzhiyun struct dw_spi_mscc *dwsmscc = dwsmmio->priv;
141*4882a593Smuzhiyun u8 cs = spi->chip_select;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (!enable) {
144*4882a593Smuzhiyun /* CS override drive enable */
145*4882a593Smuzhiyun regmap_write(dwsmscc->syscon, SPARX5_FORCE_ENA, 1);
146*4882a593Smuzhiyun /* Now set CSx enabled */
147*4882a593Smuzhiyun regmap_write(dwsmscc->syscon, SPARX5_FORCE_VAL, ~BIT(cs));
148*4882a593Smuzhiyun /* Allow settle */
149*4882a593Smuzhiyun usleep_range(1, 5);
150*4882a593Smuzhiyun } else {
151*4882a593Smuzhiyun /* CS value */
152*4882a593Smuzhiyun regmap_write(dwsmscc->syscon, SPARX5_FORCE_VAL, ~0);
153*4882a593Smuzhiyun /* Allow settle */
154*4882a593Smuzhiyun usleep_range(1, 5);
155*4882a593Smuzhiyun /* CS override drive disable */
156*4882a593Smuzhiyun regmap_write(dwsmscc->syscon, SPARX5_FORCE_ENA, 0);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun dw_spi_set_cs(spi, enable);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
dw_spi_mscc_sparx5_init(struct platform_device * pdev,struct dw_spi_mmio * dwsmmio)162*4882a593Smuzhiyun static int dw_spi_mscc_sparx5_init(struct platform_device *pdev,
163*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun const char *syscon_name = "microchip,sparx5-cpu-syscon";
166*4882a593Smuzhiyun struct device *dev = &pdev->dev;
167*4882a593Smuzhiyun struct dw_spi_mscc *dwsmscc;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_SPI_MUX)) {
170*4882a593Smuzhiyun dev_err(dev, "This driver needs CONFIG_SPI_MUX\n");
171*4882a593Smuzhiyun return -EOPNOTSUPP;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun dwsmscc = devm_kzalloc(dev, sizeof(*dwsmscc), GFP_KERNEL);
175*4882a593Smuzhiyun if (!dwsmscc)
176*4882a593Smuzhiyun return -ENOMEM;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun dwsmscc->syscon =
179*4882a593Smuzhiyun syscon_regmap_lookup_by_compatible(syscon_name);
180*4882a593Smuzhiyun if (IS_ERR(dwsmscc->syscon)) {
181*4882a593Smuzhiyun dev_err(dev, "No syscon map %s\n", syscon_name);
182*4882a593Smuzhiyun return PTR_ERR(dwsmscc->syscon);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun dwsmmio->dws.set_cs = dw_spi_sparx5_set_cs;
186*4882a593Smuzhiyun dwsmmio->priv = dwsmscc;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
dw_spi_alpine_init(struct platform_device * pdev,struct dw_spi_mmio * dwsmmio)191*4882a593Smuzhiyun static int dw_spi_alpine_init(struct platform_device *pdev,
192*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun dwsmmio->dws.caps = DW_SPI_CAP_CS_OVERRIDE;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
dw_spi_dw_apb_init(struct platform_device * pdev,struct dw_spi_mmio * dwsmmio)199*4882a593Smuzhiyun static int dw_spi_dw_apb_init(struct platform_device *pdev,
200*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun dw_spi_dma_setup_generic(&dwsmmio->dws);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
dw_spi_dwc_ssi_init(struct platform_device * pdev,struct dw_spi_mmio * dwsmmio)207*4882a593Smuzhiyun static int dw_spi_dwc_ssi_init(struct platform_device *pdev,
208*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun dwsmmio->dws.caps = DW_SPI_CAP_DWC_SSI;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun dw_spi_dma_setup_generic(&dwsmmio->dws);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
dw_spi_keembay_init(struct platform_device * pdev,struct dw_spi_mmio * dwsmmio)217*4882a593Smuzhiyun static int dw_spi_keembay_init(struct platform_device *pdev,
218*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun dwsmmio->dws.caps = DW_SPI_CAP_KEEMBAY_MST | DW_SPI_CAP_DWC_SSI;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
dw_spi_mmio_probe(struct platform_device * pdev)225*4882a593Smuzhiyun static int dw_spi_mmio_probe(struct platform_device *pdev)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun int (*init_func)(struct platform_device *pdev,
228*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio);
229*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio;
230*4882a593Smuzhiyun struct resource *mem;
231*4882a593Smuzhiyun struct dw_spi *dws;
232*4882a593Smuzhiyun int ret;
233*4882a593Smuzhiyun int num_cs;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun dwsmmio = devm_kzalloc(&pdev->dev, sizeof(struct dw_spi_mmio),
236*4882a593Smuzhiyun GFP_KERNEL);
237*4882a593Smuzhiyun if (!dwsmmio)
238*4882a593Smuzhiyun return -ENOMEM;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun dws = &dwsmmio->dws;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Get basic io resource and map it */
243*4882a593Smuzhiyun dws->regs = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
244*4882a593Smuzhiyun if (IS_ERR(dws->regs))
245*4882a593Smuzhiyun return PTR_ERR(dws->regs);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun dws->paddr = mem->start;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun dws->irq = platform_get_irq(pdev, 0);
250*4882a593Smuzhiyun if (dws->irq < 0)
251*4882a593Smuzhiyun return dws->irq; /* -ENXIO */
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun dwsmmio->clk = devm_clk_get(&pdev->dev, NULL);
254*4882a593Smuzhiyun if (IS_ERR(dwsmmio->clk))
255*4882a593Smuzhiyun return PTR_ERR(dwsmmio->clk);
256*4882a593Smuzhiyun ret = clk_prepare_enable(dwsmmio->clk);
257*4882a593Smuzhiyun if (ret)
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Optional clock needed to access the registers */
261*4882a593Smuzhiyun dwsmmio->pclk = devm_clk_get_optional(&pdev->dev, "pclk");
262*4882a593Smuzhiyun if (IS_ERR(dwsmmio->pclk)) {
263*4882a593Smuzhiyun ret = PTR_ERR(dwsmmio->pclk);
264*4882a593Smuzhiyun goto out_clk;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun ret = clk_prepare_enable(dwsmmio->pclk);
267*4882a593Smuzhiyun if (ret)
268*4882a593Smuzhiyun goto out_clk;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* find an optional reset controller */
271*4882a593Smuzhiyun dwsmmio->rstc = devm_reset_control_get_optional_exclusive(&pdev->dev, "spi");
272*4882a593Smuzhiyun if (IS_ERR(dwsmmio->rstc)) {
273*4882a593Smuzhiyun ret = PTR_ERR(dwsmmio->rstc);
274*4882a593Smuzhiyun goto out_clk;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun reset_control_deassert(dwsmmio->rstc);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun dws->bus_num = pdev->id;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun dws->max_freq = clk_get_rate(dwsmmio->clk);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun device_property_read_u32(&pdev->dev, "reg-io-width", &dws->reg_io_width);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun num_cs = 4;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun device_property_read_u32(&pdev->dev, "num-cs", &num_cs);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun dws->num_cs = num_cs;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun init_func = device_get_match_data(&pdev->dev);
291*4882a593Smuzhiyun if (init_func) {
292*4882a593Smuzhiyun ret = init_func(pdev, dwsmmio);
293*4882a593Smuzhiyun if (ret)
294*4882a593Smuzhiyun goto out;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun ret = dw_spi_add_host(&pdev->dev, dws);
300*4882a593Smuzhiyun if (ret)
301*4882a593Smuzhiyun goto out;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun platform_set_drvdata(pdev, dwsmmio);
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun out:
307*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
308*4882a593Smuzhiyun clk_disable_unprepare(dwsmmio->pclk);
309*4882a593Smuzhiyun out_clk:
310*4882a593Smuzhiyun clk_disable_unprepare(dwsmmio->clk);
311*4882a593Smuzhiyun reset_control_assert(dwsmmio->rstc);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return ret;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
dw_spi_mmio_remove(struct platform_device * pdev)316*4882a593Smuzhiyun static int dw_spi_mmio_remove(struct platform_device *pdev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct dw_spi_mmio *dwsmmio = platform_get_drvdata(pdev);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun dw_spi_remove_host(&dwsmmio->dws);
321*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
322*4882a593Smuzhiyun clk_disable_unprepare(dwsmmio->pclk);
323*4882a593Smuzhiyun clk_disable_unprepare(dwsmmio->clk);
324*4882a593Smuzhiyun reset_control_assert(dwsmmio->rstc);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static const struct of_device_id dw_spi_mmio_of_match[] = {
330*4882a593Smuzhiyun { .compatible = "snps,dw-apb-ssi", .data = dw_spi_dw_apb_init},
331*4882a593Smuzhiyun { .compatible = "mscc,ocelot-spi", .data = dw_spi_mscc_ocelot_init},
332*4882a593Smuzhiyun { .compatible = "mscc,jaguar2-spi", .data = dw_spi_mscc_jaguar2_init},
333*4882a593Smuzhiyun { .compatible = "amazon,alpine-dw-apb-ssi", .data = dw_spi_alpine_init},
334*4882a593Smuzhiyun { .compatible = "renesas,rzn1-spi", .data = dw_spi_dw_apb_init},
335*4882a593Smuzhiyun { .compatible = "snps,dwc-ssi-1.01a", .data = dw_spi_dwc_ssi_init},
336*4882a593Smuzhiyun { .compatible = "intel,keembay-ssi", .data = dw_spi_keembay_init},
337*4882a593Smuzhiyun { .compatible = "microchip,sparx5-spi", dw_spi_mscc_sparx5_init},
338*4882a593Smuzhiyun { /* end of table */}
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_spi_mmio_of_match);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #ifdef CONFIG_ACPI
343*4882a593Smuzhiyun static const struct acpi_device_id dw_spi_mmio_acpi_match[] = {
344*4882a593Smuzhiyun {"HISI0173", (kernel_ulong_t)dw_spi_dw_apb_init},
345*4882a593Smuzhiyun {},
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, dw_spi_mmio_acpi_match);
348*4882a593Smuzhiyun #endif
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static struct platform_driver dw_spi_mmio_driver = {
351*4882a593Smuzhiyun .probe = dw_spi_mmio_probe,
352*4882a593Smuzhiyun .remove = dw_spi_mmio_remove,
353*4882a593Smuzhiyun .driver = {
354*4882a593Smuzhiyun .name = DRIVER_NAME,
355*4882a593Smuzhiyun .of_match_table = dw_spi_mmio_of_match,
356*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(dw_spi_mmio_acpi_match),
357*4882a593Smuzhiyun },
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun module_platform_driver(dw_spi_mmio_driver);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun MODULE_AUTHOR("Jean-Hugues Deschenes <jean-hugues.deschenes@octasic.com>");
362*4882a593Smuzhiyun MODULE_DESCRIPTION("Memory-mapped I/O interface driver for DW SPI Core");
363*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
364