xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-dw-dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Special handling for DW DMA core
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2009, 2014 Intel Corporation.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/completion.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/dmaengine.h>
11*4882a593Smuzhiyun #include <linux/irqreturn.h>
12*4882a593Smuzhiyun #include <linux/jiffies.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/platform_data/dma-dw.h>
15*4882a593Smuzhiyun #include <linux/spi/spi.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "spi-dw.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define RX_BUSY		0
21*4882a593Smuzhiyun #define RX_BURST_LEVEL	16
22*4882a593Smuzhiyun #define TX_BUSY		1
23*4882a593Smuzhiyun #define TX_BURST_LEVEL	16
24*4882a593Smuzhiyun 
dw_spi_dma_chan_filter(struct dma_chan * chan,void * param)25*4882a593Smuzhiyun static bool dw_spi_dma_chan_filter(struct dma_chan *chan, void *param)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	struct dw_dma_slave *s = param;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	if (s->dma_dev != chan->device->dev)
30*4882a593Smuzhiyun 		return false;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	chan->private = s;
33*4882a593Smuzhiyun 	return true;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
dw_spi_dma_maxburst_init(struct dw_spi * dws)36*4882a593Smuzhiyun static void dw_spi_dma_maxburst_init(struct dw_spi *dws)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct dma_slave_caps caps;
39*4882a593Smuzhiyun 	u32 max_burst, def_burst;
40*4882a593Smuzhiyun 	int ret;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	def_burst = dws->fifo_len / 2;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	ret = dma_get_slave_caps(dws->rxchan, &caps);
45*4882a593Smuzhiyun 	if (!ret && caps.max_burst)
46*4882a593Smuzhiyun 		max_burst = caps.max_burst;
47*4882a593Smuzhiyun 	else
48*4882a593Smuzhiyun 		max_burst = RX_BURST_LEVEL;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	dws->rxburst = min(max_burst, def_burst);
51*4882a593Smuzhiyun 	dw_writel(dws, DW_SPI_DMARDLR, dws->rxburst - 1);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	ret = dma_get_slave_caps(dws->txchan, &caps);
54*4882a593Smuzhiyun 	if (!ret && caps.max_burst)
55*4882a593Smuzhiyun 		max_burst = caps.max_burst;
56*4882a593Smuzhiyun 	else
57*4882a593Smuzhiyun 		max_burst = TX_BURST_LEVEL;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/*
60*4882a593Smuzhiyun 	 * Having a Rx DMA channel serviced with higher priority than a Tx DMA
61*4882a593Smuzhiyun 	 * channel might not be enough to provide a well balanced DMA-based
62*4882a593Smuzhiyun 	 * SPI transfer interface. There might still be moments when the Tx DMA
63*4882a593Smuzhiyun 	 * channel is occasionally handled faster than the Rx DMA channel.
64*4882a593Smuzhiyun 	 * That in its turn will eventually cause the SPI Rx FIFO overflow if
65*4882a593Smuzhiyun 	 * SPI bus speed is high enough to fill the SPI Rx FIFO in before it's
66*4882a593Smuzhiyun 	 * cleared by the Rx DMA channel. In order to fix the problem the Tx
67*4882a593Smuzhiyun 	 * DMA activity is intentionally slowed down by limiting the SPI Tx
68*4882a593Smuzhiyun 	 * FIFO depth with a value twice bigger than the Tx burst length.
69*4882a593Smuzhiyun 	 */
70*4882a593Smuzhiyun 	dws->txburst = min(max_burst, def_burst);
71*4882a593Smuzhiyun 	dw_writel(dws, DW_SPI_DMATDLR, dws->txburst);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
dw_spi_dma_sg_burst_init(struct dw_spi * dws)74*4882a593Smuzhiyun static void dw_spi_dma_sg_burst_init(struct dw_spi *dws)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct dma_slave_caps tx = {0}, rx = {0};
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	dma_get_slave_caps(dws->txchan, &tx);
79*4882a593Smuzhiyun 	dma_get_slave_caps(dws->rxchan, &rx);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (tx.max_sg_burst > 0 && rx.max_sg_burst > 0)
82*4882a593Smuzhiyun 		dws->dma_sg_burst = min(tx.max_sg_burst, rx.max_sg_burst);
83*4882a593Smuzhiyun 	else if (tx.max_sg_burst > 0)
84*4882a593Smuzhiyun 		dws->dma_sg_burst = tx.max_sg_burst;
85*4882a593Smuzhiyun 	else if (rx.max_sg_burst > 0)
86*4882a593Smuzhiyun 		dws->dma_sg_burst = rx.max_sg_burst;
87*4882a593Smuzhiyun 	else
88*4882a593Smuzhiyun 		dws->dma_sg_burst = 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
dw_spi_dma_init_mfld(struct device * dev,struct dw_spi * dws)91*4882a593Smuzhiyun static int dw_spi_dma_init_mfld(struct device *dev, struct dw_spi *dws)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct dw_dma_slave dma_tx = { .dst_id = 1 }, *tx = &dma_tx;
94*4882a593Smuzhiyun 	struct dw_dma_slave dma_rx = { .src_id = 0 }, *rx = &dma_rx;
95*4882a593Smuzhiyun 	struct pci_dev *dma_dev;
96*4882a593Smuzhiyun 	dma_cap_mask_t mask;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/*
99*4882a593Smuzhiyun 	 * Get pci device for DMA controller, currently it could only
100*4882a593Smuzhiyun 	 * be the DMA controller of Medfield
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 	dma_dev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x0827, NULL);
103*4882a593Smuzhiyun 	if (!dma_dev)
104*4882a593Smuzhiyun 		return -ENODEV;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	dma_cap_zero(mask);
107*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, mask);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* 1. Init rx channel */
110*4882a593Smuzhiyun 	rx->dma_dev = &dma_dev->dev;
111*4882a593Smuzhiyun 	dws->rxchan = dma_request_channel(mask, dw_spi_dma_chan_filter, rx);
112*4882a593Smuzhiyun 	if (!dws->rxchan)
113*4882a593Smuzhiyun 		goto err_exit;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* 2. Init tx channel */
116*4882a593Smuzhiyun 	tx->dma_dev = &dma_dev->dev;
117*4882a593Smuzhiyun 	dws->txchan = dma_request_channel(mask, dw_spi_dma_chan_filter, tx);
118*4882a593Smuzhiyun 	if (!dws->txchan)
119*4882a593Smuzhiyun 		goto free_rxchan;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	dws->master->dma_rx = dws->rxchan;
122*4882a593Smuzhiyun 	dws->master->dma_tx = dws->txchan;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	init_completion(&dws->dma_completion);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	dw_spi_dma_maxburst_init(dws);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	dw_spi_dma_sg_burst_init(dws);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	pci_dev_put(dma_dev);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	return 0;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun free_rxchan:
135*4882a593Smuzhiyun 	dma_release_channel(dws->rxchan);
136*4882a593Smuzhiyun 	dws->rxchan = NULL;
137*4882a593Smuzhiyun err_exit:
138*4882a593Smuzhiyun 	pci_dev_put(dma_dev);
139*4882a593Smuzhiyun 	return -EBUSY;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
dw_spi_dma_init_generic(struct device * dev,struct dw_spi * dws)142*4882a593Smuzhiyun static int dw_spi_dma_init_generic(struct device *dev, struct dw_spi *dws)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	dws->rxchan = dma_request_slave_channel(dev, "rx");
145*4882a593Smuzhiyun 	if (!dws->rxchan)
146*4882a593Smuzhiyun 		return -ENODEV;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	dws->txchan = dma_request_slave_channel(dev, "tx");
149*4882a593Smuzhiyun 	if (!dws->txchan) {
150*4882a593Smuzhiyun 		dma_release_channel(dws->rxchan);
151*4882a593Smuzhiyun 		dws->rxchan = NULL;
152*4882a593Smuzhiyun 		return -ENODEV;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	dws->master->dma_rx = dws->rxchan;
156*4882a593Smuzhiyun 	dws->master->dma_tx = dws->txchan;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	init_completion(&dws->dma_completion);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	dw_spi_dma_maxburst_init(dws);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	dw_spi_dma_sg_burst_init(dws);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
dw_spi_dma_exit(struct dw_spi * dws)167*4882a593Smuzhiyun static void dw_spi_dma_exit(struct dw_spi *dws)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	if (dws->txchan) {
170*4882a593Smuzhiyun 		dmaengine_terminate_sync(dws->txchan);
171*4882a593Smuzhiyun 		dma_release_channel(dws->txchan);
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (dws->rxchan) {
175*4882a593Smuzhiyun 		dmaengine_terminate_sync(dws->rxchan);
176*4882a593Smuzhiyun 		dma_release_channel(dws->rxchan);
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
dw_spi_dma_transfer_handler(struct dw_spi * dws)180*4882a593Smuzhiyun static irqreturn_t dw_spi_dma_transfer_handler(struct dw_spi *dws)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	dw_spi_check_status(dws, false);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	complete(&dws->dma_completion);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return IRQ_HANDLED;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
dw_spi_can_dma(struct spi_controller * master,struct spi_device * spi,struct spi_transfer * xfer)189*4882a593Smuzhiyun static bool dw_spi_can_dma(struct spi_controller *master,
190*4882a593Smuzhiyun 			   struct spi_device *spi, struct spi_transfer *xfer)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct dw_spi *dws = spi_controller_get_devdata(master);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	return xfer->len > dws->fifo_len;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
dw_spi_dma_convert_width(u8 n_bytes)197*4882a593Smuzhiyun static enum dma_slave_buswidth dw_spi_dma_convert_width(u8 n_bytes)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	if (n_bytes == 1)
200*4882a593Smuzhiyun 		return DMA_SLAVE_BUSWIDTH_1_BYTE;
201*4882a593Smuzhiyun 	else if (n_bytes == 2)
202*4882a593Smuzhiyun 		return DMA_SLAVE_BUSWIDTH_2_BYTES;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return DMA_SLAVE_BUSWIDTH_UNDEFINED;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
dw_spi_dma_wait(struct dw_spi * dws,unsigned int len,u32 speed)207*4882a593Smuzhiyun static int dw_spi_dma_wait(struct dw_spi *dws, unsigned int len, u32 speed)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	unsigned long long ms;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	ms = len * MSEC_PER_SEC * BITS_PER_BYTE;
212*4882a593Smuzhiyun 	do_div(ms, speed);
213*4882a593Smuzhiyun 	ms += ms + 200;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (ms > UINT_MAX)
216*4882a593Smuzhiyun 		ms = UINT_MAX;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	ms = wait_for_completion_timeout(&dws->dma_completion,
219*4882a593Smuzhiyun 					 msecs_to_jiffies(ms));
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (ms == 0) {
222*4882a593Smuzhiyun 		dev_err(&dws->master->cur_msg->spi->dev,
223*4882a593Smuzhiyun 			"DMA transaction timed out\n");
224*4882a593Smuzhiyun 		return -ETIMEDOUT;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
dw_spi_dma_tx_busy(struct dw_spi * dws)230*4882a593Smuzhiyun static inline bool dw_spi_dma_tx_busy(struct dw_spi *dws)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	return !(dw_readl(dws, DW_SPI_SR) & SR_TF_EMPT);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
dw_spi_dma_wait_tx_done(struct dw_spi * dws,struct spi_transfer * xfer)235*4882a593Smuzhiyun static int dw_spi_dma_wait_tx_done(struct dw_spi *dws,
236*4882a593Smuzhiyun 				   struct spi_transfer *xfer)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	int retry = SPI_WAIT_RETRIES;
239*4882a593Smuzhiyun 	struct spi_delay delay;
240*4882a593Smuzhiyun 	u32 nents;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	nents = dw_readl(dws, DW_SPI_TXFLR);
243*4882a593Smuzhiyun 	delay.unit = SPI_DELAY_UNIT_SCK;
244*4882a593Smuzhiyun 	delay.value = nents * dws->n_bytes * BITS_PER_BYTE;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	while (dw_spi_dma_tx_busy(dws) && retry--)
247*4882a593Smuzhiyun 		spi_delay_exec(&delay, xfer);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (retry < 0) {
250*4882a593Smuzhiyun 		dev_err(&dws->master->dev, "Tx hanged up\n");
251*4882a593Smuzhiyun 		return -EIO;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun  * dws->dma_chan_busy is set before the dma transfer starts, callback for tx
259*4882a593Smuzhiyun  * channel will clear a corresponding bit.
260*4882a593Smuzhiyun  */
dw_spi_dma_tx_done(void * arg)261*4882a593Smuzhiyun static void dw_spi_dma_tx_done(void *arg)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct dw_spi *dws = arg;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	clear_bit(TX_BUSY, &dws->dma_chan_busy);
266*4882a593Smuzhiyun 	if (test_bit(RX_BUSY, &dws->dma_chan_busy))
267*4882a593Smuzhiyun 		return;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	complete(&dws->dma_completion);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
dw_spi_dma_config_tx(struct dw_spi * dws)272*4882a593Smuzhiyun static int dw_spi_dma_config_tx(struct dw_spi *dws)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	struct dma_slave_config txconf;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	memset(&txconf, 0, sizeof(txconf));
277*4882a593Smuzhiyun 	txconf.direction = DMA_MEM_TO_DEV;
278*4882a593Smuzhiyun 	txconf.dst_addr = dws->dma_addr;
279*4882a593Smuzhiyun 	txconf.dst_maxburst = dws->txburst;
280*4882a593Smuzhiyun 	txconf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
281*4882a593Smuzhiyun 	txconf.dst_addr_width = dw_spi_dma_convert_width(dws->n_bytes);
282*4882a593Smuzhiyun 	txconf.device_fc = false;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return dmaengine_slave_config(dws->txchan, &txconf);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
dw_spi_dma_submit_tx(struct dw_spi * dws,struct scatterlist * sgl,unsigned int nents)287*4882a593Smuzhiyun static int dw_spi_dma_submit_tx(struct dw_spi *dws, struct scatterlist *sgl,
288*4882a593Smuzhiyun 				unsigned int nents)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *txdesc;
291*4882a593Smuzhiyun 	dma_cookie_t cookie;
292*4882a593Smuzhiyun 	int ret;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	txdesc = dmaengine_prep_slave_sg(dws->txchan, sgl, nents,
295*4882a593Smuzhiyun 					 DMA_MEM_TO_DEV,
296*4882a593Smuzhiyun 					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
297*4882a593Smuzhiyun 	if (!txdesc)
298*4882a593Smuzhiyun 		return -ENOMEM;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	txdesc->callback = dw_spi_dma_tx_done;
301*4882a593Smuzhiyun 	txdesc->callback_param = dws;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	cookie = dmaengine_submit(txdesc);
304*4882a593Smuzhiyun 	ret = dma_submit_error(cookie);
305*4882a593Smuzhiyun 	if (ret) {
306*4882a593Smuzhiyun 		dmaengine_terminate_sync(dws->txchan);
307*4882a593Smuzhiyun 		return ret;
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	set_bit(TX_BUSY, &dws->dma_chan_busy);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
dw_spi_dma_rx_busy(struct dw_spi * dws)315*4882a593Smuzhiyun static inline bool dw_spi_dma_rx_busy(struct dw_spi *dws)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	return !!(dw_readl(dws, DW_SPI_SR) & SR_RF_NOT_EMPT);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
dw_spi_dma_wait_rx_done(struct dw_spi * dws)320*4882a593Smuzhiyun static int dw_spi_dma_wait_rx_done(struct dw_spi *dws)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	int retry = SPI_WAIT_RETRIES;
323*4882a593Smuzhiyun 	struct spi_delay delay;
324*4882a593Smuzhiyun 	unsigned long ns, us;
325*4882a593Smuzhiyun 	u32 nents;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/*
328*4882a593Smuzhiyun 	 * It's unlikely that DMA engine is still doing the data fetching, but
329*4882a593Smuzhiyun 	 * if it's let's give it some reasonable time. The timeout calculation
330*4882a593Smuzhiyun 	 * is based on the synchronous APB/SSI reference clock rate, on a
331*4882a593Smuzhiyun 	 * number of data entries left in the Rx FIFO, times a number of clock
332*4882a593Smuzhiyun 	 * periods normally needed for a single APB read/write transaction
333*4882a593Smuzhiyun 	 * without PREADY signal utilized (which is true for the DW APB SSI
334*4882a593Smuzhiyun 	 * controller).
335*4882a593Smuzhiyun 	 */
336*4882a593Smuzhiyun 	nents = dw_readl(dws, DW_SPI_RXFLR);
337*4882a593Smuzhiyun 	ns = 4U * NSEC_PER_SEC / dws->max_freq * nents;
338*4882a593Smuzhiyun 	if (ns <= NSEC_PER_USEC) {
339*4882a593Smuzhiyun 		delay.unit = SPI_DELAY_UNIT_NSECS;
340*4882a593Smuzhiyun 		delay.value = ns;
341*4882a593Smuzhiyun 	} else {
342*4882a593Smuzhiyun 		us = DIV_ROUND_UP(ns, NSEC_PER_USEC);
343*4882a593Smuzhiyun 		delay.unit = SPI_DELAY_UNIT_USECS;
344*4882a593Smuzhiyun 		delay.value = clamp_val(us, 0, USHRT_MAX);
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	while (dw_spi_dma_rx_busy(dws) && retry--)
348*4882a593Smuzhiyun 		spi_delay_exec(&delay, NULL);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (retry < 0) {
351*4882a593Smuzhiyun 		dev_err(&dws->master->dev, "Rx hanged up\n");
352*4882a593Smuzhiyun 		return -EIO;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /*
359*4882a593Smuzhiyun  * dws->dma_chan_busy is set before the dma transfer starts, callback for rx
360*4882a593Smuzhiyun  * channel will clear a corresponding bit.
361*4882a593Smuzhiyun  */
dw_spi_dma_rx_done(void * arg)362*4882a593Smuzhiyun static void dw_spi_dma_rx_done(void *arg)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct dw_spi *dws = arg;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	clear_bit(RX_BUSY, &dws->dma_chan_busy);
367*4882a593Smuzhiyun 	if (test_bit(TX_BUSY, &dws->dma_chan_busy))
368*4882a593Smuzhiyun 		return;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	complete(&dws->dma_completion);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
dw_spi_dma_config_rx(struct dw_spi * dws)373*4882a593Smuzhiyun static int dw_spi_dma_config_rx(struct dw_spi *dws)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct dma_slave_config rxconf;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	memset(&rxconf, 0, sizeof(rxconf));
378*4882a593Smuzhiyun 	rxconf.direction = DMA_DEV_TO_MEM;
379*4882a593Smuzhiyun 	rxconf.src_addr = dws->dma_addr;
380*4882a593Smuzhiyun 	rxconf.src_maxburst = dws->rxburst;
381*4882a593Smuzhiyun 	rxconf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
382*4882a593Smuzhiyun 	rxconf.src_addr_width = dw_spi_dma_convert_width(dws->n_bytes);
383*4882a593Smuzhiyun 	rxconf.device_fc = false;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return dmaengine_slave_config(dws->rxchan, &rxconf);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
dw_spi_dma_submit_rx(struct dw_spi * dws,struct scatterlist * sgl,unsigned int nents)388*4882a593Smuzhiyun static int dw_spi_dma_submit_rx(struct dw_spi *dws, struct scatterlist *sgl,
389*4882a593Smuzhiyun 				unsigned int nents)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *rxdesc;
392*4882a593Smuzhiyun 	dma_cookie_t cookie;
393*4882a593Smuzhiyun 	int ret;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	rxdesc = dmaengine_prep_slave_sg(dws->rxchan, sgl, nents,
396*4882a593Smuzhiyun 					 DMA_DEV_TO_MEM,
397*4882a593Smuzhiyun 					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
398*4882a593Smuzhiyun 	if (!rxdesc)
399*4882a593Smuzhiyun 		return -ENOMEM;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	rxdesc->callback = dw_spi_dma_rx_done;
402*4882a593Smuzhiyun 	rxdesc->callback_param = dws;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	cookie = dmaengine_submit(rxdesc);
405*4882a593Smuzhiyun 	ret = dma_submit_error(cookie);
406*4882a593Smuzhiyun 	if (ret) {
407*4882a593Smuzhiyun 		dmaengine_terminate_sync(dws->rxchan);
408*4882a593Smuzhiyun 		return ret;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	set_bit(RX_BUSY, &dws->dma_chan_busy);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
dw_spi_dma_setup(struct dw_spi * dws,struct spi_transfer * xfer)416*4882a593Smuzhiyun static int dw_spi_dma_setup(struct dw_spi *dws, struct spi_transfer *xfer)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	u16 imr, dma_ctrl;
419*4882a593Smuzhiyun 	int ret;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (!xfer->tx_buf)
422*4882a593Smuzhiyun 		return -EINVAL;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* Setup DMA channels */
425*4882a593Smuzhiyun 	ret = dw_spi_dma_config_tx(dws);
426*4882a593Smuzhiyun 	if (ret)
427*4882a593Smuzhiyun 		return ret;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (xfer->rx_buf) {
430*4882a593Smuzhiyun 		ret = dw_spi_dma_config_rx(dws);
431*4882a593Smuzhiyun 		if (ret)
432*4882a593Smuzhiyun 			return ret;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* Set the DMA handshaking interface */
436*4882a593Smuzhiyun 	dma_ctrl = SPI_DMA_TDMAE;
437*4882a593Smuzhiyun 	if (xfer->rx_buf)
438*4882a593Smuzhiyun 		dma_ctrl |= SPI_DMA_RDMAE;
439*4882a593Smuzhiyun 	dw_writel(dws, DW_SPI_DMACR, dma_ctrl);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* Set the interrupt mask */
442*4882a593Smuzhiyun 	imr = SPI_INT_TXOI;
443*4882a593Smuzhiyun 	if (xfer->rx_buf)
444*4882a593Smuzhiyun 		imr |= SPI_INT_RXUI | SPI_INT_RXOI;
445*4882a593Smuzhiyun 	spi_umask_intr(dws, imr);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	reinit_completion(&dws->dma_completion);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	dws->transfer_handler = dw_spi_dma_transfer_handler;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
dw_spi_dma_transfer_all(struct dw_spi * dws,struct spi_transfer * xfer)454*4882a593Smuzhiyun static int dw_spi_dma_transfer_all(struct dw_spi *dws,
455*4882a593Smuzhiyun 				   struct spi_transfer *xfer)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	int ret;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* Submit the DMA Tx transfer */
460*4882a593Smuzhiyun 	ret = dw_spi_dma_submit_tx(dws, xfer->tx_sg.sgl, xfer->tx_sg.nents);
461*4882a593Smuzhiyun 	if (ret)
462*4882a593Smuzhiyun 		goto err_clear_dmac;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* Submit the DMA Rx transfer if required */
465*4882a593Smuzhiyun 	if (xfer->rx_buf) {
466*4882a593Smuzhiyun 		ret = dw_spi_dma_submit_rx(dws, xfer->rx_sg.sgl,
467*4882a593Smuzhiyun 					   xfer->rx_sg.nents);
468*4882a593Smuzhiyun 		if (ret)
469*4882a593Smuzhiyun 			goto err_clear_dmac;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		/* rx must be started before tx due to spi instinct */
472*4882a593Smuzhiyun 		dma_async_issue_pending(dws->rxchan);
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	dma_async_issue_pending(dws->txchan);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	ret = dw_spi_dma_wait(dws, xfer->len, xfer->effective_speed_hz);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun err_clear_dmac:
480*4882a593Smuzhiyun 	dw_writel(dws, DW_SPI_DMACR, 0);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	return ret;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun  * In case if at least one of the requested DMA channels doesn't support the
487*4882a593Smuzhiyun  * hardware accelerated SG list entries traverse, the DMA driver will most
488*4882a593Smuzhiyun  * likely work that around by performing the IRQ-based SG list entries
489*4882a593Smuzhiyun  * resubmission. That might and will cause a problem if the DMA Tx channel is
490*4882a593Smuzhiyun  * recharged and re-executed before the Rx DMA channel. Due to
491*4882a593Smuzhiyun  * non-deterministic IRQ-handler execution latency the DMA Tx channel will
492*4882a593Smuzhiyun  * start pushing data to the SPI bus before the Rx DMA channel is even
493*4882a593Smuzhiyun  * reinitialized with the next inbound SG list entry. By doing so the DMA Tx
494*4882a593Smuzhiyun  * channel will implicitly start filling the DW APB SSI Rx FIFO up, which while
495*4882a593Smuzhiyun  * the DMA Rx channel being recharged and re-executed will eventually be
496*4882a593Smuzhiyun  * overflown.
497*4882a593Smuzhiyun  *
498*4882a593Smuzhiyun  * In order to solve the problem we have to feed the DMA engine with SG list
499*4882a593Smuzhiyun  * entries one-by-one. It shall keep the DW APB SSI Tx and Rx FIFOs
500*4882a593Smuzhiyun  * synchronized and prevent the Rx FIFO overflow. Since in general the tx_sg
501*4882a593Smuzhiyun  * and rx_sg lists may have different number of entries of different lengths
502*4882a593Smuzhiyun  * (though total length should match) let's virtually split the SG-lists to the
503*4882a593Smuzhiyun  * set of DMA transfers, which length is a minimum of the ordered SG-entries
504*4882a593Smuzhiyun  * lengths. An ASCII-sketch of the implemented algo is following:
505*4882a593Smuzhiyun  *                  xfer->len
506*4882a593Smuzhiyun  *                |___________|
507*4882a593Smuzhiyun  * tx_sg list:    |___|____|__|
508*4882a593Smuzhiyun  * rx_sg list:    |_|____|____|
509*4882a593Smuzhiyun  * DMA transfers: |_|_|__|_|__|
510*4882a593Smuzhiyun  *
511*4882a593Smuzhiyun  * Note in order to have this workaround solving the denoted problem the DMA
512*4882a593Smuzhiyun  * engine driver should properly initialize the max_sg_burst capability and set
513*4882a593Smuzhiyun  * the DMA device max segment size parameter with maximum data block size the
514*4882a593Smuzhiyun  * DMA engine supports.
515*4882a593Smuzhiyun  */
516*4882a593Smuzhiyun 
dw_spi_dma_transfer_one(struct dw_spi * dws,struct spi_transfer * xfer)517*4882a593Smuzhiyun static int dw_spi_dma_transfer_one(struct dw_spi *dws,
518*4882a593Smuzhiyun 				   struct spi_transfer *xfer)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	struct scatterlist *tx_sg = NULL, *rx_sg = NULL, tx_tmp, rx_tmp;
521*4882a593Smuzhiyun 	unsigned int tx_len = 0, rx_len = 0;
522*4882a593Smuzhiyun 	unsigned int base, len;
523*4882a593Smuzhiyun 	int ret;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	sg_init_table(&tx_tmp, 1);
526*4882a593Smuzhiyun 	sg_init_table(&rx_tmp, 1);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	for (base = 0, len = 0; base < xfer->len; base += len) {
529*4882a593Smuzhiyun 		/* Fetch next Tx DMA data chunk */
530*4882a593Smuzhiyun 		if (!tx_len) {
531*4882a593Smuzhiyun 			tx_sg = !tx_sg ? &xfer->tx_sg.sgl[0] : sg_next(tx_sg);
532*4882a593Smuzhiyun 			sg_dma_address(&tx_tmp) = sg_dma_address(tx_sg);
533*4882a593Smuzhiyun 			tx_len = sg_dma_len(tx_sg);
534*4882a593Smuzhiyun 		}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		/* Fetch next Rx DMA data chunk */
537*4882a593Smuzhiyun 		if (!rx_len) {
538*4882a593Smuzhiyun 			rx_sg = !rx_sg ? &xfer->rx_sg.sgl[0] : sg_next(rx_sg);
539*4882a593Smuzhiyun 			sg_dma_address(&rx_tmp) = sg_dma_address(rx_sg);
540*4882a593Smuzhiyun 			rx_len = sg_dma_len(rx_sg);
541*4882a593Smuzhiyun 		}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 		len = min(tx_len, rx_len);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		sg_dma_len(&tx_tmp) = len;
546*4882a593Smuzhiyun 		sg_dma_len(&rx_tmp) = len;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		/* Submit DMA Tx transfer */
549*4882a593Smuzhiyun 		ret = dw_spi_dma_submit_tx(dws, &tx_tmp, 1);
550*4882a593Smuzhiyun 		if (ret)
551*4882a593Smuzhiyun 			break;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		/* Submit DMA Rx transfer */
554*4882a593Smuzhiyun 		ret = dw_spi_dma_submit_rx(dws, &rx_tmp, 1);
555*4882a593Smuzhiyun 		if (ret)
556*4882a593Smuzhiyun 			break;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 		/* Rx must be started before Tx due to SPI instinct */
559*4882a593Smuzhiyun 		dma_async_issue_pending(dws->rxchan);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 		dma_async_issue_pending(dws->txchan);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		/*
564*4882a593Smuzhiyun 		 * Here we only need to wait for the DMA transfer to be
565*4882a593Smuzhiyun 		 * finished since SPI controller is kept enabled during the
566*4882a593Smuzhiyun 		 * procedure this loop implements and there is no risk to lose
567*4882a593Smuzhiyun 		 * data left in the Tx/Rx FIFOs.
568*4882a593Smuzhiyun 		 */
569*4882a593Smuzhiyun 		ret = dw_spi_dma_wait(dws, len, xfer->effective_speed_hz);
570*4882a593Smuzhiyun 		if (ret)
571*4882a593Smuzhiyun 			break;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 		reinit_completion(&dws->dma_completion);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 		sg_dma_address(&tx_tmp) += len;
576*4882a593Smuzhiyun 		sg_dma_address(&rx_tmp) += len;
577*4882a593Smuzhiyun 		tx_len -= len;
578*4882a593Smuzhiyun 		rx_len -= len;
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	dw_writel(dws, DW_SPI_DMACR, 0);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	return ret;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
dw_spi_dma_transfer(struct dw_spi * dws,struct spi_transfer * xfer)586*4882a593Smuzhiyun static int dw_spi_dma_transfer(struct dw_spi *dws, struct spi_transfer *xfer)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	unsigned int nents;
589*4882a593Smuzhiyun 	int ret;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	nents = max(xfer->tx_sg.nents, xfer->rx_sg.nents);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/*
594*4882a593Smuzhiyun 	 * Execute normal DMA-based transfer (which submits the Rx and Tx SG
595*4882a593Smuzhiyun 	 * lists directly to the DMA engine at once) if either full hardware
596*4882a593Smuzhiyun 	 * accelerated SG list traverse is supported by both channels, or the
597*4882a593Smuzhiyun 	 * Tx-only SPI transfer is requested, or the DMA engine is capable to
598*4882a593Smuzhiyun 	 * handle both SG lists on hardware accelerated basis.
599*4882a593Smuzhiyun 	 */
600*4882a593Smuzhiyun 	if (!dws->dma_sg_burst || !xfer->rx_buf || nents <= dws->dma_sg_burst)
601*4882a593Smuzhiyun 		ret = dw_spi_dma_transfer_all(dws, xfer);
602*4882a593Smuzhiyun 	else
603*4882a593Smuzhiyun 		ret = dw_spi_dma_transfer_one(dws, xfer);
604*4882a593Smuzhiyun 	if (ret)
605*4882a593Smuzhiyun 		return ret;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	if (dws->master->cur_msg->status == -EINPROGRESS) {
608*4882a593Smuzhiyun 		ret = dw_spi_dma_wait_tx_done(dws, xfer);
609*4882a593Smuzhiyun 		if (ret)
610*4882a593Smuzhiyun 			return ret;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (xfer->rx_buf && dws->master->cur_msg->status == -EINPROGRESS)
614*4882a593Smuzhiyun 		ret = dw_spi_dma_wait_rx_done(dws);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return ret;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
dw_spi_dma_stop(struct dw_spi * dws)619*4882a593Smuzhiyun static void dw_spi_dma_stop(struct dw_spi *dws)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	if (test_bit(TX_BUSY, &dws->dma_chan_busy)) {
622*4882a593Smuzhiyun 		dmaengine_terminate_sync(dws->txchan);
623*4882a593Smuzhiyun 		clear_bit(TX_BUSY, &dws->dma_chan_busy);
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 	if (test_bit(RX_BUSY, &dws->dma_chan_busy)) {
626*4882a593Smuzhiyun 		dmaengine_terminate_sync(dws->rxchan);
627*4882a593Smuzhiyun 		clear_bit(RX_BUSY, &dws->dma_chan_busy);
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun static const struct dw_spi_dma_ops dw_spi_dma_mfld_ops = {
632*4882a593Smuzhiyun 	.dma_init	= dw_spi_dma_init_mfld,
633*4882a593Smuzhiyun 	.dma_exit	= dw_spi_dma_exit,
634*4882a593Smuzhiyun 	.dma_setup	= dw_spi_dma_setup,
635*4882a593Smuzhiyun 	.can_dma	= dw_spi_can_dma,
636*4882a593Smuzhiyun 	.dma_transfer	= dw_spi_dma_transfer,
637*4882a593Smuzhiyun 	.dma_stop	= dw_spi_dma_stop,
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun 
dw_spi_dma_setup_mfld(struct dw_spi * dws)640*4882a593Smuzhiyun void dw_spi_dma_setup_mfld(struct dw_spi *dws)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	dws->dma_ops = &dw_spi_dma_mfld_ops;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_spi_dma_setup_mfld);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const struct dw_spi_dma_ops dw_spi_dma_generic_ops = {
647*4882a593Smuzhiyun 	.dma_init	= dw_spi_dma_init_generic,
648*4882a593Smuzhiyun 	.dma_exit	= dw_spi_dma_exit,
649*4882a593Smuzhiyun 	.dma_setup	= dw_spi_dma_setup,
650*4882a593Smuzhiyun 	.can_dma	= dw_spi_can_dma,
651*4882a593Smuzhiyun 	.dma_transfer	= dw_spi_dma_transfer,
652*4882a593Smuzhiyun 	.dma_stop	= dw_spi_dma_stop,
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
dw_spi_dma_setup_generic(struct dw_spi * dws)655*4882a593Smuzhiyun void dw_spi_dma_setup_generic(struct dw_spi *dws)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun 	dws->dma_ops = &dw_spi_dma_generic_ops;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_spi_dma_setup_generic);
660