1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the Diolan DLN-2 USB-SPI adapter
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 Intel Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/mfd/dln2.h>
12*4882a593Smuzhiyun #include <linux/spi/spi.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun #include <asm/unaligned.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define DLN2_SPI_MODULE_ID 0x02
17*4882a593Smuzhiyun #define DLN2_SPI_CMD(cmd) DLN2_CMD(cmd, DLN2_SPI_MODULE_ID)
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* SPI commands */
20*4882a593Smuzhiyun #define DLN2_SPI_GET_PORT_COUNT DLN2_SPI_CMD(0x00)
21*4882a593Smuzhiyun #define DLN2_SPI_ENABLE DLN2_SPI_CMD(0x11)
22*4882a593Smuzhiyun #define DLN2_SPI_DISABLE DLN2_SPI_CMD(0x12)
23*4882a593Smuzhiyun #define DLN2_SPI_IS_ENABLED DLN2_SPI_CMD(0x13)
24*4882a593Smuzhiyun #define DLN2_SPI_SET_MODE DLN2_SPI_CMD(0x14)
25*4882a593Smuzhiyun #define DLN2_SPI_GET_MODE DLN2_SPI_CMD(0x15)
26*4882a593Smuzhiyun #define DLN2_SPI_SET_FRAME_SIZE DLN2_SPI_CMD(0x16)
27*4882a593Smuzhiyun #define DLN2_SPI_GET_FRAME_SIZE DLN2_SPI_CMD(0x17)
28*4882a593Smuzhiyun #define DLN2_SPI_SET_FREQUENCY DLN2_SPI_CMD(0x18)
29*4882a593Smuzhiyun #define DLN2_SPI_GET_FREQUENCY DLN2_SPI_CMD(0x19)
30*4882a593Smuzhiyun #define DLN2_SPI_READ_WRITE DLN2_SPI_CMD(0x1A)
31*4882a593Smuzhiyun #define DLN2_SPI_READ DLN2_SPI_CMD(0x1B)
32*4882a593Smuzhiyun #define DLN2_SPI_WRITE DLN2_SPI_CMD(0x1C)
33*4882a593Smuzhiyun #define DLN2_SPI_SET_DELAY_BETWEEN_SS DLN2_SPI_CMD(0x20)
34*4882a593Smuzhiyun #define DLN2_SPI_GET_DELAY_BETWEEN_SS DLN2_SPI_CMD(0x21)
35*4882a593Smuzhiyun #define DLN2_SPI_SET_DELAY_AFTER_SS DLN2_SPI_CMD(0x22)
36*4882a593Smuzhiyun #define DLN2_SPI_GET_DELAY_AFTER_SS DLN2_SPI_CMD(0x23)
37*4882a593Smuzhiyun #define DLN2_SPI_SET_DELAY_BETWEEN_FRAMES DLN2_SPI_CMD(0x24)
38*4882a593Smuzhiyun #define DLN2_SPI_GET_DELAY_BETWEEN_FRAMES DLN2_SPI_CMD(0x25)
39*4882a593Smuzhiyun #define DLN2_SPI_SET_SS DLN2_SPI_CMD(0x26)
40*4882a593Smuzhiyun #define DLN2_SPI_GET_SS DLN2_SPI_CMD(0x27)
41*4882a593Smuzhiyun #define DLN2_SPI_RELEASE_SS DLN2_SPI_CMD(0x28)
42*4882a593Smuzhiyun #define DLN2_SPI_SS_VARIABLE_ENABLE DLN2_SPI_CMD(0x2B)
43*4882a593Smuzhiyun #define DLN2_SPI_SS_VARIABLE_DISABLE DLN2_SPI_CMD(0x2C)
44*4882a593Smuzhiyun #define DLN2_SPI_SS_VARIABLE_IS_ENABLED DLN2_SPI_CMD(0x2D)
45*4882a593Smuzhiyun #define DLN2_SPI_SS_AAT_ENABLE DLN2_SPI_CMD(0x2E)
46*4882a593Smuzhiyun #define DLN2_SPI_SS_AAT_DISABLE DLN2_SPI_CMD(0x2F)
47*4882a593Smuzhiyun #define DLN2_SPI_SS_AAT_IS_ENABLED DLN2_SPI_CMD(0x30)
48*4882a593Smuzhiyun #define DLN2_SPI_SS_BETWEEN_FRAMES_ENABLE DLN2_SPI_CMD(0x31)
49*4882a593Smuzhiyun #define DLN2_SPI_SS_BETWEEN_FRAMES_DISABLE DLN2_SPI_CMD(0x32)
50*4882a593Smuzhiyun #define DLN2_SPI_SS_BETWEEN_FRAMES_IS_ENABLED DLN2_SPI_CMD(0x33)
51*4882a593Smuzhiyun #define DLN2_SPI_SET_CPHA DLN2_SPI_CMD(0x34)
52*4882a593Smuzhiyun #define DLN2_SPI_GET_CPHA DLN2_SPI_CMD(0x35)
53*4882a593Smuzhiyun #define DLN2_SPI_SET_CPOL DLN2_SPI_CMD(0x36)
54*4882a593Smuzhiyun #define DLN2_SPI_GET_CPOL DLN2_SPI_CMD(0x37)
55*4882a593Smuzhiyun #define DLN2_SPI_SS_MULTI_ENABLE DLN2_SPI_CMD(0x38)
56*4882a593Smuzhiyun #define DLN2_SPI_SS_MULTI_DISABLE DLN2_SPI_CMD(0x39)
57*4882a593Smuzhiyun #define DLN2_SPI_SS_MULTI_IS_ENABLED DLN2_SPI_CMD(0x3A)
58*4882a593Smuzhiyun #define DLN2_SPI_GET_SUPPORTED_MODES DLN2_SPI_CMD(0x40)
59*4882a593Smuzhiyun #define DLN2_SPI_GET_SUPPORTED_CPHA_VALUES DLN2_SPI_CMD(0x41)
60*4882a593Smuzhiyun #define DLN2_SPI_GET_SUPPORTED_CPOL_VALUES DLN2_SPI_CMD(0x42)
61*4882a593Smuzhiyun #define DLN2_SPI_GET_SUPPORTED_FRAME_SIZES DLN2_SPI_CMD(0x43)
62*4882a593Smuzhiyun #define DLN2_SPI_GET_SS_COUNT DLN2_SPI_CMD(0x44)
63*4882a593Smuzhiyun #define DLN2_SPI_GET_MIN_FREQUENCY DLN2_SPI_CMD(0x45)
64*4882a593Smuzhiyun #define DLN2_SPI_GET_MAX_FREQUENCY DLN2_SPI_CMD(0x46)
65*4882a593Smuzhiyun #define DLN2_SPI_GET_MIN_DELAY_BETWEEN_SS DLN2_SPI_CMD(0x47)
66*4882a593Smuzhiyun #define DLN2_SPI_GET_MAX_DELAY_BETWEEN_SS DLN2_SPI_CMD(0x48)
67*4882a593Smuzhiyun #define DLN2_SPI_GET_MIN_DELAY_AFTER_SS DLN2_SPI_CMD(0x49)
68*4882a593Smuzhiyun #define DLN2_SPI_GET_MAX_DELAY_AFTER_SS DLN2_SPI_CMD(0x4A)
69*4882a593Smuzhiyun #define DLN2_SPI_GET_MIN_DELAY_BETWEEN_FRAMES DLN2_SPI_CMD(0x4B)
70*4882a593Smuzhiyun #define DLN2_SPI_GET_MAX_DELAY_BETWEEN_FRAMES DLN2_SPI_CMD(0x4C)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define DLN2_SPI_MAX_XFER_SIZE 256
73*4882a593Smuzhiyun #define DLN2_SPI_BUF_SIZE (DLN2_SPI_MAX_XFER_SIZE + 16)
74*4882a593Smuzhiyun #define DLN2_SPI_ATTR_LEAVE_SS_LOW BIT(0)
75*4882a593Smuzhiyun #define DLN2_TRANSFERS_WAIT_COMPLETE 1
76*4882a593Smuzhiyun #define DLN2_TRANSFERS_CANCEL 0
77*4882a593Smuzhiyun #define DLN2_RPM_AUTOSUSPEND_TIMEOUT 2000
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct dln2_spi {
80*4882a593Smuzhiyun struct platform_device *pdev;
81*4882a593Smuzhiyun struct spi_master *master;
82*4882a593Smuzhiyun u8 port;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun * This buffer will be used mainly for read/write operations. Since
86*4882a593Smuzhiyun * they're quite large, we cannot use the stack. Protection is not
87*4882a593Smuzhiyun * needed because all SPI communication is serialized by the SPI core.
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun void *buf;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun u8 bpw;
92*4882a593Smuzhiyun u32 speed;
93*4882a593Smuzhiyun u16 mode;
94*4882a593Smuzhiyun u8 cs;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * Enable/Disable SPI module. The disable command will wait for transfers to
99*4882a593Smuzhiyun * complete first.
100*4882a593Smuzhiyun */
dln2_spi_enable(struct dln2_spi * dln2,bool enable)101*4882a593Smuzhiyun static int dln2_spi_enable(struct dln2_spi *dln2, bool enable)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun u16 cmd;
104*4882a593Smuzhiyun struct {
105*4882a593Smuzhiyun u8 port;
106*4882a593Smuzhiyun u8 wait_for_completion;
107*4882a593Smuzhiyun } tx;
108*4882a593Smuzhiyun unsigned len = sizeof(tx);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun tx.port = dln2->port;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (enable) {
113*4882a593Smuzhiyun cmd = DLN2_SPI_ENABLE;
114*4882a593Smuzhiyun len -= sizeof(tx.wait_for_completion);
115*4882a593Smuzhiyun } else {
116*4882a593Smuzhiyun tx.wait_for_completion = DLN2_TRANSFERS_WAIT_COMPLETE;
117*4882a593Smuzhiyun cmd = DLN2_SPI_DISABLE;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, cmd, &tx, len);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Select/unselect multiple CS lines. The selected lines will be automatically
125*4882a593Smuzhiyun * toggled LOW/HIGH by the board firmware during transfers, provided they're
126*4882a593Smuzhiyun * enabled first.
127*4882a593Smuzhiyun *
128*4882a593Smuzhiyun * Ex: cs_mask = 0x03 -> CS0 & CS1 will be selected and the next WR/RD operation
129*4882a593Smuzhiyun * will toggle the lines LOW/HIGH automatically.
130*4882a593Smuzhiyun */
dln2_spi_cs_set(struct dln2_spi * dln2,u8 cs_mask)131*4882a593Smuzhiyun static int dln2_spi_cs_set(struct dln2_spi *dln2, u8 cs_mask)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct {
134*4882a593Smuzhiyun u8 port;
135*4882a593Smuzhiyun u8 cs;
136*4882a593Smuzhiyun } tx;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun tx.port = dln2->port;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun * According to Diolan docs, "a slave device can be selected by changing
142*4882a593Smuzhiyun * the corresponding bit value to 0". The rest must be set to 1. Hence
143*4882a593Smuzhiyun * the bitwise NOT in front.
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun tx.cs = ~cs_mask;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, DLN2_SPI_SET_SS, &tx, sizeof(tx));
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun * Select one CS line. The other lines will be un-selected.
152*4882a593Smuzhiyun */
dln2_spi_cs_set_one(struct dln2_spi * dln2,u8 cs)153*4882a593Smuzhiyun static int dln2_spi_cs_set_one(struct dln2_spi *dln2, u8 cs)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun return dln2_spi_cs_set(dln2, BIT(cs));
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Enable/disable CS lines for usage. The module has to be disabled first.
160*4882a593Smuzhiyun */
dln2_spi_cs_enable(struct dln2_spi * dln2,u8 cs_mask,bool enable)161*4882a593Smuzhiyun static int dln2_spi_cs_enable(struct dln2_spi *dln2, u8 cs_mask, bool enable)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct {
164*4882a593Smuzhiyun u8 port;
165*4882a593Smuzhiyun u8 cs;
166*4882a593Smuzhiyun } tx;
167*4882a593Smuzhiyun u16 cmd;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun tx.port = dln2->port;
170*4882a593Smuzhiyun tx.cs = cs_mask;
171*4882a593Smuzhiyun cmd = enable ? DLN2_SPI_SS_MULTI_ENABLE : DLN2_SPI_SS_MULTI_DISABLE;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, cmd, &tx, sizeof(tx));
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
dln2_spi_cs_enable_all(struct dln2_spi * dln2,bool enable)176*4882a593Smuzhiyun static int dln2_spi_cs_enable_all(struct dln2_spi *dln2, bool enable)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun u8 cs_mask = GENMASK(dln2->master->num_chipselect - 1, 0);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return dln2_spi_cs_enable(dln2, cs_mask, enable);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
dln2_spi_get_cs_num(struct dln2_spi * dln2,u16 * cs_num)183*4882a593Smuzhiyun static int dln2_spi_get_cs_num(struct dln2_spi *dln2, u16 *cs_num)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun int ret;
186*4882a593Smuzhiyun struct {
187*4882a593Smuzhiyun u8 port;
188*4882a593Smuzhiyun } tx;
189*4882a593Smuzhiyun struct {
190*4882a593Smuzhiyun __le16 cs_count;
191*4882a593Smuzhiyun } rx;
192*4882a593Smuzhiyun unsigned rx_len = sizeof(rx);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun tx.port = dln2->port;
195*4882a593Smuzhiyun ret = dln2_transfer(dln2->pdev, DLN2_SPI_GET_SS_COUNT, &tx, sizeof(tx),
196*4882a593Smuzhiyun &rx, &rx_len);
197*4882a593Smuzhiyun if (ret < 0)
198*4882a593Smuzhiyun return ret;
199*4882a593Smuzhiyun if (rx_len < sizeof(rx))
200*4882a593Smuzhiyun return -EPROTO;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun *cs_num = le16_to_cpu(rx.cs_count);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun dev_dbg(&dln2->pdev->dev, "cs_num = %d\n", *cs_num);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
dln2_spi_get_speed(struct dln2_spi * dln2,u16 cmd,u32 * freq)209*4882a593Smuzhiyun static int dln2_spi_get_speed(struct dln2_spi *dln2, u16 cmd, u32 *freq)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun int ret;
212*4882a593Smuzhiyun struct {
213*4882a593Smuzhiyun u8 port;
214*4882a593Smuzhiyun } tx;
215*4882a593Smuzhiyun struct {
216*4882a593Smuzhiyun __le32 speed;
217*4882a593Smuzhiyun } rx;
218*4882a593Smuzhiyun unsigned rx_len = sizeof(rx);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun tx.port = dln2->port;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun ret = dln2_transfer(dln2->pdev, cmd, &tx, sizeof(tx), &rx, &rx_len);
223*4882a593Smuzhiyun if (ret < 0)
224*4882a593Smuzhiyun return ret;
225*4882a593Smuzhiyun if (rx_len < sizeof(rx))
226*4882a593Smuzhiyun return -EPROTO;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun *freq = le32_to_cpu(rx.speed);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * Get bus min/max frequencies.
235*4882a593Smuzhiyun */
dln2_spi_get_speed_range(struct dln2_spi * dln2,u32 * fmin,u32 * fmax)236*4882a593Smuzhiyun static int dln2_spi_get_speed_range(struct dln2_spi *dln2, u32 *fmin, u32 *fmax)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun int ret;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ret = dln2_spi_get_speed(dln2, DLN2_SPI_GET_MIN_FREQUENCY, fmin);
241*4882a593Smuzhiyun if (ret < 0)
242*4882a593Smuzhiyun return ret;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun ret = dln2_spi_get_speed(dln2, DLN2_SPI_GET_MAX_FREQUENCY, fmax);
245*4882a593Smuzhiyun if (ret < 0)
246*4882a593Smuzhiyun return ret;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun dev_dbg(&dln2->pdev->dev, "freq_min = %d, freq_max = %d\n",
249*4882a593Smuzhiyun *fmin, *fmax);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * Set the bus speed. The module will automatically round down to the closest
256*4882a593Smuzhiyun * available frequency and returns it. The module has to be disabled first.
257*4882a593Smuzhiyun */
dln2_spi_set_speed(struct dln2_spi * dln2,u32 speed)258*4882a593Smuzhiyun static int dln2_spi_set_speed(struct dln2_spi *dln2, u32 speed)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun int ret;
261*4882a593Smuzhiyun struct {
262*4882a593Smuzhiyun u8 port;
263*4882a593Smuzhiyun __le32 speed;
264*4882a593Smuzhiyun } __packed tx;
265*4882a593Smuzhiyun struct {
266*4882a593Smuzhiyun __le32 speed;
267*4882a593Smuzhiyun } rx;
268*4882a593Smuzhiyun int rx_len = sizeof(rx);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun tx.port = dln2->port;
271*4882a593Smuzhiyun tx.speed = cpu_to_le32(speed);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun ret = dln2_transfer(dln2->pdev, DLN2_SPI_SET_FREQUENCY, &tx, sizeof(tx),
274*4882a593Smuzhiyun &rx, &rx_len);
275*4882a593Smuzhiyun if (ret < 0)
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun if (rx_len < sizeof(rx))
278*4882a593Smuzhiyun return -EPROTO;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * Change CPOL & CPHA. The module has to be disabled first.
285*4882a593Smuzhiyun */
dln2_spi_set_mode(struct dln2_spi * dln2,u8 mode)286*4882a593Smuzhiyun static int dln2_spi_set_mode(struct dln2_spi *dln2, u8 mode)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct {
289*4882a593Smuzhiyun u8 port;
290*4882a593Smuzhiyun u8 mode;
291*4882a593Smuzhiyun } tx;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun tx.port = dln2->port;
294*4882a593Smuzhiyun tx.mode = mode;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, DLN2_SPI_SET_MODE, &tx, sizeof(tx));
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun * Change frame size. The module has to be disabled first.
301*4882a593Smuzhiyun */
dln2_spi_set_bpw(struct dln2_spi * dln2,u8 bpw)302*4882a593Smuzhiyun static int dln2_spi_set_bpw(struct dln2_spi *dln2, u8 bpw)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct {
305*4882a593Smuzhiyun u8 port;
306*4882a593Smuzhiyun u8 bpw;
307*4882a593Smuzhiyun } tx;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun tx.port = dln2->port;
310*4882a593Smuzhiyun tx.bpw = bpw;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, DLN2_SPI_SET_FRAME_SIZE,
313*4882a593Smuzhiyun &tx, sizeof(tx));
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
dln2_spi_get_supported_frame_sizes(struct dln2_spi * dln2,u32 * bpw_mask)316*4882a593Smuzhiyun static int dln2_spi_get_supported_frame_sizes(struct dln2_spi *dln2,
317*4882a593Smuzhiyun u32 *bpw_mask)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun int ret;
320*4882a593Smuzhiyun struct {
321*4882a593Smuzhiyun u8 port;
322*4882a593Smuzhiyun } tx;
323*4882a593Smuzhiyun struct {
324*4882a593Smuzhiyun u8 count;
325*4882a593Smuzhiyun u8 frame_sizes[36];
326*4882a593Smuzhiyun } *rx = dln2->buf;
327*4882a593Smuzhiyun unsigned rx_len = sizeof(*rx);
328*4882a593Smuzhiyun int i;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun tx.port = dln2->port;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun ret = dln2_transfer(dln2->pdev, DLN2_SPI_GET_SUPPORTED_FRAME_SIZES,
333*4882a593Smuzhiyun &tx, sizeof(tx), rx, &rx_len);
334*4882a593Smuzhiyun if (ret < 0)
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun if (rx_len < sizeof(*rx))
337*4882a593Smuzhiyun return -EPROTO;
338*4882a593Smuzhiyun if (rx->count > ARRAY_SIZE(rx->frame_sizes))
339*4882a593Smuzhiyun return -EPROTO;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun *bpw_mask = 0;
342*4882a593Smuzhiyun for (i = 0; i < rx->count; i++)
343*4882a593Smuzhiyun *bpw_mask |= BIT(rx->frame_sizes[i] - 1);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun dev_dbg(&dln2->pdev->dev, "bpw_mask = 0x%X\n", *bpw_mask);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun * Copy the data to DLN2 buffer and change the byte order to LE, requested by
352*4882a593Smuzhiyun * DLN2 module. SPI core makes sure that the data length is a multiple of word
353*4882a593Smuzhiyun * size.
354*4882a593Smuzhiyun */
dln2_spi_copy_to_buf(u8 * dln2_buf,const u8 * src,u16 len,u8 bpw)355*4882a593Smuzhiyun static int dln2_spi_copy_to_buf(u8 *dln2_buf, const u8 *src, u16 len, u8 bpw)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
358*4882a593Smuzhiyun memcpy(dln2_buf, src, len);
359*4882a593Smuzhiyun #else
360*4882a593Smuzhiyun if (bpw <= 8) {
361*4882a593Smuzhiyun memcpy(dln2_buf, src, len);
362*4882a593Smuzhiyun } else if (bpw <= 16) {
363*4882a593Smuzhiyun __le16 *d = (__le16 *)dln2_buf;
364*4882a593Smuzhiyun u16 *s = (u16 *)src;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun len = len / 2;
367*4882a593Smuzhiyun while (len--)
368*4882a593Smuzhiyun *d++ = cpu_to_le16p(s++);
369*4882a593Smuzhiyun } else {
370*4882a593Smuzhiyun __le32 *d = (__le32 *)dln2_buf;
371*4882a593Smuzhiyun u32 *s = (u32 *)src;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun len = len / 4;
374*4882a593Smuzhiyun while (len--)
375*4882a593Smuzhiyun *d++ = cpu_to_le32p(s++);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun * Copy the data from DLN2 buffer and convert to CPU byte order since the DLN2
384*4882a593Smuzhiyun * buffer is LE ordered. SPI core makes sure that the data length is a multiple
385*4882a593Smuzhiyun * of word size. The RX dln2_buf is 2 byte aligned so, for BE, we have to make
386*4882a593Smuzhiyun * sure we avoid unaligned accesses for 32 bit case.
387*4882a593Smuzhiyun */
dln2_spi_copy_from_buf(u8 * dest,const u8 * dln2_buf,u16 len,u8 bpw)388*4882a593Smuzhiyun static int dln2_spi_copy_from_buf(u8 *dest, const u8 *dln2_buf, u16 len, u8 bpw)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
391*4882a593Smuzhiyun memcpy(dest, dln2_buf, len);
392*4882a593Smuzhiyun #else
393*4882a593Smuzhiyun if (bpw <= 8) {
394*4882a593Smuzhiyun memcpy(dest, dln2_buf, len);
395*4882a593Smuzhiyun } else if (bpw <= 16) {
396*4882a593Smuzhiyun u16 *d = (u16 *)dest;
397*4882a593Smuzhiyun __le16 *s = (__le16 *)dln2_buf;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun len = len / 2;
400*4882a593Smuzhiyun while (len--)
401*4882a593Smuzhiyun *d++ = le16_to_cpup(s++);
402*4882a593Smuzhiyun } else {
403*4882a593Smuzhiyun u32 *d = (u32 *)dest;
404*4882a593Smuzhiyun __le32 *s = (__le32 *)dln2_buf;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun len = len / 4;
407*4882a593Smuzhiyun while (len--)
408*4882a593Smuzhiyun *d++ = get_unaligned_le32(s++);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun #endif
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun * Perform one write operation.
417*4882a593Smuzhiyun */
dln2_spi_write_one(struct dln2_spi * dln2,const u8 * data,u16 data_len,u8 attr)418*4882a593Smuzhiyun static int dln2_spi_write_one(struct dln2_spi *dln2, const u8 *data,
419*4882a593Smuzhiyun u16 data_len, u8 attr)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct {
422*4882a593Smuzhiyun u8 port;
423*4882a593Smuzhiyun __le16 size;
424*4882a593Smuzhiyun u8 attr;
425*4882a593Smuzhiyun u8 buf[DLN2_SPI_MAX_XFER_SIZE];
426*4882a593Smuzhiyun } __packed *tx = dln2->buf;
427*4882a593Smuzhiyun unsigned tx_len;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(*tx) > DLN2_SPI_BUF_SIZE);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (data_len > DLN2_SPI_MAX_XFER_SIZE)
432*4882a593Smuzhiyun return -EINVAL;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun tx->port = dln2->port;
435*4882a593Smuzhiyun tx->size = cpu_to_le16(data_len);
436*4882a593Smuzhiyun tx->attr = attr;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun dln2_spi_copy_to_buf(tx->buf, data, data_len, dln2->bpw);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun tx_len = sizeof(*tx) + data_len - DLN2_SPI_MAX_XFER_SIZE;
441*4882a593Smuzhiyun return dln2_transfer_tx(dln2->pdev, DLN2_SPI_WRITE, tx, tx_len);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /*
445*4882a593Smuzhiyun * Perform one read operation.
446*4882a593Smuzhiyun */
dln2_spi_read_one(struct dln2_spi * dln2,u8 * data,u16 data_len,u8 attr)447*4882a593Smuzhiyun static int dln2_spi_read_one(struct dln2_spi *dln2, u8 *data,
448*4882a593Smuzhiyun u16 data_len, u8 attr)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun int ret;
451*4882a593Smuzhiyun struct {
452*4882a593Smuzhiyun u8 port;
453*4882a593Smuzhiyun __le16 size;
454*4882a593Smuzhiyun u8 attr;
455*4882a593Smuzhiyun } __packed tx;
456*4882a593Smuzhiyun struct {
457*4882a593Smuzhiyun __le16 size;
458*4882a593Smuzhiyun u8 buf[DLN2_SPI_MAX_XFER_SIZE];
459*4882a593Smuzhiyun } __packed *rx = dln2->buf;
460*4882a593Smuzhiyun unsigned rx_len = sizeof(*rx);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(*rx) > DLN2_SPI_BUF_SIZE);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (data_len > DLN2_SPI_MAX_XFER_SIZE)
465*4882a593Smuzhiyun return -EINVAL;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun tx.port = dln2->port;
468*4882a593Smuzhiyun tx.size = cpu_to_le16(data_len);
469*4882a593Smuzhiyun tx.attr = attr;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun ret = dln2_transfer(dln2->pdev, DLN2_SPI_READ, &tx, sizeof(tx),
472*4882a593Smuzhiyun rx, &rx_len);
473*4882a593Smuzhiyun if (ret < 0)
474*4882a593Smuzhiyun return ret;
475*4882a593Smuzhiyun if (rx_len < sizeof(rx->size) + data_len)
476*4882a593Smuzhiyun return -EPROTO;
477*4882a593Smuzhiyun if (le16_to_cpu(rx->size) != data_len)
478*4882a593Smuzhiyun return -EPROTO;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun dln2_spi_copy_from_buf(data, rx->buf, data_len, dln2->bpw);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun * Perform one write & read operation.
487*4882a593Smuzhiyun */
dln2_spi_read_write_one(struct dln2_spi * dln2,const u8 * tx_data,u8 * rx_data,u16 data_len,u8 attr)488*4882a593Smuzhiyun static int dln2_spi_read_write_one(struct dln2_spi *dln2, const u8 *tx_data,
489*4882a593Smuzhiyun u8 *rx_data, u16 data_len, u8 attr)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun int ret;
492*4882a593Smuzhiyun struct {
493*4882a593Smuzhiyun u8 port;
494*4882a593Smuzhiyun __le16 size;
495*4882a593Smuzhiyun u8 attr;
496*4882a593Smuzhiyun u8 buf[DLN2_SPI_MAX_XFER_SIZE];
497*4882a593Smuzhiyun } __packed *tx;
498*4882a593Smuzhiyun struct {
499*4882a593Smuzhiyun __le16 size;
500*4882a593Smuzhiyun u8 buf[DLN2_SPI_MAX_XFER_SIZE];
501*4882a593Smuzhiyun } __packed *rx;
502*4882a593Smuzhiyun unsigned tx_len, rx_len;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(*tx) > DLN2_SPI_BUF_SIZE ||
505*4882a593Smuzhiyun sizeof(*rx) > DLN2_SPI_BUF_SIZE);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (data_len > DLN2_SPI_MAX_XFER_SIZE)
508*4882a593Smuzhiyun return -EINVAL;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun * Since this is a pseudo full-duplex communication, we're perfectly
512*4882a593Smuzhiyun * safe to use the same buffer for both tx and rx. When DLN2 sends the
513*4882a593Smuzhiyun * response back, with the rx data, we don't need the tx buffer anymore.
514*4882a593Smuzhiyun */
515*4882a593Smuzhiyun tx = dln2->buf;
516*4882a593Smuzhiyun rx = dln2->buf;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun tx->port = dln2->port;
519*4882a593Smuzhiyun tx->size = cpu_to_le16(data_len);
520*4882a593Smuzhiyun tx->attr = attr;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun dln2_spi_copy_to_buf(tx->buf, tx_data, data_len, dln2->bpw);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun tx_len = sizeof(*tx) + data_len - DLN2_SPI_MAX_XFER_SIZE;
525*4882a593Smuzhiyun rx_len = sizeof(*rx);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ret = dln2_transfer(dln2->pdev, DLN2_SPI_READ_WRITE, tx, tx_len,
528*4882a593Smuzhiyun rx, &rx_len);
529*4882a593Smuzhiyun if (ret < 0)
530*4882a593Smuzhiyun return ret;
531*4882a593Smuzhiyun if (rx_len < sizeof(rx->size) + data_len)
532*4882a593Smuzhiyun return -EPROTO;
533*4882a593Smuzhiyun if (le16_to_cpu(rx->size) != data_len)
534*4882a593Smuzhiyun return -EPROTO;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun dln2_spi_copy_from_buf(rx_data, rx->buf, data_len, dln2->bpw);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun return 0;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun * Read/Write wrapper. It will automatically split an operation into multiple
543*4882a593Smuzhiyun * single ones due to device buffer constraints.
544*4882a593Smuzhiyun */
dln2_spi_rdwr(struct dln2_spi * dln2,const u8 * tx_data,u8 * rx_data,u16 data_len,u8 attr)545*4882a593Smuzhiyun static int dln2_spi_rdwr(struct dln2_spi *dln2, const u8 *tx_data,
546*4882a593Smuzhiyun u8 *rx_data, u16 data_len, u8 attr) {
547*4882a593Smuzhiyun int ret;
548*4882a593Smuzhiyun u16 len;
549*4882a593Smuzhiyun u8 temp_attr;
550*4882a593Smuzhiyun u16 remaining = data_len;
551*4882a593Smuzhiyun u16 offset;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun do {
554*4882a593Smuzhiyun if (remaining > DLN2_SPI_MAX_XFER_SIZE) {
555*4882a593Smuzhiyun len = DLN2_SPI_MAX_XFER_SIZE;
556*4882a593Smuzhiyun temp_attr = DLN2_SPI_ATTR_LEAVE_SS_LOW;
557*4882a593Smuzhiyun } else {
558*4882a593Smuzhiyun len = remaining;
559*4882a593Smuzhiyun temp_attr = attr;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun offset = data_len - remaining;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (tx_data && rx_data) {
565*4882a593Smuzhiyun ret = dln2_spi_read_write_one(dln2,
566*4882a593Smuzhiyun tx_data + offset,
567*4882a593Smuzhiyun rx_data + offset,
568*4882a593Smuzhiyun len, temp_attr);
569*4882a593Smuzhiyun } else if (tx_data) {
570*4882a593Smuzhiyun ret = dln2_spi_write_one(dln2,
571*4882a593Smuzhiyun tx_data + offset,
572*4882a593Smuzhiyun len, temp_attr);
573*4882a593Smuzhiyun } else if (rx_data) {
574*4882a593Smuzhiyun ret = dln2_spi_read_one(dln2,
575*4882a593Smuzhiyun rx_data + offset,
576*4882a593Smuzhiyun len, temp_attr);
577*4882a593Smuzhiyun } else {
578*4882a593Smuzhiyun return -EINVAL;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (ret < 0)
582*4882a593Smuzhiyun return ret;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun remaining -= len;
585*4882a593Smuzhiyun } while (remaining);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun return 0;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
dln2_spi_prepare_message(struct spi_master * master,struct spi_message * message)590*4882a593Smuzhiyun static int dln2_spi_prepare_message(struct spi_master *master,
591*4882a593Smuzhiyun struct spi_message *message)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun int ret;
594*4882a593Smuzhiyun struct dln2_spi *dln2 = spi_master_get_devdata(master);
595*4882a593Smuzhiyun struct spi_device *spi = message->spi;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (dln2->cs != spi->chip_select) {
598*4882a593Smuzhiyun ret = dln2_spi_cs_set_one(dln2, spi->chip_select);
599*4882a593Smuzhiyun if (ret < 0)
600*4882a593Smuzhiyun return ret;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun dln2->cs = spi->chip_select;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
dln2_spi_transfer_setup(struct dln2_spi * dln2,u32 speed,u8 bpw,u8 mode)608*4882a593Smuzhiyun static int dln2_spi_transfer_setup(struct dln2_spi *dln2, u32 speed,
609*4882a593Smuzhiyun u8 bpw, u8 mode)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun int ret;
612*4882a593Smuzhiyun bool bus_setup_change;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun bus_setup_change = dln2->speed != speed || dln2->mode != mode ||
615*4882a593Smuzhiyun dln2->bpw != bpw;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (!bus_setup_change)
618*4882a593Smuzhiyun return 0;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun ret = dln2_spi_enable(dln2, false);
621*4882a593Smuzhiyun if (ret < 0)
622*4882a593Smuzhiyun return ret;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (dln2->speed != speed) {
625*4882a593Smuzhiyun ret = dln2_spi_set_speed(dln2, speed);
626*4882a593Smuzhiyun if (ret < 0)
627*4882a593Smuzhiyun return ret;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun dln2->speed = speed;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (dln2->mode != mode) {
633*4882a593Smuzhiyun ret = dln2_spi_set_mode(dln2, mode & 0x3);
634*4882a593Smuzhiyun if (ret < 0)
635*4882a593Smuzhiyun return ret;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun dln2->mode = mode;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (dln2->bpw != bpw) {
641*4882a593Smuzhiyun ret = dln2_spi_set_bpw(dln2, bpw);
642*4882a593Smuzhiyun if (ret < 0)
643*4882a593Smuzhiyun return ret;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun dln2->bpw = bpw;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return dln2_spi_enable(dln2, true);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
dln2_spi_transfer_one(struct spi_master * master,struct spi_device * spi,struct spi_transfer * xfer)651*4882a593Smuzhiyun static int dln2_spi_transfer_one(struct spi_master *master,
652*4882a593Smuzhiyun struct spi_device *spi,
653*4882a593Smuzhiyun struct spi_transfer *xfer)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun struct dln2_spi *dln2 = spi_master_get_devdata(master);
656*4882a593Smuzhiyun int status;
657*4882a593Smuzhiyun u8 attr = 0;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun status = dln2_spi_transfer_setup(dln2, xfer->speed_hz,
660*4882a593Smuzhiyun xfer->bits_per_word,
661*4882a593Smuzhiyun spi->mode);
662*4882a593Smuzhiyun if (status < 0) {
663*4882a593Smuzhiyun dev_err(&dln2->pdev->dev, "Cannot setup transfer\n");
664*4882a593Smuzhiyun return status;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (!xfer->cs_change && !spi_transfer_is_last(master, xfer))
668*4882a593Smuzhiyun attr = DLN2_SPI_ATTR_LEAVE_SS_LOW;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun status = dln2_spi_rdwr(dln2, xfer->tx_buf, xfer->rx_buf,
671*4882a593Smuzhiyun xfer->len, attr);
672*4882a593Smuzhiyun if (status < 0)
673*4882a593Smuzhiyun dev_err(&dln2->pdev->dev, "write/read failed!\n");
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return status;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
dln2_spi_probe(struct platform_device * pdev)678*4882a593Smuzhiyun static int dln2_spi_probe(struct platform_device *pdev)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun struct spi_master *master;
681*4882a593Smuzhiyun struct dln2_spi *dln2;
682*4882a593Smuzhiyun struct dln2_platform_data *pdata = dev_get_platdata(&pdev->dev);
683*4882a593Smuzhiyun struct device *dev = &pdev->dev;
684*4882a593Smuzhiyun int ret;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun master = spi_alloc_master(&pdev->dev, sizeof(*dln2));
687*4882a593Smuzhiyun if (!master)
688*4882a593Smuzhiyun return -ENOMEM;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun platform_set_drvdata(pdev, master);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun dln2 = spi_master_get_devdata(master);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun dln2->buf = devm_kmalloc(&pdev->dev, DLN2_SPI_BUF_SIZE, GFP_KERNEL);
695*4882a593Smuzhiyun if (!dln2->buf) {
696*4882a593Smuzhiyun ret = -ENOMEM;
697*4882a593Smuzhiyun goto exit_free_master;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun dln2->master = master;
701*4882a593Smuzhiyun dln2->master->dev.of_node = dev->of_node;
702*4882a593Smuzhiyun dln2->pdev = pdev;
703*4882a593Smuzhiyun dln2->port = pdata->port;
704*4882a593Smuzhiyun /* cs/mode can never be 0xff, so the first transfer will set them */
705*4882a593Smuzhiyun dln2->cs = 0xff;
706*4882a593Smuzhiyun dln2->mode = 0xff;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* disable SPI module before continuing with the setup */
709*4882a593Smuzhiyun ret = dln2_spi_enable(dln2, false);
710*4882a593Smuzhiyun if (ret < 0) {
711*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to disable SPI module\n");
712*4882a593Smuzhiyun goto exit_free_master;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun ret = dln2_spi_get_cs_num(dln2, &master->num_chipselect);
716*4882a593Smuzhiyun if (ret < 0) {
717*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get number of CS pins\n");
718*4882a593Smuzhiyun goto exit_free_master;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun ret = dln2_spi_get_speed_range(dln2,
722*4882a593Smuzhiyun &master->min_speed_hz,
723*4882a593Smuzhiyun &master->max_speed_hz);
724*4882a593Smuzhiyun if (ret < 0) {
725*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to read bus min/max freqs\n");
726*4882a593Smuzhiyun goto exit_free_master;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun ret = dln2_spi_get_supported_frame_sizes(dln2,
730*4882a593Smuzhiyun &master->bits_per_word_mask);
731*4882a593Smuzhiyun if (ret < 0) {
732*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to read supported frame sizes\n");
733*4882a593Smuzhiyun goto exit_free_master;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun ret = dln2_spi_cs_enable_all(dln2, true);
737*4882a593Smuzhiyun if (ret < 0) {
738*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to enable CS pins\n");
739*4882a593Smuzhiyun goto exit_free_master;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun master->bus_num = -1;
743*4882a593Smuzhiyun master->mode_bits = SPI_CPOL | SPI_CPHA;
744*4882a593Smuzhiyun master->prepare_message = dln2_spi_prepare_message;
745*4882a593Smuzhiyun master->transfer_one = dln2_spi_transfer_one;
746*4882a593Smuzhiyun master->auto_runtime_pm = true;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* enable SPI module, we're good to go */
749*4882a593Smuzhiyun ret = dln2_spi_enable(dln2, true);
750*4882a593Smuzhiyun if (ret < 0) {
751*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to enable SPI module\n");
752*4882a593Smuzhiyun goto exit_free_master;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(&pdev->dev,
756*4882a593Smuzhiyun DLN2_RPM_AUTOSUSPEND_TIMEOUT);
757*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pdev->dev);
758*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
759*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun ret = devm_spi_register_master(&pdev->dev, master);
762*4882a593Smuzhiyun if (ret < 0) {
763*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to register master\n");
764*4882a593Smuzhiyun goto exit_register;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return ret;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun exit_register:
770*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
771*4882a593Smuzhiyun pm_runtime_set_suspended(&pdev->dev);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (dln2_spi_enable(dln2, false) < 0)
774*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to disable SPI module\n");
775*4882a593Smuzhiyun exit_free_master:
776*4882a593Smuzhiyun spi_master_put(master);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun return ret;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
dln2_spi_remove(struct platform_device * pdev)781*4882a593Smuzhiyun static int dln2_spi_remove(struct platform_device *pdev)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct spi_master *master = platform_get_drvdata(pdev);
784*4882a593Smuzhiyun struct dln2_spi *dln2 = spi_master_get_devdata(master);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun if (dln2_spi_enable(dln2, false) < 0)
789*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to disable SPI module\n");
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
dln2_spi_suspend(struct device * dev)795*4882a593Smuzhiyun static int dln2_spi_suspend(struct device *dev)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun int ret;
798*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
799*4882a593Smuzhiyun struct dln2_spi *dln2 = spi_master_get_devdata(master);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun ret = spi_master_suspend(master);
802*4882a593Smuzhiyun if (ret < 0)
803*4882a593Smuzhiyun return ret;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun if (!pm_runtime_suspended(dev)) {
806*4882a593Smuzhiyun ret = dln2_spi_enable(dln2, false);
807*4882a593Smuzhiyun if (ret < 0)
808*4882a593Smuzhiyun return ret;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /*
812*4882a593Smuzhiyun * USB power may be cut off during sleep. Resetting the following
813*4882a593Smuzhiyun * parameters will force the board to be set up before first transfer.
814*4882a593Smuzhiyun */
815*4882a593Smuzhiyun dln2->cs = 0xff;
816*4882a593Smuzhiyun dln2->speed = 0;
817*4882a593Smuzhiyun dln2->bpw = 0;
818*4882a593Smuzhiyun dln2->mode = 0xff;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
dln2_spi_resume(struct device * dev)823*4882a593Smuzhiyun static int dln2_spi_resume(struct device *dev)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun int ret;
826*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
827*4882a593Smuzhiyun struct dln2_spi *dln2 = spi_master_get_devdata(master);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (!pm_runtime_suspended(dev)) {
830*4882a593Smuzhiyun ret = dln2_spi_cs_enable_all(dln2, true);
831*4882a593Smuzhiyun if (ret < 0)
832*4882a593Smuzhiyun return ret;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun ret = dln2_spi_enable(dln2, true);
835*4882a593Smuzhiyun if (ret < 0)
836*4882a593Smuzhiyun return ret;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun return spi_master_resume(master);
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun #ifdef CONFIG_PM
dln2_spi_runtime_suspend(struct device * dev)844*4882a593Smuzhiyun static int dln2_spi_runtime_suspend(struct device *dev)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
847*4882a593Smuzhiyun struct dln2_spi *dln2 = spi_master_get_devdata(master);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun return dln2_spi_enable(dln2, false);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
dln2_spi_runtime_resume(struct device * dev)852*4882a593Smuzhiyun static int dln2_spi_runtime_resume(struct device *dev)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
855*4882a593Smuzhiyun struct dln2_spi *dln2 = spi_master_get_devdata(master);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun return dln2_spi_enable(dln2, true);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun #endif /* CONFIG_PM */
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun static const struct dev_pm_ops dln2_spi_pm = {
862*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(dln2_spi_suspend, dln2_spi_resume)
863*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(dln2_spi_runtime_suspend,
864*4882a593Smuzhiyun dln2_spi_runtime_resume, NULL)
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun static struct platform_driver spi_dln2_driver = {
868*4882a593Smuzhiyun .driver = {
869*4882a593Smuzhiyun .name = "dln2-spi",
870*4882a593Smuzhiyun .pm = &dln2_spi_pm,
871*4882a593Smuzhiyun },
872*4882a593Smuzhiyun .probe = dln2_spi_probe,
873*4882a593Smuzhiyun .remove = dln2_spi_remove,
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun module_platform_driver(spi_dln2_driver);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for the Diolan DLN2 SPI master interface");
878*4882a593Smuzhiyun MODULE_AUTHOR("Laurentiu Palcu <laurentiu.palcu@intel.com>");
879*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
880*4882a593Smuzhiyun MODULE_ALIAS("platform:dln2-spi");
881