1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Freescale/Motorola Coldfire Queued SPI driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2010 Steven King <sfking@fdwdc.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/spi/spi.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/coldfire.h>
22*4882a593Smuzhiyun #include <asm/mcfsim.h>
23*4882a593Smuzhiyun #include <asm/mcfqspi.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define DRIVER_NAME "mcfqspi"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define MCFQSPI_BUSCLK (MCF_BUSCLK / 2)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MCFQSPI_QMR 0x00
30*4882a593Smuzhiyun #define MCFQSPI_QMR_MSTR 0x8000
31*4882a593Smuzhiyun #define MCFQSPI_QMR_CPOL 0x0200
32*4882a593Smuzhiyun #define MCFQSPI_QMR_CPHA 0x0100
33*4882a593Smuzhiyun #define MCFQSPI_QDLYR 0x04
34*4882a593Smuzhiyun #define MCFQSPI_QDLYR_SPE 0x8000
35*4882a593Smuzhiyun #define MCFQSPI_QWR 0x08
36*4882a593Smuzhiyun #define MCFQSPI_QWR_HALT 0x8000
37*4882a593Smuzhiyun #define MCFQSPI_QWR_WREN 0x4000
38*4882a593Smuzhiyun #define MCFQSPI_QWR_CSIV 0x1000
39*4882a593Smuzhiyun #define MCFQSPI_QIR 0x0C
40*4882a593Smuzhiyun #define MCFQSPI_QIR_WCEFB 0x8000
41*4882a593Smuzhiyun #define MCFQSPI_QIR_ABRTB 0x4000
42*4882a593Smuzhiyun #define MCFQSPI_QIR_ABRTL 0x1000
43*4882a593Smuzhiyun #define MCFQSPI_QIR_WCEFE 0x0800
44*4882a593Smuzhiyun #define MCFQSPI_QIR_ABRTE 0x0400
45*4882a593Smuzhiyun #define MCFQSPI_QIR_SPIFE 0x0100
46*4882a593Smuzhiyun #define MCFQSPI_QIR_WCEF 0x0008
47*4882a593Smuzhiyun #define MCFQSPI_QIR_ABRT 0x0004
48*4882a593Smuzhiyun #define MCFQSPI_QIR_SPIF 0x0001
49*4882a593Smuzhiyun #define MCFQSPI_QAR 0x010
50*4882a593Smuzhiyun #define MCFQSPI_QAR_TXBUF 0x00
51*4882a593Smuzhiyun #define MCFQSPI_QAR_RXBUF 0x10
52*4882a593Smuzhiyun #define MCFQSPI_QAR_CMDBUF 0x20
53*4882a593Smuzhiyun #define MCFQSPI_QDR 0x014
54*4882a593Smuzhiyun #define MCFQSPI_QCR 0x014
55*4882a593Smuzhiyun #define MCFQSPI_QCR_CONT 0x8000
56*4882a593Smuzhiyun #define MCFQSPI_QCR_BITSE 0x4000
57*4882a593Smuzhiyun #define MCFQSPI_QCR_DT 0x2000
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun struct mcfqspi {
60*4882a593Smuzhiyun void __iomem *iobase;
61*4882a593Smuzhiyun int irq;
62*4882a593Smuzhiyun struct clk *clk;
63*4882a593Smuzhiyun struct mcfqspi_cs_control *cs_control;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun wait_queue_head_t waitq;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
mcfqspi_wr_qmr(struct mcfqspi * mcfqspi,u16 val)68*4882a593Smuzhiyun static void mcfqspi_wr_qmr(struct mcfqspi *mcfqspi, u16 val)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun writew(val, mcfqspi->iobase + MCFQSPI_QMR);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
mcfqspi_wr_qdlyr(struct mcfqspi * mcfqspi,u16 val)73*4882a593Smuzhiyun static void mcfqspi_wr_qdlyr(struct mcfqspi *mcfqspi, u16 val)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun writew(val, mcfqspi->iobase + MCFQSPI_QDLYR);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
mcfqspi_rd_qdlyr(struct mcfqspi * mcfqspi)78*4882a593Smuzhiyun static u16 mcfqspi_rd_qdlyr(struct mcfqspi *mcfqspi)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun return readw(mcfqspi->iobase + MCFQSPI_QDLYR);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
mcfqspi_wr_qwr(struct mcfqspi * mcfqspi,u16 val)83*4882a593Smuzhiyun static void mcfqspi_wr_qwr(struct mcfqspi *mcfqspi, u16 val)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun writew(val, mcfqspi->iobase + MCFQSPI_QWR);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
mcfqspi_wr_qir(struct mcfqspi * mcfqspi,u16 val)88*4882a593Smuzhiyun static void mcfqspi_wr_qir(struct mcfqspi *mcfqspi, u16 val)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun writew(val, mcfqspi->iobase + MCFQSPI_QIR);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
mcfqspi_wr_qar(struct mcfqspi * mcfqspi,u16 val)93*4882a593Smuzhiyun static void mcfqspi_wr_qar(struct mcfqspi *mcfqspi, u16 val)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun writew(val, mcfqspi->iobase + MCFQSPI_QAR);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
mcfqspi_wr_qdr(struct mcfqspi * mcfqspi,u16 val)98*4882a593Smuzhiyun static void mcfqspi_wr_qdr(struct mcfqspi *mcfqspi, u16 val)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun writew(val, mcfqspi->iobase + MCFQSPI_QDR);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
mcfqspi_rd_qdr(struct mcfqspi * mcfqspi)103*4882a593Smuzhiyun static u16 mcfqspi_rd_qdr(struct mcfqspi *mcfqspi)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return readw(mcfqspi->iobase + MCFQSPI_QDR);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
mcfqspi_cs_select(struct mcfqspi * mcfqspi,u8 chip_select,bool cs_high)108*4882a593Smuzhiyun static void mcfqspi_cs_select(struct mcfqspi *mcfqspi, u8 chip_select,
109*4882a593Smuzhiyun bool cs_high)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun mcfqspi->cs_control->select(mcfqspi->cs_control, chip_select, cs_high);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
mcfqspi_cs_deselect(struct mcfqspi * mcfqspi,u8 chip_select,bool cs_high)114*4882a593Smuzhiyun static void mcfqspi_cs_deselect(struct mcfqspi *mcfqspi, u8 chip_select,
115*4882a593Smuzhiyun bool cs_high)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun mcfqspi->cs_control->deselect(mcfqspi->cs_control, chip_select, cs_high);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
mcfqspi_cs_setup(struct mcfqspi * mcfqspi)120*4882a593Smuzhiyun static int mcfqspi_cs_setup(struct mcfqspi *mcfqspi)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun return (mcfqspi->cs_control->setup) ?
123*4882a593Smuzhiyun mcfqspi->cs_control->setup(mcfqspi->cs_control) : 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
mcfqspi_cs_teardown(struct mcfqspi * mcfqspi)126*4882a593Smuzhiyun static void mcfqspi_cs_teardown(struct mcfqspi *mcfqspi)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun if (mcfqspi->cs_control->teardown)
129*4882a593Smuzhiyun mcfqspi->cs_control->teardown(mcfqspi->cs_control);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
mcfqspi_qmr_baud(u32 speed_hz)132*4882a593Smuzhiyun static u8 mcfqspi_qmr_baud(u32 speed_hz)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun return clamp((MCFQSPI_BUSCLK + speed_hz - 1) / speed_hz, 2u, 255u);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
mcfqspi_qdlyr_spe(struct mcfqspi * mcfqspi)137*4882a593Smuzhiyun static bool mcfqspi_qdlyr_spe(struct mcfqspi *mcfqspi)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun return mcfqspi_rd_qdlyr(mcfqspi) & MCFQSPI_QDLYR_SPE;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
mcfqspi_irq_handler(int this_irq,void * dev_id)142*4882a593Smuzhiyun static irqreturn_t mcfqspi_irq_handler(int this_irq, void *dev_id)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct mcfqspi *mcfqspi = dev_id;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* clear interrupt */
147*4882a593Smuzhiyun mcfqspi_wr_qir(mcfqspi, MCFQSPI_QIR_SPIFE | MCFQSPI_QIR_SPIF);
148*4882a593Smuzhiyun wake_up(&mcfqspi->waitq);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return IRQ_HANDLED;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
mcfqspi_transfer_msg8(struct mcfqspi * mcfqspi,unsigned count,const u8 * txbuf,u8 * rxbuf)153*4882a593Smuzhiyun static void mcfqspi_transfer_msg8(struct mcfqspi *mcfqspi, unsigned count,
154*4882a593Smuzhiyun const u8 *txbuf, u8 *rxbuf)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun unsigned i, n, offset = 0;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun n = min(count, 16u);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_CMDBUF);
161*4882a593Smuzhiyun for (i = 0; i < n; ++i)
162*4882a593Smuzhiyun mcfqspi_wr_qdr(mcfqspi, MCFQSPI_QCR_BITSE);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_TXBUF);
165*4882a593Smuzhiyun if (txbuf)
166*4882a593Smuzhiyun for (i = 0; i < n; ++i)
167*4882a593Smuzhiyun mcfqspi_wr_qdr(mcfqspi, *txbuf++);
168*4882a593Smuzhiyun else
169*4882a593Smuzhiyun for (i = 0; i < count; ++i)
170*4882a593Smuzhiyun mcfqspi_wr_qdr(mcfqspi, 0);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun count -= n;
173*4882a593Smuzhiyun if (count) {
174*4882a593Smuzhiyun u16 qwr = 0xf08;
175*4882a593Smuzhiyun mcfqspi_wr_qwr(mcfqspi, 0x700);
176*4882a593Smuzhiyun mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun do {
179*4882a593Smuzhiyun wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
180*4882a593Smuzhiyun mcfqspi_wr_qwr(mcfqspi, qwr);
181*4882a593Smuzhiyun mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
182*4882a593Smuzhiyun if (rxbuf) {
183*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi,
184*4882a593Smuzhiyun MCFQSPI_QAR_RXBUF + offset);
185*4882a593Smuzhiyun for (i = 0; i < 8; ++i)
186*4882a593Smuzhiyun *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun n = min(count, 8u);
189*4882a593Smuzhiyun if (txbuf) {
190*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi,
191*4882a593Smuzhiyun MCFQSPI_QAR_TXBUF + offset);
192*4882a593Smuzhiyun for (i = 0; i < n; ++i)
193*4882a593Smuzhiyun mcfqspi_wr_qdr(mcfqspi, *txbuf++);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun qwr = (offset ? 0x808 : 0) + ((n - 1) << 8);
196*4882a593Smuzhiyun offset ^= 8;
197*4882a593Smuzhiyun count -= n;
198*4882a593Smuzhiyun } while (count);
199*4882a593Smuzhiyun wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
200*4882a593Smuzhiyun mcfqspi_wr_qwr(mcfqspi, qwr);
201*4882a593Smuzhiyun mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
202*4882a593Smuzhiyun if (rxbuf) {
203*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
204*4882a593Smuzhiyun for (i = 0; i < 8; ++i)
205*4882a593Smuzhiyun *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
206*4882a593Smuzhiyun offset ^= 8;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun } else {
209*4882a593Smuzhiyun mcfqspi_wr_qwr(mcfqspi, (n - 1) << 8);
210*4882a593Smuzhiyun mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
213*4882a593Smuzhiyun if (rxbuf) {
214*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
215*4882a593Smuzhiyun for (i = 0; i < n; ++i)
216*4882a593Smuzhiyun *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
mcfqspi_transfer_msg16(struct mcfqspi * mcfqspi,unsigned count,const u16 * txbuf,u16 * rxbuf)220*4882a593Smuzhiyun static void mcfqspi_transfer_msg16(struct mcfqspi *mcfqspi, unsigned count,
221*4882a593Smuzhiyun const u16 *txbuf, u16 *rxbuf)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun unsigned i, n, offset = 0;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun n = min(count, 16u);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_CMDBUF);
228*4882a593Smuzhiyun for (i = 0; i < n; ++i)
229*4882a593Smuzhiyun mcfqspi_wr_qdr(mcfqspi, MCFQSPI_QCR_BITSE);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_TXBUF);
232*4882a593Smuzhiyun if (txbuf)
233*4882a593Smuzhiyun for (i = 0; i < n; ++i)
234*4882a593Smuzhiyun mcfqspi_wr_qdr(mcfqspi, *txbuf++);
235*4882a593Smuzhiyun else
236*4882a593Smuzhiyun for (i = 0; i < count; ++i)
237*4882a593Smuzhiyun mcfqspi_wr_qdr(mcfqspi, 0);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun count -= n;
240*4882a593Smuzhiyun if (count) {
241*4882a593Smuzhiyun u16 qwr = 0xf08;
242*4882a593Smuzhiyun mcfqspi_wr_qwr(mcfqspi, 0x700);
243*4882a593Smuzhiyun mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun do {
246*4882a593Smuzhiyun wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
247*4882a593Smuzhiyun mcfqspi_wr_qwr(mcfqspi, qwr);
248*4882a593Smuzhiyun mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
249*4882a593Smuzhiyun if (rxbuf) {
250*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi,
251*4882a593Smuzhiyun MCFQSPI_QAR_RXBUF + offset);
252*4882a593Smuzhiyun for (i = 0; i < 8; ++i)
253*4882a593Smuzhiyun *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun n = min(count, 8u);
256*4882a593Smuzhiyun if (txbuf) {
257*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi,
258*4882a593Smuzhiyun MCFQSPI_QAR_TXBUF + offset);
259*4882a593Smuzhiyun for (i = 0; i < n; ++i)
260*4882a593Smuzhiyun mcfqspi_wr_qdr(mcfqspi, *txbuf++);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun qwr = (offset ? 0x808 : 0x000) + ((n - 1) << 8);
263*4882a593Smuzhiyun offset ^= 8;
264*4882a593Smuzhiyun count -= n;
265*4882a593Smuzhiyun } while (count);
266*4882a593Smuzhiyun wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
267*4882a593Smuzhiyun mcfqspi_wr_qwr(mcfqspi, qwr);
268*4882a593Smuzhiyun mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
269*4882a593Smuzhiyun if (rxbuf) {
270*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
271*4882a593Smuzhiyun for (i = 0; i < 8; ++i)
272*4882a593Smuzhiyun *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
273*4882a593Smuzhiyun offset ^= 8;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun } else {
276*4882a593Smuzhiyun mcfqspi_wr_qwr(mcfqspi, (n - 1) << 8);
277*4882a593Smuzhiyun mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
280*4882a593Smuzhiyun if (rxbuf) {
281*4882a593Smuzhiyun mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
282*4882a593Smuzhiyun for (i = 0; i < n; ++i)
283*4882a593Smuzhiyun *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
mcfqspi_set_cs(struct spi_device * spi,bool enable)287*4882a593Smuzhiyun static void mcfqspi_set_cs(struct spi_device *spi, bool enable)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct mcfqspi *mcfqspi = spi_master_get_devdata(spi->master);
290*4882a593Smuzhiyun bool cs_high = spi->mode & SPI_CS_HIGH;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (enable)
293*4882a593Smuzhiyun mcfqspi_cs_select(mcfqspi, spi->chip_select, cs_high);
294*4882a593Smuzhiyun else
295*4882a593Smuzhiyun mcfqspi_cs_deselect(mcfqspi, spi->chip_select, cs_high);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
mcfqspi_transfer_one(struct spi_master * master,struct spi_device * spi,struct spi_transfer * t)298*4882a593Smuzhiyun static int mcfqspi_transfer_one(struct spi_master *master,
299*4882a593Smuzhiyun struct spi_device *spi,
300*4882a593Smuzhiyun struct spi_transfer *t)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
303*4882a593Smuzhiyun u16 qmr = MCFQSPI_QMR_MSTR;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun qmr |= t->bits_per_word << 10;
306*4882a593Smuzhiyun if (spi->mode & SPI_CPHA)
307*4882a593Smuzhiyun qmr |= MCFQSPI_QMR_CPHA;
308*4882a593Smuzhiyun if (spi->mode & SPI_CPOL)
309*4882a593Smuzhiyun qmr |= MCFQSPI_QMR_CPOL;
310*4882a593Smuzhiyun qmr |= mcfqspi_qmr_baud(t->speed_hz);
311*4882a593Smuzhiyun mcfqspi_wr_qmr(mcfqspi, qmr);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun mcfqspi_wr_qir(mcfqspi, MCFQSPI_QIR_SPIFE);
314*4882a593Smuzhiyun if (t->bits_per_word == 8)
315*4882a593Smuzhiyun mcfqspi_transfer_msg8(mcfqspi, t->len, t->tx_buf, t->rx_buf);
316*4882a593Smuzhiyun else
317*4882a593Smuzhiyun mcfqspi_transfer_msg16(mcfqspi, t->len / 2, t->tx_buf,
318*4882a593Smuzhiyun t->rx_buf);
319*4882a593Smuzhiyun mcfqspi_wr_qir(mcfqspi, 0);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
mcfqspi_setup(struct spi_device * spi)324*4882a593Smuzhiyun static int mcfqspi_setup(struct spi_device *spi)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun mcfqspi_cs_deselect(spi_master_get_devdata(spi->master),
327*4882a593Smuzhiyun spi->chip_select, spi->mode & SPI_CS_HIGH);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun dev_dbg(&spi->dev,
330*4882a593Smuzhiyun "bits per word %d, chip select %d, speed %d KHz\n",
331*4882a593Smuzhiyun spi->bits_per_word, spi->chip_select,
332*4882a593Smuzhiyun (MCFQSPI_BUSCLK / mcfqspi_qmr_baud(spi->max_speed_hz))
333*4882a593Smuzhiyun / 1000);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
mcfqspi_probe(struct platform_device * pdev)338*4882a593Smuzhiyun static int mcfqspi_probe(struct platform_device *pdev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct spi_master *master;
341*4882a593Smuzhiyun struct mcfqspi *mcfqspi;
342*4882a593Smuzhiyun struct mcfqspi_platform_data *pdata;
343*4882a593Smuzhiyun int status;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun pdata = dev_get_platdata(&pdev->dev);
346*4882a593Smuzhiyun if (!pdata) {
347*4882a593Smuzhiyun dev_dbg(&pdev->dev, "platform data is missing\n");
348*4882a593Smuzhiyun return -ENOENT;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (!pdata->cs_control) {
352*4882a593Smuzhiyun dev_dbg(&pdev->dev, "pdata->cs_control is NULL\n");
353*4882a593Smuzhiyun return -EINVAL;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun master = spi_alloc_master(&pdev->dev, sizeof(*mcfqspi));
357*4882a593Smuzhiyun if (master == NULL) {
358*4882a593Smuzhiyun dev_dbg(&pdev->dev, "spi_alloc_master failed\n");
359*4882a593Smuzhiyun return -ENOMEM;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun mcfqspi = spi_master_get_devdata(master);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun mcfqspi->iobase = devm_platform_ioremap_resource(pdev, 0);
365*4882a593Smuzhiyun if (IS_ERR(mcfqspi->iobase)) {
366*4882a593Smuzhiyun status = PTR_ERR(mcfqspi->iobase);
367*4882a593Smuzhiyun goto fail0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun mcfqspi->irq = platform_get_irq(pdev, 0);
371*4882a593Smuzhiyun if (mcfqspi->irq < 0) {
372*4882a593Smuzhiyun dev_dbg(&pdev->dev, "platform_get_irq failed\n");
373*4882a593Smuzhiyun status = -ENXIO;
374*4882a593Smuzhiyun goto fail0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun status = devm_request_irq(&pdev->dev, mcfqspi->irq, mcfqspi_irq_handler,
378*4882a593Smuzhiyun 0, pdev->name, mcfqspi);
379*4882a593Smuzhiyun if (status) {
380*4882a593Smuzhiyun dev_dbg(&pdev->dev, "request_irq failed\n");
381*4882a593Smuzhiyun goto fail0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun mcfqspi->clk = devm_clk_get(&pdev->dev, "qspi_clk");
385*4882a593Smuzhiyun if (IS_ERR(mcfqspi->clk)) {
386*4882a593Smuzhiyun dev_dbg(&pdev->dev, "clk_get failed\n");
387*4882a593Smuzhiyun status = PTR_ERR(mcfqspi->clk);
388*4882a593Smuzhiyun goto fail0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun clk_prepare_enable(mcfqspi->clk);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun master->bus_num = pdata->bus_num;
393*4882a593Smuzhiyun master->num_chipselect = pdata->num_chipselect;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun mcfqspi->cs_control = pdata->cs_control;
396*4882a593Smuzhiyun status = mcfqspi_cs_setup(mcfqspi);
397*4882a593Smuzhiyun if (status) {
398*4882a593Smuzhiyun dev_dbg(&pdev->dev, "error initializing cs_control\n");
399*4882a593Smuzhiyun goto fail1;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun init_waitqueue_head(&mcfqspi->waitq);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun master->mode_bits = SPI_CS_HIGH | SPI_CPOL | SPI_CPHA;
405*4882a593Smuzhiyun master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 16);
406*4882a593Smuzhiyun master->setup = mcfqspi_setup;
407*4882a593Smuzhiyun master->set_cs = mcfqspi_set_cs;
408*4882a593Smuzhiyun master->transfer_one = mcfqspi_transfer_one;
409*4882a593Smuzhiyun master->auto_runtime_pm = true;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun platform_set_drvdata(pdev, master);
412*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun status = devm_spi_register_master(&pdev->dev, master);
415*4882a593Smuzhiyun if (status) {
416*4882a593Smuzhiyun dev_dbg(&pdev->dev, "spi_register_master failed\n");
417*4882a593Smuzhiyun goto fail2;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun dev_info(&pdev->dev, "Coldfire QSPI bus driver\n");
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun fail2:
425*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
426*4882a593Smuzhiyun mcfqspi_cs_teardown(mcfqspi);
427*4882a593Smuzhiyun fail1:
428*4882a593Smuzhiyun clk_disable_unprepare(mcfqspi->clk);
429*4882a593Smuzhiyun fail0:
430*4882a593Smuzhiyun spi_master_put(master);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun dev_dbg(&pdev->dev, "Coldfire QSPI probe failed\n");
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return status;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
mcfqspi_remove(struct platform_device * pdev)437*4882a593Smuzhiyun static int mcfqspi_remove(struct platform_device *pdev)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct spi_master *master = platform_get_drvdata(pdev);
440*4882a593Smuzhiyun struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
443*4882a593Smuzhiyun /* disable the hardware (set the baud rate to 0) */
444*4882a593Smuzhiyun mcfqspi_wr_qmr(mcfqspi, MCFQSPI_QMR_MSTR);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun mcfqspi_cs_teardown(mcfqspi);
447*4882a593Smuzhiyun clk_disable_unprepare(mcfqspi->clk);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mcfqspi_suspend(struct device * dev)453*4882a593Smuzhiyun static int mcfqspi_suspend(struct device *dev)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
456*4882a593Smuzhiyun struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
457*4882a593Smuzhiyun int ret;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun ret = spi_master_suspend(master);
460*4882a593Smuzhiyun if (ret)
461*4882a593Smuzhiyun return ret;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun clk_disable(mcfqspi->clk);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
mcfqspi_resume(struct device * dev)468*4882a593Smuzhiyun static int mcfqspi_resume(struct device *dev)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
471*4882a593Smuzhiyun struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun clk_enable(mcfqspi->clk);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return spi_master_resume(master);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun #endif
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun #ifdef CONFIG_PM
mcfqspi_runtime_suspend(struct device * dev)480*4882a593Smuzhiyun static int mcfqspi_runtime_suspend(struct device *dev)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
483*4882a593Smuzhiyun struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun clk_disable(mcfqspi->clk);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
mcfqspi_runtime_resume(struct device * dev)490*4882a593Smuzhiyun static int mcfqspi_runtime_resume(struct device *dev)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct spi_master *master = dev_get_drvdata(dev);
493*4882a593Smuzhiyun struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun clk_enable(mcfqspi->clk);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun return 0;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun #endif
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static const struct dev_pm_ops mcfqspi_pm = {
502*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(mcfqspi_suspend, mcfqspi_resume)
503*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(mcfqspi_runtime_suspend, mcfqspi_runtime_resume,
504*4882a593Smuzhiyun NULL)
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static struct platform_driver mcfqspi_driver = {
508*4882a593Smuzhiyun .driver.name = DRIVER_NAME,
509*4882a593Smuzhiyun .driver.owner = THIS_MODULE,
510*4882a593Smuzhiyun .driver.pm = &mcfqspi_pm,
511*4882a593Smuzhiyun .probe = mcfqspi_probe,
512*4882a593Smuzhiyun .remove = mcfqspi_remove,
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun module_platform_driver(mcfqspi_driver);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun MODULE_AUTHOR("Steven King <sfking@fdwdc.com>");
517*4882a593Smuzhiyun MODULE_DESCRIPTION("Coldfire QSPI Controller Driver");
518*4882a593Smuzhiyun MODULE_LICENSE("GPL");
519*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
520