xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-cavium.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2011, 2012 Cavium, Inc.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/spi/spi.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "spi-cavium.h"
15*4882a593Smuzhiyun 
octeon_spi_wait_ready(struct octeon_spi * p)16*4882a593Smuzhiyun static void octeon_spi_wait_ready(struct octeon_spi *p)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	union cvmx_mpi_sts mpi_sts;
19*4882a593Smuzhiyun 	unsigned int loops = 0;
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 	do {
22*4882a593Smuzhiyun 		if (loops++)
23*4882a593Smuzhiyun 			__delay(500);
24*4882a593Smuzhiyun 		mpi_sts.u64 = readq(p->register_base + OCTEON_SPI_STS(p));
25*4882a593Smuzhiyun 	} while (mpi_sts.s.busy);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
octeon_spi_do_transfer(struct octeon_spi * p,struct spi_message * msg,struct spi_transfer * xfer,bool last_xfer)28*4882a593Smuzhiyun static int octeon_spi_do_transfer(struct octeon_spi *p,
29*4882a593Smuzhiyun 				  struct spi_message *msg,
30*4882a593Smuzhiyun 				  struct spi_transfer *xfer,
31*4882a593Smuzhiyun 				  bool last_xfer)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	struct spi_device *spi = msg->spi;
34*4882a593Smuzhiyun 	union cvmx_mpi_cfg mpi_cfg;
35*4882a593Smuzhiyun 	union cvmx_mpi_tx mpi_tx;
36*4882a593Smuzhiyun 	unsigned int clkdiv;
37*4882a593Smuzhiyun 	int mode;
38*4882a593Smuzhiyun 	bool cpha, cpol;
39*4882a593Smuzhiyun 	const u8 *tx_buf;
40*4882a593Smuzhiyun 	u8 *rx_buf;
41*4882a593Smuzhiyun 	int len;
42*4882a593Smuzhiyun 	int i;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	mode = spi->mode;
45*4882a593Smuzhiyun 	cpha = mode & SPI_CPHA;
46*4882a593Smuzhiyun 	cpol = mode & SPI_CPOL;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	clkdiv = p->sys_freq / (2 * xfer->speed_hz);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	mpi_cfg.u64 = 0;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	mpi_cfg.s.clkdiv = clkdiv;
53*4882a593Smuzhiyun 	mpi_cfg.s.cshi = (mode & SPI_CS_HIGH) ? 1 : 0;
54*4882a593Smuzhiyun 	mpi_cfg.s.lsbfirst = (mode & SPI_LSB_FIRST) ? 1 : 0;
55*4882a593Smuzhiyun 	mpi_cfg.s.wireor = (mode & SPI_3WIRE) ? 1 : 0;
56*4882a593Smuzhiyun 	mpi_cfg.s.idlelo = cpha != cpol;
57*4882a593Smuzhiyun 	mpi_cfg.s.cslate = cpha ? 1 : 0;
58*4882a593Smuzhiyun 	mpi_cfg.s.enable = 1;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	if (spi->chip_select < 4)
61*4882a593Smuzhiyun 		p->cs_enax |= 1ull << (12 + spi->chip_select);
62*4882a593Smuzhiyun 	mpi_cfg.u64 |= p->cs_enax;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (mpi_cfg.u64 != p->last_cfg) {
65*4882a593Smuzhiyun 		p->last_cfg = mpi_cfg.u64;
66*4882a593Smuzhiyun 		writeq(mpi_cfg.u64, p->register_base + OCTEON_SPI_CFG(p));
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun 	tx_buf = xfer->tx_buf;
69*4882a593Smuzhiyun 	rx_buf = xfer->rx_buf;
70*4882a593Smuzhiyun 	len = xfer->len;
71*4882a593Smuzhiyun 	while (len > OCTEON_SPI_MAX_BYTES) {
72*4882a593Smuzhiyun 		for (i = 0; i < OCTEON_SPI_MAX_BYTES; i++) {
73*4882a593Smuzhiyun 			u8 d;
74*4882a593Smuzhiyun 			if (tx_buf)
75*4882a593Smuzhiyun 				d = *tx_buf++;
76*4882a593Smuzhiyun 			else
77*4882a593Smuzhiyun 				d = 0;
78*4882a593Smuzhiyun 			writeq(d, p->register_base + OCTEON_SPI_DAT0(p) + (8 * i));
79*4882a593Smuzhiyun 		}
80*4882a593Smuzhiyun 		mpi_tx.u64 = 0;
81*4882a593Smuzhiyun 		mpi_tx.s.csid = spi->chip_select;
82*4882a593Smuzhiyun 		mpi_tx.s.leavecs = 1;
83*4882a593Smuzhiyun 		mpi_tx.s.txnum = tx_buf ? OCTEON_SPI_MAX_BYTES : 0;
84*4882a593Smuzhiyun 		mpi_tx.s.totnum = OCTEON_SPI_MAX_BYTES;
85*4882a593Smuzhiyun 		writeq(mpi_tx.u64, p->register_base + OCTEON_SPI_TX(p));
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 		octeon_spi_wait_ready(p);
88*4882a593Smuzhiyun 		if (rx_buf)
89*4882a593Smuzhiyun 			for (i = 0; i < OCTEON_SPI_MAX_BYTES; i++) {
90*4882a593Smuzhiyun 				u64 v = readq(p->register_base + OCTEON_SPI_DAT0(p) + (8 * i));
91*4882a593Smuzhiyun 				*rx_buf++ = (u8)v;
92*4882a593Smuzhiyun 			}
93*4882a593Smuzhiyun 		len -= OCTEON_SPI_MAX_BYTES;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
97*4882a593Smuzhiyun 		u8 d;
98*4882a593Smuzhiyun 		if (tx_buf)
99*4882a593Smuzhiyun 			d = *tx_buf++;
100*4882a593Smuzhiyun 		else
101*4882a593Smuzhiyun 			d = 0;
102*4882a593Smuzhiyun 		writeq(d, p->register_base + OCTEON_SPI_DAT0(p) + (8 * i));
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	mpi_tx.u64 = 0;
106*4882a593Smuzhiyun 	mpi_tx.s.csid = spi->chip_select;
107*4882a593Smuzhiyun 	if (last_xfer)
108*4882a593Smuzhiyun 		mpi_tx.s.leavecs = xfer->cs_change;
109*4882a593Smuzhiyun 	else
110*4882a593Smuzhiyun 		mpi_tx.s.leavecs = !xfer->cs_change;
111*4882a593Smuzhiyun 	mpi_tx.s.txnum = tx_buf ? len : 0;
112*4882a593Smuzhiyun 	mpi_tx.s.totnum = len;
113*4882a593Smuzhiyun 	writeq(mpi_tx.u64, p->register_base + OCTEON_SPI_TX(p));
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	octeon_spi_wait_ready(p);
116*4882a593Smuzhiyun 	if (rx_buf)
117*4882a593Smuzhiyun 		for (i = 0; i < len; i++) {
118*4882a593Smuzhiyun 			u64 v = readq(p->register_base + OCTEON_SPI_DAT0(p) + (8 * i));
119*4882a593Smuzhiyun 			*rx_buf++ = (u8)v;
120*4882a593Smuzhiyun 		}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	spi_transfer_delay_exec(xfer);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return xfer->len;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
octeon_spi_transfer_one_message(struct spi_master * master,struct spi_message * msg)127*4882a593Smuzhiyun int octeon_spi_transfer_one_message(struct spi_master *master,
128*4882a593Smuzhiyun 				    struct spi_message *msg)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	struct octeon_spi *p = spi_master_get_devdata(master);
131*4882a593Smuzhiyun 	unsigned int total_len = 0;
132*4882a593Smuzhiyun 	int status = 0;
133*4882a593Smuzhiyun 	struct spi_transfer *xfer;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	list_for_each_entry(xfer, &msg->transfers, transfer_list) {
136*4882a593Smuzhiyun 		bool last_xfer = list_is_last(&xfer->transfer_list,
137*4882a593Smuzhiyun 					      &msg->transfers);
138*4882a593Smuzhiyun 		int r = octeon_spi_do_transfer(p, msg, xfer, last_xfer);
139*4882a593Smuzhiyun 		if (r < 0) {
140*4882a593Smuzhiyun 			status = r;
141*4882a593Smuzhiyun 			goto err;
142*4882a593Smuzhiyun 		}
143*4882a593Smuzhiyun 		total_len += r;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun err:
146*4882a593Smuzhiyun 	msg->status = status;
147*4882a593Smuzhiyun 	msg->actual_length = total_len;
148*4882a593Smuzhiyun 	spi_finalize_current_message(master);
149*4882a593Smuzhiyun 	return status;
150*4882a593Smuzhiyun }
151