xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-bcm-qspi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Broadcom BRCMSTB, NSP,  NS2, Cygnus SPI Controllers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2016 Broadcom
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/spi/spi.h>
22*4882a593Smuzhiyun #include <linux/spi/spi-mem.h>
23*4882a593Smuzhiyun #include <linux/sysfs.h>
24*4882a593Smuzhiyun #include <linux/types.h>
25*4882a593Smuzhiyun #include "spi-bcm-qspi.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define DRIVER_NAME "bcm_qspi"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* BSPI register offsets */
31*4882a593Smuzhiyun #define BSPI_REVISION_ID			0x000
32*4882a593Smuzhiyun #define BSPI_SCRATCH				0x004
33*4882a593Smuzhiyun #define BSPI_MAST_N_BOOT_CTRL			0x008
34*4882a593Smuzhiyun #define BSPI_BUSY_STATUS			0x00c
35*4882a593Smuzhiyun #define BSPI_INTR_STATUS			0x010
36*4882a593Smuzhiyun #define BSPI_B0_STATUS				0x014
37*4882a593Smuzhiyun #define BSPI_B0_CTRL				0x018
38*4882a593Smuzhiyun #define BSPI_B1_STATUS				0x01c
39*4882a593Smuzhiyun #define BSPI_B1_CTRL				0x020
40*4882a593Smuzhiyun #define BSPI_STRAP_OVERRIDE_CTRL		0x024
41*4882a593Smuzhiyun #define BSPI_FLEX_MODE_ENABLE			0x028
42*4882a593Smuzhiyun #define BSPI_BITS_PER_CYCLE			0x02c
43*4882a593Smuzhiyun #define BSPI_BITS_PER_PHASE			0x030
44*4882a593Smuzhiyun #define BSPI_CMD_AND_MODE_BYTE			0x034
45*4882a593Smuzhiyun #define BSPI_BSPI_FLASH_UPPER_ADDR_BYTE	0x038
46*4882a593Smuzhiyun #define BSPI_BSPI_XOR_VALUE			0x03c
47*4882a593Smuzhiyun #define BSPI_BSPI_XOR_ENABLE			0x040
48*4882a593Smuzhiyun #define BSPI_BSPI_PIO_MODE_ENABLE		0x044
49*4882a593Smuzhiyun #define BSPI_BSPI_PIO_IODIR			0x048
50*4882a593Smuzhiyun #define BSPI_BSPI_PIO_DATA			0x04c
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* RAF register offsets */
53*4882a593Smuzhiyun #define BSPI_RAF_START_ADDR			0x100
54*4882a593Smuzhiyun #define BSPI_RAF_NUM_WORDS			0x104
55*4882a593Smuzhiyun #define BSPI_RAF_CTRL				0x108
56*4882a593Smuzhiyun #define BSPI_RAF_FULLNESS			0x10c
57*4882a593Smuzhiyun #define BSPI_RAF_WATERMARK			0x110
58*4882a593Smuzhiyun #define BSPI_RAF_STATUS			0x114
59*4882a593Smuzhiyun #define BSPI_RAF_READ_DATA			0x118
60*4882a593Smuzhiyun #define BSPI_RAF_WORD_CNT			0x11c
61*4882a593Smuzhiyun #define BSPI_RAF_CURR_ADDR			0x120
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Override mode masks */
64*4882a593Smuzhiyun #define BSPI_STRAP_OVERRIDE_CTRL_OVERRIDE	BIT(0)
65*4882a593Smuzhiyun #define BSPI_STRAP_OVERRIDE_CTRL_DATA_DUAL	BIT(1)
66*4882a593Smuzhiyun #define BSPI_STRAP_OVERRIDE_CTRL_ADDR_4BYTE	BIT(2)
67*4882a593Smuzhiyun #define BSPI_STRAP_OVERRIDE_CTRL_DATA_QUAD	BIT(3)
68*4882a593Smuzhiyun #define BSPI_STRAP_OVERRIDE_CTRL_ENDAIN_MODE	BIT(4)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define BSPI_ADDRLEN_3BYTES			3
71*4882a593Smuzhiyun #define BSPI_ADDRLEN_4BYTES			4
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define BSPI_RAF_STATUS_FIFO_EMPTY_MASK	BIT(1)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define BSPI_RAF_CTRL_START_MASK		BIT(0)
76*4882a593Smuzhiyun #define BSPI_RAF_CTRL_CLEAR_MASK		BIT(1)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define BSPI_BPP_MODE_SELECT_MASK		BIT(8)
79*4882a593Smuzhiyun #define BSPI_BPP_ADDR_SELECT_MASK		BIT(16)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define BSPI_READ_LENGTH			256
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* MSPI register offsets */
84*4882a593Smuzhiyun #define MSPI_SPCR0_LSB				0x000
85*4882a593Smuzhiyun #define MSPI_SPCR0_MSB				0x004
86*4882a593Smuzhiyun #define MSPI_SPCR1_LSB				0x008
87*4882a593Smuzhiyun #define MSPI_SPCR1_MSB				0x00c
88*4882a593Smuzhiyun #define MSPI_NEWQP				0x010
89*4882a593Smuzhiyun #define MSPI_ENDQP				0x014
90*4882a593Smuzhiyun #define MSPI_SPCR2				0x018
91*4882a593Smuzhiyun #define MSPI_MSPI_STATUS			0x020
92*4882a593Smuzhiyun #define MSPI_CPTQP				0x024
93*4882a593Smuzhiyun #define MSPI_SPCR3				0x028
94*4882a593Smuzhiyun #define MSPI_REV				0x02c
95*4882a593Smuzhiyun #define MSPI_TXRAM				0x040
96*4882a593Smuzhiyun #define MSPI_RXRAM				0x0c0
97*4882a593Smuzhiyun #define MSPI_CDRAM				0x140
98*4882a593Smuzhiyun #define MSPI_WRITE_LOCK			0x180
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define MSPI_MASTER_BIT			BIT(7)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define MSPI_NUM_CDRAM				16
103*4882a593Smuzhiyun #define MSPI_CDRAM_CONT_BIT			BIT(7)
104*4882a593Smuzhiyun #define MSPI_CDRAM_BITSE_BIT			BIT(6)
105*4882a593Smuzhiyun #define MSPI_CDRAM_PCS				0xf
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define MSPI_SPCR2_SPE				BIT(6)
108*4882a593Smuzhiyun #define MSPI_SPCR2_CONT_AFTER_CMD		BIT(7)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define MSPI_SPCR3_FASTBR			BIT(0)
111*4882a593Smuzhiyun #define MSPI_SPCR3_FASTDT			BIT(1)
112*4882a593Smuzhiyun #define MSPI_SPCR3_SYSCLKSEL_MASK		GENMASK(11, 10)
113*4882a593Smuzhiyun #define MSPI_SPCR3_SYSCLKSEL_27			(MSPI_SPCR3_SYSCLKSEL_MASK & \
114*4882a593Smuzhiyun 						 ~(BIT(10) | BIT(11)))
115*4882a593Smuzhiyun #define MSPI_SPCR3_SYSCLKSEL_108		(MSPI_SPCR3_SYSCLKSEL_MASK & \
116*4882a593Smuzhiyun 						 BIT(11))
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define MSPI_MSPI_STATUS_SPIF			BIT(0)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define INTR_BASE_BIT_SHIFT			0x02
121*4882a593Smuzhiyun #define INTR_COUNT				0x07
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define NUM_CHIPSELECT				4
124*4882a593Smuzhiyun #define QSPI_SPBR_MAX				255U
125*4882a593Smuzhiyun #define MSPI_BASE_FREQ				27000000UL
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define OPCODE_DIOR				0xBB
128*4882a593Smuzhiyun #define OPCODE_QIOR				0xEB
129*4882a593Smuzhiyun #define OPCODE_DIOR_4B				0xBC
130*4882a593Smuzhiyun #define OPCODE_QIOR_4B				0xEC
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define MAX_CMD_SIZE				6
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define ADDR_4MB_MASK				GENMASK(22, 0)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* stop at end of transfer, no other reason */
137*4882a593Smuzhiyun #define TRANS_STATUS_BREAK_NONE		0
138*4882a593Smuzhiyun /* stop at end of spi_message */
139*4882a593Smuzhiyun #define TRANS_STATUS_BREAK_EOM			1
140*4882a593Smuzhiyun /* stop at end of spi_transfer if delay */
141*4882a593Smuzhiyun #define TRANS_STATUS_BREAK_DELAY		2
142*4882a593Smuzhiyun /* stop at end of spi_transfer if cs_change */
143*4882a593Smuzhiyun #define TRANS_STATUS_BREAK_CS_CHANGE		4
144*4882a593Smuzhiyun /* stop if we run out of bytes */
145*4882a593Smuzhiyun #define TRANS_STATUS_BREAK_NO_BYTES		8
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* events that make us stop filling TX slots */
148*4882a593Smuzhiyun #define TRANS_STATUS_BREAK_TX (TRANS_STATUS_BREAK_EOM |		\
149*4882a593Smuzhiyun 			       TRANS_STATUS_BREAK_DELAY |		\
150*4882a593Smuzhiyun 			       TRANS_STATUS_BREAK_CS_CHANGE)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* events that make us deassert CS */
153*4882a593Smuzhiyun #define TRANS_STATUS_BREAK_DESELECT (TRANS_STATUS_BREAK_EOM |		\
154*4882a593Smuzhiyun 				     TRANS_STATUS_BREAK_CS_CHANGE)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun struct bcm_qspi_parms {
157*4882a593Smuzhiyun 	u32 speed_hz;
158*4882a593Smuzhiyun 	u8 mode;
159*4882a593Smuzhiyun 	u8 bits_per_word;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun struct bcm_xfer_mode {
163*4882a593Smuzhiyun 	bool flex_mode;
164*4882a593Smuzhiyun 	unsigned int width;
165*4882a593Smuzhiyun 	unsigned int addrlen;
166*4882a593Smuzhiyun 	unsigned int hp;
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun enum base_type {
170*4882a593Smuzhiyun 	MSPI,
171*4882a593Smuzhiyun 	BSPI,
172*4882a593Smuzhiyun 	CHIP_SELECT,
173*4882a593Smuzhiyun 	BASEMAX,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun enum irq_source {
177*4882a593Smuzhiyun 	SINGLE_L2,
178*4882a593Smuzhiyun 	MUXED_L1,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun struct bcm_qspi_irq {
182*4882a593Smuzhiyun 	const char *irq_name;
183*4882a593Smuzhiyun 	const irq_handler_t irq_handler;
184*4882a593Smuzhiyun 	int irq_source;
185*4882a593Smuzhiyun 	u32 mask;
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun struct bcm_qspi_dev_id {
189*4882a593Smuzhiyun 	const struct bcm_qspi_irq *irqp;
190*4882a593Smuzhiyun 	void *dev;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun struct qspi_trans {
195*4882a593Smuzhiyun 	struct spi_transfer *trans;
196*4882a593Smuzhiyun 	int byte;
197*4882a593Smuzhiyun 	bool mspi_last_trans;
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun struct bcm_qspi {
201*4882a593Smuzhiyun 	struct platform_device *pdev;
202*4882a593Smuzhiyun 	struct spi_master *master;
203*4882a593Smuzhiyun 	struct clk *clk;
204*4882a593Smuzhiyun 	u32 base_clk;
205*4882a593Smuzhiyun 	u32 max_speed_hz;
206*4882a593Smuzhiyun 	void __iomem *base[BASEMAX];
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Some SoCs provide custom interrupt status register(s) */
209*4882a593Smuzhiyun 	struct bcm_qspi_soc_intc	*soc_intc;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	struct bcm_qspi_parms last_parms;
212*4882a593Smuzhiyun 	struct qspi_trans  trans_pos;
213*4882a593Smuzhiyun 	int curr_cs;
214*4882a593Smuzhiyun 	int bspi_maj_rev;
215*4882a593Smuzhiyun 	int bspi_min_rev;
216*4882a593Smuzhiyun 	int bspi_enabled;
217*4882a593Smuzhiyun 	const struct spi_mem_op *bspi_rf_op;
218*4882a593Smuzhiyun 	u32 bspi_rf_op_idx;
219*4882a593Smuzhiyun 	u32 bspi_rf_op_len;
220*4882a593Smuzhiyun 	u32 bspi_rf_op_status;
221*4882a593Smuzhiyun 	struct bcm_xfer_mode xfer_mode;
222*4882a593Smuzhiyun 	u32 s3_strap_override_ctrl;
223*4882a593Smuzhiyun 	bool bspi_mode;
224*4882a593Smuzhiyun 	bool big_endian;
225*4882a593Smuzhiyun 	int num_irqs;
226*4882a593Smuzhiyun 	struct bcm_qspi_dev_id *dev_ids;
227*4882a593Smuzhiyun 	struct completion mspi_done;
228*4882a593Smuzhiyun 	struct completion bspi_done;
229*4882a593Smuzhiyun 	u8 mspi_maj_rev;
230*4882a593Smuzhiyun 	u8 mspi_min_rev;
231*4882a593Smuzhiyun 	bool mspi_spcr3_sysclk;
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
has_bspi(struct bcm_qspi * qspi)234*4882a593Smuzhiyun static inline bool has_bspi(struct bcm_qspi *qspi)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	return qspi->bspi_mode;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* hardware supports spcr3 and fast baud-rate  */
bcm_qspi_has_fastbr(struct bcm_qspi * qspi)240*4882a593Smuzhiyun static inline bool bcm_qspi_has_fastbr(struct bcm_qspi *qspi)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	if (!has_bspi(qspi) &&
243*4882a593Smuzhiyun 	    ((qspi->mspi_maj_rev >= 1) &&
244*4882a593Smuzhiyun 	     (qspi->mspi_min_rev >= 5)))
245*4882a593Smuzhiyun 		return true;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return false;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /* hardware supports sys clk 108Mhz  */
bcm_qspi_has_sysclk_108(struct bcm_qspi * qspi)251*4882a593Smuzhiyun static inline bool bcm_qspi_has_sysclk_108(struct bcm_qspi *qspi)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	if (!has_bspi(qspi) && (qspi->mspi_spcr3_sysclk ||
254*4882a593Smuzhiyun 	    ((qspi->mspi_maj_rev >= 1) &&
255*4882a593Smuzhiyun 	     (qspi->mspi_min_rev >= 6))))
256*4882a593Smuzhiyun 		return true;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return false;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
bcm_qspi_spbr_min(struct bcm_qspi * qspi)261*4882a593Smuzhiyun static inline int bcm_qspi_spbr_min(struct bcm_qspi *qspi)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	if (bcm_qspi_has_fastbr(qspi))
264*4882a593Smuzhiyun 		return 1;
265*4882a593Smuzhiyun 	else
266*4882a593Smuzhiyun 		return 8;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /* Read qspi controller register*/
bcm_qspi_read(struct bcm_qspi * qspi,enum base_type type,unsigned int offset)270*4882a593Smuzhiyun static inline u32 bcm_qspi_read(struct bcm_qspi *qspi, enum base_type type,
271*4882a593Smuzhiyun 				unsigned int offset)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	return bcm_qspi_readl(qspi->big_endian, qspi->base[type] + offset);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /* Write qspi controller register*/
bcm_qspi_write(struct bcm_qspi * qspi,enum base_type type,unsigned int offset,unsigned int data)277*4882a593Smuzhiyun static inline void bcm_qspi_write(struct bcm_qspi *qspi, enum base_type type,
278*4882a593Smuzhiyun 				  unsigned int offset, unsigned int data)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	bcm_qspi_writel(qspi->big_endian, data, qspi->base[type] + offset);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* BSPI helpers */
bcm_qspi_bspi_busy_poll(struct bcm_qspi * qspi)284*4882a593Smuzhiyun static int bcm_qspi_bspi_busy_poll(struct bcm_qspi *qspi)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	int i;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* this should normally finish within 10us */
289*4882a593Smuzhiyun 	for (i = 0; i < 1000; i++) {
290*4882a593Smuzhiyun 		if (!(bcm_qspi_read(qspi, BSPI, BSPI_BUSY_STATUS) & 1))
291*4882a593Smuzhiyun 			return 0;
292*4882a593Smuzhiyun 		udelay(1);
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 	dev_warn(&qspi->pdev->dev, "timeout waiting for !busy_status\n");
295*4882a593Smuzhiyun 	return -EIO;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
bcm_qspi_bspi_ver_three(struct bcm_qspi * qspi)298*4882a593Smuzhiyun static inline bool bcm_qspi_bspi_ver_three(struct bcm_qspi *qspi)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	if (qspi->bspi_maj_rev < 4)
301*4882a593Smuzhiyun 		return true;
302*4882a593Smuzhiyun 	return false;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
bcm_qspi_bspi_flush_prefetch_buffers(struct bcm_qspi * qspi)305*4882a593Smuzhiyun static void bcm_qspi_bspi_flush_prefetch_buffers(struct bcm_qspi *qspi)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	bcm_qspi_bspi_busy_poll(qspi);
308*4882a593Smuzhiyun 	/* Force rising edge for the b0/b1 'flush' field */
309*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_B0_CTRL, 1);
310*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_B1_CTRL, 1);
311*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_B0_CTRL, 0);
312*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_B1_CTRL, 0);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
bcm_qspi_bspi_lr_is_fifo_empty(struct bcm_qspi * qspi)315*4882a593Smuzhiyun static int bcm_qspi_bspi_lr_is_fifo_empty(struct bcm_qspi *qspi)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	return (bcm_qspi_read(qspi, BSPI, BSPI_RAF_STATUS) &
318*4882a593Smuzhiyun 				BSPI_RAF_STATUS_FIFO_EMPTY_MASK);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
bcm_qspi_bspi_lr_read_fifo(struct bcm_qspi * qspi)321*4882a593Smuzhiyun static inline u32 bcm_qspi_bspi_lr_read_fifo(struct bcm_qspi *qspi)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	u32 data = bcm_qspi_read(qspi, BSPI, BSPI_RAF_READ_DATA);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* BSPI v3 LR is LE only, convert data to host endianness */
326*4882a593Smuzhiyun 	if (bcm_qspi_bspi_ver_three(qspi))
327*4882a593Smuzhiyun 		data = le32_to_cpu(data);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return data;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
bcm_qspi_bspi_lr_start(struct bcm_qspi * qspi)332*4882a593Smuzhiyun static inline void bcm_qspi_bspi_lr_start(struct bcm_qspi *qspi)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	bcm_qspi_bspi_busy_poll(qspi);
335*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_RAF_CTRL,
336*4882a593Smuzhiyun 		       BSPI_RAF_CTRL_START_MASK);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
bcm_qspi_bspi_lr_clear(struct bcm_qspi * qspi)339*4882a593Smuzhiyun static inline void bcm_qspi_bspi_lr_clear(struct bcm_qspi *qspi)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_RAF_CTRL,
342*4882a593Smuzhiyun 		       BSPI_RAF_CTRL_CLEAR_MASK);
343*4882a593Smuzhiyun 	bcm_qspi_bspi_flush_prefetch_buffers(qspi);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
bcm_qspi_bspi_lr_data_read(struct bcm_qspi * qspi)346*4882a593Smuzhiyun static void bcm_qspi_bspi_lr_data_read(struct bcm_qspi *qspi)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	u32 *buf = (u32 *)qspi->bspi_rf_op->data.buf.in;
349*4882a593Smuzhiyun 	u32 data = 0;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	dev_dbg(&qspi->pdev->dev, "xfer %p rx %p rxlen %d\n", qspi->bspi_rf_op,
352*4882a593Smuzhiyun 		qspi->bspi_rf_op->data.buf.in, qspi->bspi_rf_op_len);
353*4882a593Smuzhiyun 	while (!bcm_qspi_bspi_lr_is_fifo_empty(qspi)) {
354*4882a593Smuzhiyun 		data = bcm_qspi_bspi_lr_read_fifo(qspi);
355*4882a593Smuzhiyun 		if (likely(qspi->bspi_rf_op_len >= 4) &&
356*4882a593Smuzhiyun 		    IS_ALIGNED((uintptr_t)buf, 4)) {
357*4882a593Smuzhiyun 			buf[qspi->bspi_rf_op_idx++] = data;
358*4882a593Smuzhiyun 			qspi->bspi_rf_op_len -= 4;
359*4882a593Smuzhiyun 		} else {
360*4882a593Smuzhiyun 			/* Read out remaining bytes, make sure*/
361*4882a593Smuzhiyun 			u8 *cbuf = (u8 *)&buf[qspi->bspi_rf_op_idx];
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 			data = cpu_to_le32(data);
364*4882a593Smuzhiyun 			while (qspi->bspi_rf_op_len) {
365*4882a593Smuzhiyun 				*cbuf++ = (u8)data;
366*4882a593Smuzhiyun 				data >>= 8;
367*4882a593Smuzhiyun 				qspi->bspi_rf_op_len--;
368*4882a593Smuzhiyun 			}
369*4882a593Smuzhiyun 		}
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
bcm_qspi_bspi_set_xfer_params(struct bcm_qspi * qspi,u8 cmd_byte,int bpp,int bpc,int flex_mode)373*4882a593Smuzhiyun static void bcm_qspi_bspi_set_xfer_params(struct bcm_qspi *qspi, u8 cmd_byte,
374*4882a593Smuzhiyun 					  int bpp, int bpc, int flex_mode)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_FLEX_MODE_ENABLE, 0);
377*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_BITS_PER_CYCLE, bpc);
378*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_BITS_PER_PHASE, bpp);
379*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_CMD_AND_MODE_BYTE, cmd_byte);
380*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_FLEX_MODE_ENABLE, flex_mode);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
bcm_qspi_bspi_set_flex_mode(struct bcm_qspi * qspi,const struct spi_mem_op * op,int hp)383*4882a593Smuzhiyun static int bcm_qspi_bspi_set_flex_mode(struct bcm_qspi *qspi,
384*4882a593Smuzhiyun 				       const struct spi_mem_op *op, int hp)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	int bpc = 0, bpp = 0;
387*4882a593Smuzhiyun 	u8 command = op->cmd.opcode;
388*4882a593Smuzhiyun 	int width = op->data.buswidth ? op->data.buswidth : SPI_NBITS_SINGLE;
389*4882a593Smuzhiyun 	int addrlen = op->addr.nbytes;
390*4882a593Smuzhiyun 	int flex_mode = 1;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	dev_dbg(&qspi->pdev->dev, "set flex mode w %x addrlen %x hp %d\n",
393*4882a593Smuzhiyun 		width, addrlen, hp);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	if (addrlen == BSPI_ADDRLEN_4BYTES)
396*4882a593Smuzhiyun 		bpp = BSPI_BPP_ADDR_SELECT_MASK;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	bpp |= (op->dummy.nbytes * 8) / op->dummy.buswidth;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	switch (width) {
401*4882a593Smuzhiyun 	case SPI_NBITS_SINGLE:
402*4882a593Smuzhiyun 		if (addrlen == BSPI_ADDRLEN_3BYTES)
403*4882a593Smuzhiyun 			/* default mode, does not need flex_cmd */
404*4882a593Smuzhiyun 			flex_mode = 0;
405*4882a593Smuzhiyun 		break;
406*4882a593Smuzhiyun 	case SPI_NBITS_DUAL:
407*4882a593Smuzhiyun 		bpc = 0x00000001;
408*4882a593Smuzhiyun 		if (hp) {
409*4882a593Smuzhiyun 			bpc |= 0x00010100; /* address and mode are 2-bit */
410*4882a593Smuzhiyun 			bpp = BSPI_BPP_MODE_SELECT_MASK;
411*4882a593Smuzhiyun 		}
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	case SPI_NBITS_QUAD:
414*4882a593Smuzhiyun 		bpc = 0x00000002;
415*4882a593Smuzhiyun 		if (hp) {
416*4882a593Smuzhiyun 			bpc |= 0x00020200; /* address and mode are 4-bit */
417*4882a593Smuzhiyun 			bpp |= BSPI_BPP_MODE_SELECT_MASK;
418*4882a593Smuzhiyun 		}
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	default:
421*4882a593Smuzhiyun 		return -EINVAL;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	bcm_qspi_bspi_set_xfer_params(qspi, command, bpp, bpc, flex_mode);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
bcm_qspi_bspi_set_override(struct bcm_qspi * qspi,const struct spi_mem_op * op,int hp)429*4882a593Smuzhiyun static int bcm_qspi_bspi_set_override(struct bcm_qspi *qspi,
430*4882a593Smuzhiyun 				      const struct spi_mem_op *op, int hp)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	int width = op->data.buswidth ? op->data.buswidth : SPI_NBITS_SINGLE;
433*4882a593Smuzhiyun 	int addrlen = op->addr.nbytes;
434*4882a593Smuzhiyun 	u32 data = bcm_qspi_read(qspi, BSPI, BSPI_STRAP_OVERRIDE_CTRL);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	dev_dbg(&qspi->pdev->dev, "set override mode w %x addrlen %x hp %d\n",
437*4882a593Smuzhiyun 		width, addrlen, hp);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	switch (width) {
440*4882a593Smuzhiyun 	case SPI_NBITS_SINGLE:
441*4882a593Smuzhiyun 		/* clear quad/dual mode */
442*4882a593Smuzhiyun 		data &= ~(BSPI_STRAP_OVERRIDE_CTRL_DATA_QUAD |
443*4882a593Smuzhiyun 			  BSPI_STRAP_OVERRIDE_CTRL_DATA_DUAL);
444*4882a593Smuzhiyun 		break;
445*4882a593Smuzhiyun 	case SPI_NBITS_QUAD:
446*4882a593Smuzhiyun 		/* clear dual mode and set quad mode */
447*4882a593Smuzhiyun 		data &= ~BSPI_STRAP_OVERRIDE_CTRL_DATA_DUAL;
448*4882a593Smuzhiyun 		data |= BSPI_STRAP_OVERRIDE_CTRL_DATA_QUAD;
449*4882a593Smuzhiyun 		break;
450*4882a593Smuzhiyun 	case SPI_NBITS_DUAL:
451*4882a593Smuzhiyun 		/* clear quad mode set dual mode */
452*4882a593Smuzhiyun 		data &= ~BSPI_STRAP_OVERRIDE_CTRL_DATA_QUAD;
453*4882a593Smuzhiyun 		data |= BSPI_STRAP_OVERRIDE_CTRL_DATA_DUAL;
454*4882a593Smuzhiyun 		break;
455*4882a593Smuzhiyun 	default:
456*4882a593Smuzhiyun 		return -EINVAL;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (addrlen == BSPI_ADDRLEN_4BYTES)
460*4882a593Smuzhiyun 		/* set 4byte mode*/
461*4882a593Smuzhiyun 		data |= BSPI_STRAP_OVERRIDE_CTRL_ADDR_4BYTE;
462*4882a593Smuzhiyun 	else
463*4882a593Smuzhiyun 		/* clear 4 byte mode */
464*4882a593Smuzhiyun 		data &= ~BSPI_STRAP_OVERRIDE_CTRL_ADDR_4BYTE;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* set the override mode */
467*4882a593Smuzhiyun 	data |=	BSPI_STRAP_OVERRIDE_CTRL_OVERRIDE;
468*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_STRAP_OVERRIDE_CTRL, data);
469*4882a593Smuzhiyun 	bcm_qspi_bspi_set_xfer_params(qspi, op->cmd.opcode, 0, 0, 0);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
bcm_qspi_bspi_set_mode(struct bcm_qspi * qspi,const struct spi_mem_op * op,int hp)474*4882a593Smuzhiyun static int bcm_qspi_bspi_set_mode(struct bcm_qspi *qspi,
475*4882a593Smuzhiyun 				  const struct spi_mem_op *op, int hp)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	int error = 0;
478*4882a593Smuzhiyun 	int width = op->data.buswidth ? op->data.buswidth : SPI_NBITS_SINGLE;
479*4882a593Smuzhiyun 	int addrlen = op->addr.nbytes;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	/* default mode */
482*4882a593Smuzhiyun 	qspi->xfer_mode.flex_mode = true;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	if (!bcm_qspi_bspi_ver_three(qspi)) {
485*4882a593Smuzhiyun 		u32 val, mask;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 		val = bcm_qspi_read(qspi, BSPI, BSPI_STRAP_OVERRIDE_CTRL);
488*4882a593Smuzhiyun 		mask = BSPI_STRAP_OVERRIDE_CTRL_OVERRIDE;
489*4882a593Smuzhiyun 		if (val & mask || qspi->s3_strap_override_ctrl & mask) {
490*4882a593Smuzhiyun 			qspi->xfer_mode.flex_mode = false;
491*4882a593Smuzhiyun 			bcm_qspi_write(qspi, BSPI, BSPI_FLEX_MODE_ENABLE, 0);
492*4882a593Smuzhiyun 			error = bcm_qspi_bspi_set_override(qspi, op, hp);
493*4882a593Smuzhiyun 		}
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (qspi->xfer_mode.flex_mode)
497*4882a593Smuzhiyun 		error = bcm_qspi_bspi_set_flex_mode(qspi, op, hp);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (error) {
500*4882a593Smuzhiyun 		dev_warn(&qspi->pdev->dev,
501*4882a593Smuzhiyun 			 "INVALID COMBINATION: width=%d addrlen=%d hp=%d\n",
502*4882a593Smuzhiyun 			 width, addrlen, hp);
503*4882a593Smuzhiyun 	} else if (qspi->xfer_mode.width != width ||
504*4882a593Smuzhiyun 		   qspi->xfer_mode.addrlen != addrlen ||
505*4882a593Smuzhiyun 		   qspi->xfer_mode.hp != hp) {
506*4882a593Smuzhiyun 		qspi->xfer_mode.width = width;
507*4882a593Smuzhiyun 		qspi->xfer_mode.addrlen = addrlen;
508*4882a593Smuzhiyun 		qspi->xfer_mode.hp = hp;
509*4882a593Smuzhiyun 		dev_dbg(&qspi->pdev->dev,
510*4882a593Smuzhiyun 			"cs:%d %d-lane output, %d-byte address%s\n",
511*4882a593Smuzhiyun 			qspi->curr_cs,
512*4882a593Smuzhiyun 			qspi->xfer_mode.width,
513*4882a593Smuzhiyun 			qspi->xfer_mode.addrlen,
514*4882a593Smuzhiyun 			qspi->xfer_mode.hp != -1 ? ", hp mode" : "");
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return error;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
bcm_qspi_enable_bspi(struct bcm_qspi * qspi)520*4882a593Smuzhiyun static void bcm_qspi_enable_bspi(struct bcm_qspi *qspi)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	if (!has_bspi(qspi))
523*4882a593Smuzhiyun 		return;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	qspi->bspi_enabled = 1;
526*4882a593Smuzhiyun 	if ((bcm_qspi_read(qspi, BSPI, BSPI_MAST_N_BOOT_CTRL) & 1) == 0)
527*4882a593Smuzhiyun 		return;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	bcm_qspi_bspi_flush_prefetch_buffers(qspi);
530*4882a593Smuzhiyun 	udelay(1);
531*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_MAST_N_BOOT_CTRL, 0);
532*4882a593Smuzhiyun 	udelay(1);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
bcm_qspi_disable_bspi(struct bcm_qspi * qspi)535*4882a593Smuzhiyun static void bcm_qspi_disable_bspi(struct bcm_qspi *qspi)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	if (!has_bspi(qspi))
538*4882a593Smuzhiyun 		return;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	qspi->bspi_enabled = 0;
541*4882a593Smuzhiyun 	if ((bcm_qspi_read(qspi, BSPI, BSPI_MAST_N_BOOT_CTRL) & 1))
542*4882a593Smuzhiyun 		return;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	bcm_qspi_bspi_busy_poll(qspi);
545*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_MAST_N_BOOT_CTRL, 1);
546*4882a593Smuzhiyun 	udelay(1);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
bcm_qspi_chip_select(struct bcm_qspi * qspi,int cs)549*4882a593Smuzhiyun static void bcm_qspi_chip_select(struct bcm_qspi *qspi, int cs)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	u32 rd = 0;
552*4882a593Smuzhiyun 	u32 wr = 0;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (cs >= 0 && qspi->base[CHIP_SELECT]) {
555*4882a593Smuzhiyun 		rd = bcm_qspi_read(qspi, CHIP_SELECT, 0);
556*4882a593Smuzhiyun 		wr = (rd & ~0xff) | (1 << cs);
557*4882a593Smuzhiyun 		if (rd == wr)
558*4882a593Smuzhiyun 			return;
559*4882a593Smuzhiyun 		bcm_qspi_write(qspi, CHIP_SELECT, 0, wr);
560*4882a593Smuzhiyun 		usleep_range(10, 20);
561*4882a593Smuzhiyun 	}
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	dev_dbg(&qspi->pdev->dev, "using cs:%d\n", cs);
564*4882a593Smuzhiyun 	qspi->curr_cs = cs;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun /* MSPI helpers */
bcm_qspi_hw_set_parms(struct bcm_qspi * qspi,const struct bcm_qspi_parms * xp)568*4882a593Smuzhiyun static void bcm_qspi_hw_set_parms(struct bcm_qspi *qspi,
569*4882a593Smuzhiyun 				  const struct bcm_qspi_parms *xp)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	u32 spcr, spbr = 0;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	if (xp->speed_hz)
574*4882a593Smuzhiyun 		spbr = qspi->base_clk / (2 * xp->speed_hz);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	spcr = clamp_val(spbr, bcm_qspi_spbr_min(qspi), QSPI_SPBR_MAX);
577*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_SPCR0_LSB, spcr);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (!qspi->mspi_maj_rev)
580*4882a593Smuzhiyun 		/* legacy controller */
581*4882a593Smuzhiyun 		spcr = MSPI_MASTER_BIT;
582*4882a593Smuzhiyun 	else
583*4882a593Smuzhiyun 		spcr = 0;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* for 16 bit the data should be zero */
586*4882a593Smuzhiyun 	if (xp->bits_per_word != 16)
587*4882a593Smuzhiyun 		spcr |= xp->bits_per_word << 2;
588*4882a593Smuzhiyun 	spcr |= xp->mode & 3;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_SPCR0_MSB, spcr);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (bcm_qspi_has_fastbr(qspi)) {
593*4882a593Smuzhiyun 		spcr = 0;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		/* enable fastbr */
596*4882a593Smuzhiyun 		spcr |=	MSPI_SPCR3_FASTBR;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		if (bcm_qspi_has_sysclk_108(qspi)) {
599*4882a593Smuzhiyun 			/* SYSCLK_108 */
600*4882a593Smuzhiyun 			spcr |= MSPI_SPCR3_SYSCLKSEL_108;
601*4882a593Smuzhiyun 			qspi->base_clk = MSPI_BASE_FREQ * 4;
602*4882a593Smuzhiyun 			/* Change spbr as we changed sysclk */
603*4882a593Smuzhiyun 			bcm_qspi_write(qspi, MSPI, MSPI_SPCR0_LSB, 4);
604*4882a593Smuzhiyun 		}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		bcm_qspi_write(qspi, MSPI, MSPI_SPCR3, spcr);
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	qspi->last_parms = *xp;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
bcm_qspi_update_parms(struct bcm_qspi * qspi,struct spi_device * spi,struct spi_transfer * trans)612*4882a593Smuzhiyun static void bcm_qspi_update_parms(struct bcm_qspi *qspi,
613*4882a593Smuzhiyun 				  struct spi_device *spi,
614*4882a593Smuzhiyun 				  struct spi_transfer *trans)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct bcm_qspi_parms xp;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	xp.speed_hz = trans->speed_hz;
619*4882a593Smuzhiyun 	xp.bits_per_word = trans->bits_per_word;
620*4882a593Smuzhiyun 	xp.mode = spi->mode;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	bcm_qspi_hw_set_parms(qspi, &xp);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
bcm_qspi_setup(struct spi_device * spi)625*4882a593Smuzhiyun static int bcm_qspi_setup(struct spi_device *spi)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	struct bcm_qspi_parms *xp;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	if (spi->bits_per_word > 16)
630*4882a593Smuzhiyun 		return -EINVAL;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	xp = spi_get_ctldata(spi);
633*4882a593Smuzhiyun 	if (!xp) {
634*4882a593Smuzhiyun 		xp = kzalloc(sizeof(*xp), GFP_KERNEL);
635*4882a593Smuzhiyun 		if (!xp)
636*4882a593Smuzhiyun 			return -ENOMEM;
637*4882a593Smuzhiyun 		spi_set_ctldata(spi, xp);
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 	xp->speed_hz = spi->max_speed_hz;
640*4882a593Smuzhiyun 	xp->mode = spi->mode;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if (spi->bits_per_word)
643*4882a593Smuzhiyun 		xp->bits_per_word = spi->bits_per_word;
644*4882a593Smuzhiyun 	else
645*4882a593Smuzhiyun 		xp->bits_per_word = 8;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
bcm_qspi_mspi_transfer_is_last(struct bcm_qspi * qspi,struct qspi_trans * qt)650*4882a593Smuzhiyun static bool bcm_qspi_mspi_transfer_is_last(struct bcm_qspi *qspi,
651*4882a593Smuzhiyun 					   struct qspi_trans *qt)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	if (qt->mspi_last_trans &&
654*4882a593Smuzhiyun 	    spi_transfer_is_last(qspi->master, qt->trans))
655*4882a593Smuzhiyun 		return true;
656*4882a593Smuzhiyun 	else
657*4882a593Smuzhiyun 		return false;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
update_qspi_trans_byte_count(struct bcm_qspi * qspi,struct qspi_trans * qt,int flags)660*4882a593Smuzhiyun static int update_qspi_trans_byte_count(struct bcm_qspi *qspi,
661*4882a593Smuzhiyun 					struct qspi_trans *qt, int flags)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	int ret = TRANS_STATUS_BREAK_NONE;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	/* count the last transferred bytes */
666*4882a593Smuzhiyun 	if (qt->trans->bits_per_word <= 8)
667*4882a593Smuzhiyun 		qt->byte++;
668*4882a593Smuzhiyun 	else
669*4882a593Smuzhiyun 		qt->byte += 2;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	if (qt->byte >= qt->trans->len) {
672*4882a593Smuzhiyun 		/* we're at the end of the spi_transfer */
673*4882a593Smuzhiyun 		/* in TX mode, need to pause for a delay or CS change */
674*4882a593Smuzhiyun 		if (qt->trans->delay_usecs &&
675*4882a593Smuzhiyun 		    (flags & TRANS_STATUS_BREAK_DELAY))
676*4882a593Smuzhiyun 			ret |= TRANS_STATUS_BREAK_DELAY;
677*4882a593Smuzhiyun 		if (qt->trans->cs_change &&
678*4882a593Smuzhiyun 		    (flags & TRANS_STATUS_BREAK_CS_CHANGE))
679*4882a593Smuzhiyun 			ret |= TRANS_STATUS_BREAK_CS_CHANGE;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 		if (bcm_qspi_mspi_transfer_is_last(qspi, qt))
682*4882a593Smuzhiyun 			ret |= TRANS_STATUS_BREAK_EOM;
683*4882a593Smuzhiyun 		else
684*4882a593Smuzhiyun 			ret |= TRANS_STATUS_BREAK_NO_BYTES;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		qt->trans = NULL;
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	dev_dbg(&qspi->pdev->dev, "trans %p len %d byte %d ret %x\n",
690*4882a593Smuzhiyun 		qt->trans, qt->trans ? qt->trans->len : 0, qt->byte, ret);
691*4882a593Smuzhiyun 	return ret;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
read_rxram_slot_u8(struct bcm_qspi * qspi,int slot)694*4882a593Smuzhiyun static inline u8 read_rxram_slot_u8(struct bcm_qspi *qspi, int slot)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	u32 slot_offset = MSPI_RXRAM + (slot << 3) + 0x4;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/* mask out reserved bits */
699*4882a593Smuzhiyun 	return bcm_qspi_read(qspi, MSPI, slot_offset) & 0xff;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
read_rxram_slot_u16(struct bcm_qspi * qspi,int slot)702*4882a593Smuzhiyun static inline u16 read_rxram_slot_u16(struct bcm_qspi *qspi, int slot)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	u32 reg_offset = MSPI_RXRAM;
705*4882a593Smuzhiyun 	u32 lsb_offset = reg_offset + (slot << 3) + 0x4;
706*4882a593Smuzhiyun 	u32 msb_offset = reg_offset + (slot << 3);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return (bcm_qspi_read(qspi, MSPI, lsb_offset) & 0xff) |
709*4882a593Smuzhiyun 		((bcm_qspi_read(qspi, MSPI, msb_offset) & 0xff) << 8);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
read_from_hw(struct bcm_qspi * qspi,int slots)712*4882a593Smuzhiyun static void read_from_hw(struct bcm_qspi *qspi, int slots)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	struct qspi_trans tp;
715*4882a593Smuzhiyun 	int slot;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	bcm_qspi_disable_bspi(qspi);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (slots > MSPI_NUM_CDRAM) {
720*4882a593Smuzhiyun 		/* should never happen */
721*4882a593Smuzhiyun 		dev_err(&qspi->pdev->dev, "%s: too many slots!\n", __func__);
722*4882a593Smuzhiyun 		return;
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	tp = qspi->trans_pos;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	for (slot = 0; slot < slots; slot++) {
728*4882a593Smuzhiyun 		if (tp.trans->bits_per_word <= 8) {
729*4882a593Smuzhiyun 			u8 *buf = tp.trans->rx_buf;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 			if (buf)
732*4882a593Smuzhiyun 				buf[tp.byte] = read_rxram_slot_u8(qspi, slot);
733*4882a593Smuzhiyun 			dev_dbg(&qspi->pdev->dev, "RD %02x\n",
734*4882a593Smuzhiyun 				buf ? buf[tp.byte] : 0x0);
735*4882a593Smuzhiyun 		} else {
736*4882a593Smuzhiyun 			u16 *buf = tp.trans->rx_buf;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 			if (buf)
739*4882a593Smuzhiyun 				buf[tp.byte / 2] = read_rxram_slot_u16(qspi,
740*4882a593Smuzhiyun 								      slot);
741*4882a593Smuzhiyun 			dev_dbg(&qspi->pdev->dev, "RD %04x\n",
742*4882a593Smuzhiyun 				buf ? buf[tp.byte / 2] : 0x0);
743*4882a593Smuzhiyun 		}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		update_qspi_trans_byte_count(qspi, &tp,
746*4882a593Smuzhiyun 					     TRANS_STATUS_BREAK_NONE);
747*4882a593Smuzhiyun 	}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	qspi->trans_pos = tp;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
write_txram_slot_u8(struct bcm_qspi * qspi,int slot,u8 val)752*4882a593Smuzhiyun static inline void write_txram_slot_u8(struct bcm_qspi *qspi, int slot,
753*4882a593Smuzhiyun 				       u8 val)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun 	u32 reg_offset = MSPI_TXRAM + (slot << 3);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* mask out reserved bits */
758*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, reg_offset, val);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
write_txram_slot_u16(struct bcm_qspi * qspi,int slot,u16 val)761*4882a593Smuzhiyun static inline void write_txram_slot_u16(struct bcm_qspi *qspi, int slot,
762*4882a593Smuzhiyun 					u16 val)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	u32 reg_offset = MSPI_TXRAM;
765*4882a593Smuzhiyun 	u32 msb_offset = reg_offset + (slot << 3);
766*4882a593Smuzhiyun 	u32 lsb_offset = reg_offset + (slot << 3) + 0x4;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, msb_offset, (val >> 8));
769*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, lsb_offset, (val & 0xff));
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
read_cdram_slot(struct bcm_qspi * qspi,int slot)772*4882a593Smuzhiyun static inline u32 read_cdram_slot(struct bcm_qspi *qspi, int slot)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	return bcm_qspi_read(qspi, MSPI, MSPI_CDRAM + (slot << 2));
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
write_cdram_slot(struct bcm_qspi * qspi,int slot,u32 val)777*4882a593Smuzhiyun static inline void write_cdram_slot(struct bcm_qspi *qspi, int slot, u32 val)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, (MSPI_CDRAM + (slot << 2)), val);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun /* Return number of slots written */
write_to_hw(struct bcm_qspi * qspi,struct spi_device * spi)783*4882a593Smuzhiyun static int write_to_hw(struct bcm_qspi *qspi, struct spi_device *spi)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct qspi_trans tp;
786*4882a593Smuzhiyun 	int slot = 0, tstatus = 0;
787*4882a593Smuzhiyun 	u32 mspi_cdram = 0;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	bcm_qspi_disable_bspi(qspi);
790*4882a593Smuzhiyun 	tp = qspi->trans_pos;
791*4882a593Smuzhiyun 	bcm_qspi_update_parms(qspi, spi, tp.trans);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	/* Run until end of transfer or reached the max data */
794*4882a593Smuzhiyun 	while (!tstatus && slot < MSPI_NUM_CDRAM) {
795*4882a593Smuzhiyun 		if (tp.trans->bits_per_word <= 8) {
796*4882a593Smuzhiyun 			const u8 *buf = tp.trans->tx_buf;
797*4882a593Smuzhiyun 			u8 val = buf ? buf[tp.byte] : 0x00;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 			write_txram_slot_u8(qspi, slot, val);
800*4882a593Smuzhiyun 			dev_dbg(&qspi->pdev->dev, "WR %02x\n", val);
801*4882a593Smuzhiyun 		} else {
802*4882a593Smuzhiyun 			const u16 *buf = tp.trans->tx_buf;
803*4882a593Smuzhiyun 			u16 val = buf ? buf[tp.byte / 2] : 0x0000;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 			write_txram_slot_u16(qspi, slot, val);
806*4882a593Smuzhiyun 			dev_dbg(&qspi->pdev->dev, "WR %04x\n", val);
807*4882a593Smuzhiyun 		}
808*4882a593Smuzhiyun 		mspi_cdram = MSPI_CDRAM_CONT_BIT;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 		if (has_bspi(qspi))
811*4882a593Smuzhiyun 			mspi_cdram &= ~1;
812*4882a593Smuzhiyun 		else
813*4882a593Smuzhiyun 			mspi_cdram |= (~(1 << spi->chip_select) &
814*4882a593Smuzhiyun 				       MSPI_CDRAM_PCS);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 		mspi_cdram |= ((tp.trans->bits_per_word <= 8) ? 0 :
817*4882a593Smuzhiyun 				MSPI_CDRAM_BITSE_BIT);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 		write_cdram_slot(qspi, slot, mspi_cdram);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 		tstatus = update_qspi_trans_byte_count(qspi, &tp,
822*4882a593Smuzhiyun 						       TRANS_STATUS_BREAK_TX);
823*4882a593Smuzhiyun 		slot++;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	if (!slot) {
827*4882a593Smuzhiyun 		dev_err(&qspi->pdev->dev, "%s: no data to send?", __func__);
828*4882a593Smuzhiyun 		goto done;
829*4882a593Smuzhiyun 	}
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	dev_dbg(&qspi->pdev->dev, "submitting %d slots\n", slot);
832*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_NEWQP, 0);
833*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_ENDQP, slot - 1);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/*
836*4882a593Smuzhiyun 	 *  case 1) EOM =1, cs_change =0: SSb inactive
837*4882a593Smuzhiyun 	 *  case 2) EOM =1, cs_change =1: SSb stay active
838*4882a593Smuzhiyun 	 *  case 3) EOM =0, cs_change =0: SSb stay active
839*4882a593Smuzhiyun 	 *  case 4) EOM =0, cs_change =1: SSb inactive
840*4882a593Smuzhiyun 	 */
841*4882a593Smuzhiyun 	if (((tstatus & TRANS_STATUS_BREAK_DESELECT)
842*4882a593Smuzhiyun 	     == TRANS_STATUS_BREAK_CS_CHANGE) ||
843*4882a593Smuzhiyun 	    ((tstatus & TRANS_STATUS_BREAK_DESELECT)
844*4882a593Smuzhiyun 	     == TRANS_STATUS_BREAK_EOM)) {
845*4882a593Smuzhiyun 		mspi_cdram = read_cdram_slot(qspi, slot - 1) &
846*4882a593Smuzhiyun 			~MSPI_CDRAM_CONT_BIT;
847*4882a593Smuzhiyun 		write_cdram_slot(qspi, slot - 1, mspi_cdram);
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	if (has_bspi(qspi))
851*4882a593Smuzhiyun 		bcm_qspi_write(qspi, MSPI, MSPI_WRITE_LOCK, 1);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/* Must flush previous writes before starting MSPI operation */
854*4882a593Smuzhiyun 	mb();
855*4882a593Smuzhiyun 	/* Set cont | spe | spifie */
856*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_SPCR2, 0xe0);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun done:
859*4882a593Smuzhiyun 	return slot;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
bcm_qspi_bspi_exec_mem_op(struct spi_device * spi,const struct spi_mem_op * op)862*4882a593Smuzhiyun static int bcm_qspi_bspi_exec_mem_op(struct spi_device *spi,
863*4882a593Smuzhiyun 				     const struct spi_mem_op *op)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct bcm_qspi *qspi = spi_master_get_devdata(spi->master);
866*4882a593Smuzhiyun 	u32 addr = 0, len, rdlen, len_words, from = 0;
867*4882a593Smuzhiyun 	int ret = 0;
868*4882a593Smuzhiyun 	unsigned long timeo = msecs_to_jiffies(100);
869*4882a593Smuzhiyun 	struct bcm_qspi_soc_intc *soc_intc = qspi->soc_intc;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if (bcm_qspi_bspi_ver_three(qspi))
872*4882a593Smuzhiyun 		if (op->addr.nbytes == BSPI_ADDRLEN_4BYTES)
873*4882a593Smuzhiyun 			return -EIO;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	from = op->addr.val;
876*4882a593Smuzhiyun 	if (!spi->cs_gpiod)
877*4882a593Smuzhiyun 		bcm_qspi_chip_select(qspi, spi->chip_select);
878*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_WRITE_LOCK, 0);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/*
881*4882a593Smuzhiyun 	 * when using flex mode we need to send
882*4882a593Smuzhiyun 	 * the upper address byte to bspi
883*4882a593Smuzhiyun 	 */
884*4882a593Smuzhiyun 	if (bcm_qspi_bspi_ver_three(qspi) == false) {
885*4882a593Smuzhiyun 		addr = from & 0xff000000;
886*4882a593Smuzhiyun 		bcm_qspi_write(qspi, BSPI,
887*4882a593Smuzhiyun 			       BSPI_BSPI_FLASH_UPPER_ADDR_BYTE, addr);
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	if (!qspi->xfer_mode.flex_mode)
891*4882a593Smuzhiyun 		addr = from;
892*4882a593Smuzhiyun 	else
893*4882a593Smuzhiyun 		addr = from & 0x00ffffff;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (bcm_qspi_bspi_ver_three(qspi) == true)
896*4882a593Smuzhiyun 		addr = (addr + 0xc00000) & 0xffffff;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/*
899*4882a593Smuzhiyun 	 * read into the entire buffer by breaking the reads
900*4882a593Smuzhiyun 	 * into RAF buffer read lengths
901*4882a593Smuzhiyun 	 */
902*4882a593Smuzhiyun 	len = op->data.nbytes;
903*4882a593Smuzhiyun 	qspi->bspi_rf_op_idx = 0;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	do {
906*4882a593Smuzhiyun 		if (len > BSPI_READ_LENGTH)
907*4882a593Smuzhiyun 			rdlen = BSPI_READ_LENGTH;
908*4882a593Smuzhiyun 		else
909*4882a593Smuzhiyun 			rdlen = len;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		reinit_completion(&qspi->bspi_done);
912*4882a593Smuzhiyun 		bcm_qspi_enable_bspi(qspi);
913*4882a593Smuzhiyun 		len_words = (rdlen + 3) >> 2;
914*4882a593Smuzhiyun 		qspi->bspi_rf_op = op;
915*4882a593Smuzhiyun 		qspi->bspi_rf_op_status = 0;
916*4882a593Smuzhiyun 		qspi->bspi_rf_op_len = rdlen;
917*4882a593Smuzhiyun 		dev_dbg(&qspi->pdev->dev,
918*4882a593Smuzhiyun 			"bspi xfr addr 0x%x len 0x%x", addr, rdlen);
919*4882a593Smuzhiyun 		bcm_qspi_write(qspi, BSPI, BSPI_RAF_START_ADDR, addr);
920*4882a593Smuzhiyun 		bcm_qspi_write(qspi, BSPI, BSPI_RAF_NUM_WORDS, len_words);
921*4882a593Smuzhiyun 		bcm_qspi_write(qspi, BSPI, BSPI_RAF_WATERMARK, 0);
922*4882a593Smuzhiyun 		if (qspi->soc_intc) {
923*4882a593Smuzhiyun 			/*
924*4882a593Smuzhiyun 			 * clear soc MSPI and BSPI interrupts and enable
925*4882a593Smuzhiyun 			 * BSPI interrupts.
926*4882a593Smuzhiyun 			 */
927*4882a593Smuzhiyun 			soc_intc->bcm_qspi_int_ack(soc_intc, MSPI_BSPI_DONE);
928*4882a593Smuzhiyun 			soc_intc->bcm_qspi_int_set(soc_intc, BSPI_DONE, true);
929*4882a593Smuzhiyun 		}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 		/* Must flush previous writes before starting BSPI operation */
932*4882a593Smuzhiyun 		mb();
933*4882a593Smuzhiyun 		bcm_qspi_bspi_lr_start(qspi);
934*4882a593Smuzhiyun 		if (!wait_for_completion_timeout(&qspi->bspi_done, timeo)) {
935*4882a593Smuzhiyun 			dev_err(&qspi->pdev->dev, "timeout waiting for BSPI\n");
936*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
937*4882a593Smuzhiyun 			break;
938*4882a593Smuzhiyun 		}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 		/* set msg return length */
941*4882a593Smuzhiyun 		addr += rdlen;
942*4882a593Smuzhiyun 		len -= rdlen;
943*4882a593Smuzhiyun 	} while (len);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	return ret;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun 
bcm_qspi_transfer_one(struct spi_master * master,struct spi_device * spi,struct spi_transfer * trans)948*4882a593Smuzhiyun static int bcm_qspi_transfer_one(struct spi_master *master,
949*4882a593Smuzhiyun 				 struct spi_device *spi,
950*4882a593Smuzhiyun 				 struct spi_transfer *trans)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	struct bcm_qspi *qspi = spi_master_get_devdata(master);
953*4882a593Smuzhiyun 	int slots;
954*4882a593Smuzhiyun 	unsigned long timeo = msecs_to_jiffies(100);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	if (!spi->cs_gpiod)
957*4882a593Smuzhiyun 		bcm_qspi_chip_select(qspi, spi->chip_select);
958*4882a593Smuzhiyun 	qspi->trans_pos.trans = trans;
959*4882a593Smuzhiyun 	qspi->trans_pos.byte = 0;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	while (qspi->trans_pos.byte < trans->len) {
962*4882a593Smuzhiyun 		reinit_completion(&qspi->mspi_done);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 		slots = write_to_hw(qspi, spi);
965*4882a593Smuzhiyun 		if (!wait_for_completion_timeout(&qspi->mspi_done, timeo)) {
966*4882a593Smuzhiyun 			dev_err(&qspi->pdev->dev, "timeout waiting for MSPI\n");
967*4882a593Smuzhiyun 			return -ETIMEDOUT;
968*4882a593Smuzhiyun 		}
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 		read_from_hw(qspi, slots);
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 	bcm_qspi_enable_bspi(qspi);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	return 0;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun 
bcm_qspi_mspi_exec_mem_op(struct spi_device * spi,const struct spi_mem_op * op)977*4882a593Smuzhiyun static int bcm_qspi_mspi_exec_mem_op(struct spi_device *spi,
978*4882a593Smuzhiyun 				     const struct spi_mem_op *op)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	struct spi_master *master = spi->master;
981*4882a593Smuzhiyun 	struct bcm_qspi *qspi = spi_master_get_devdata(master);
982*4882a593Smuzhiyun 	struct spi_transfer t[2];
983*4882a593Smuzhiyun 	u8 cmd[6] = { };
984*4882a593Smuzhiyun 	int ret, i;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	memset(cmd, 0, sizeof(cmd));
987*4882a593Smuzhiyun 	memset(t, 0, sizeof(t));
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	/* tx */
990*4882a593Smuzhiyun 	/* opcode is in cmd[0] */
991*4882a593Smuzhiyun 	cmd[0] = op->cmd.opcode;
992*4882a593Smuzhiyun 	for (i = 0; i < op->addr.nbytes; i++)
993*4882a593Smuzhiyun 		cmd[1 + i] = op->addr.val >> (8 * (op->addr.nbytes - i - 1));
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	t[0].tx_buf = cmd;
996*4882a593Smuzhiyun 	t[0].len = op->addr.nbytes + op->dummy.nbytes + 1;
997*4882a593Smuzhiyun 	t[0].bits_per_word = spi->bits_per_word;
998*4882a593Smuzhiyun 	t[0].tx_nbits = op->cmd.buswidth;
999*4882a593Smuzhiyun 	/* lets mspi know that this is not last transfer */
1000*4882a593Smuzhiyun 	qspi->trans_pos.mspi_last_trans = false;
1001*4882a593Smuzhiyun 	ret = bcm_qspi_transfer_one(master, spi, &t[0]);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	/* rx */
1004*4882a593Smuzhiyun 	qspi->trans_pos.mspi_last_trans = true;
1005*4882a593Smuzhiyun 	if (!ret) {
1006*4882a593Smuzhiyun 		/* rx */
1007*4882a593Smuzhiyun 		t[1].rx_buf = op->data.buf.in;
1008*4882a593Smuzhiyun 		t[1].len = op->data.nbytes;
1009*4882a593Smuzhiyun 		t[1].rx_nbits =  op->data.buswidth;
1010*4882a593Smuzhiyun 		t[1].bits_per_word = spi->bits_per_word;
1011*4882a593Smuzhiyun 		ret = bcm_qspi_transfer_one(master, spi, &t[1]);
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	return ret;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun 
bcm_qspi_exec_mem_op(struct spi_mem * mem,const struct spi_mem_op * op)1017*4882a593Smuzhiyun static int bcm_qspi_exec_mem_op(struct spi_mem *mem,
1018*4882a593Smuzhiyun 				const struct spi_mem_op *op)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	struct spi_device *spi = mem->spi;
1021*4882a593Smuzhiyun 	struct bcm_qspi *qspi = spi_master_get_devdata(spi->master);
1022*4882a593Smuzhiyun 	int ret = 0;
1023*4882a593Smuzhiyun 	bool mspi_read = false;
1024*4882a593Smuzhiyun 	u32 addr = 0, len;
1025*4882a593Smuzhiyun 	u_char *buf;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	if (!op->data.nbytes || !op->addr.nbytes || op->addr.nbytes > 4 ||
1028*4882a593Smuzhiyun 	    op->data.dir != SPI_MEM_DATA_IN)
1029*4882a593Smuzhiyun 		return -ENOTSUPP;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	buf = op->data.buf.in;
1032*4882a593Smuzhiyun 	addr = op->addr.val;
1033*4882a593Smuzhiyun 	len = op->data.nbytes;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	if (has_bspi(qspi) && bcm_qspi_bspi_ver_three(qspi) == true) {
1036*4882a593Smuzhiyun 		/*
1037*4882a593Smuzhiyun 		 * The address coming into this function is a raw flash offset.
1038*4882a593Smuzhiyun 		 * But for BSPI <= V3, we need to convert it to a remapped BSPI
1039*4882a593Smuzhiyun 		 * address. If it crosses a 4MB boundary, just revert back to
1040*4882a593Smuzhiyun 		 * using MSPI.
1041*4882a593Smuzhiyun 		 */
1042*4882a593Smuzhiyun 		addr = (addr + 0xc00000) & 0xffffff;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 		if ((~ADDR_4MB_MASK & addr) ^
1045*4882a593Smuzhiyun 		    (~ADDR_4MB_MASK & (addr + len - 1)))
1046*4882a593Smuzhiyun 			mspi_read = true;
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	/* non-aligned and very short transfers are handled by MSPI */
1050*4882a593Smuzhiyun 	if (!IS_ALIGNED((uintptr_t)addr, 4) || !IS_ALIGNED((uintptr_t)buf, 4) ||
1051*4882a593Smuzhiyun 	    len < 4)
1052*4882a593Smuzhiyun 		mspi_read = true;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	if (!has_bspi(qspi) || mspi_read)
1055*4882a593Smuzhiyun 		return bcm_qspi_mspi_exec_mem_op(spi, op);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	ret = bcm_qspi_bspi_set_mode(qspi, op, 0);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	if (!ret)
1060*4882a593Smuzhiyun 		ret = bcm_qspi_bspi_exec_mem_op(spi, op);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	return ret;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun 
bcm_qspi_cleanup(struct spi_device * spi)1065*4882a593Smuzhiyun static void bcm_qspi_cleanup(struct spi_device *spi)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun 	struct bcm_qspi_parms *xp = spi_get_ctldata(spi);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	kfree(xp);
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun 
bcm_qspi_mspi_l2_isr(int irq,void * dev_id)1072*4882a593Smuzhiyun static irqreturn_t bcm_qspi_mspi_l2_isr(int irq, void *dev_id)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	struct bcm_qspi_dev_id *qspi_dev_id = dev_id;
1075*4882a593Smuzhiyun 	struct bcm_qspi *qspi = qspi_dev_id->dev;
1076*4882a593Smuzhiyun 	u32 status = bcm_qspi_read(qspi, MSPI, MSPI_MSPI_STATUS);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	if (status & MSPI_MSPI_STATUS_SPIF) {
1079*4882a593Smuzhiyun 		struct bcm_qspi_soc_intc *soc_intc = qspi->soc_intc;
1080*4882a593Smuzhiyun 		/* clear interrupt */
1081*4882a593Smuzhiyun 		status &= ~MSPI_MSPI_STATUS_SPIF;
1082*4882a593Smuzhiyun 		bcm_qspi_write(qspi, MSPI, MSPI_MSPI_STATUS, status);
1083*4882a593Smuzhiyun 		if (qspi->soc_intc)
1084*4882a593Smuzhiyun 			soc_intc->bcm_qspi_int_ack(soc_intc, MSPI_DONE);
1085*4882a593Smuzhiyun 		complete(&qspi->mspi_done);
1086*4882a593Smuzhiyun 		return IRQ_HANDLED;
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	return IRQ_NONE;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
bcm_qspi_bspi_lr_l2_isr(int irq,void * dev_id)1092*4882a593Smuzhiyun static irqreturn_t bcm_qspi_bspi_lr_l2_isr(int irq, void *dev_id)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	struct bcm_qspi_dev_id *qspi_dev_id = dev_id;
1095*4882a593Smuzhiyun 	struct bcm_qspi *qspi = qspi_dev_id->dev;
1096*4882a593Smuzhiyun 	struct bcm_qspi_soc_intc *soc_intc = qspi->soc_intc;
1097*4882a593Smuzhiyun 	u32 status = qspi_dev_id->irqp->mask;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	if (qspi->bspi_enabled && qspi->bspi_rf_op) {
1100*4882a593Smuzhiyun 		bcm_qspi_bspi_lr_data_read(qspi);
1101*4882a593Smuzhiyun 		if (qspi->bspi_rf_op_len == 0) {
1102*4882a593Smuzhiyun 			qspi->bspi_rf_op = NULL;
1103*4882a593Smuzhiyun 			if (qspi->soc_intc) {
1104*4882a593Smuzhiyun 				/* disable soc BSPI interrupt */
1105*4882a593Smuzhiyun 				soc_intc->bcm_qspi_int_set(soc_intc, BSPI_DONE,
1106*4882a593Smuzhiyun 							   false);
1107*4882a593Smuzhiyun 				/* indicate done */
1108*4882a593Smuzhiyun 				status = INTR_BSPI_LR_SESSION_DONE_MASK;
1109*4882a593Smuzhiyun 			}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 			if (qspi->bspi_rf_op_status)
1112*4882a593Smuzhiyun 				bcm_qspi_bspi_lr_clear(qspi);
1113*4882a593Smuzhiyun 			else
1114*4882a593Smuzhiyun 				bcm_qspi_bspi_flush_prefetch_buffers(qspi);
1115*4882a593Smuzhiyun 		}
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 		if (qspi->soc_intc)
1118*4882a593Smuzhiyun 			/* clear soc BSPI interrupt */
1119*4882a593Smuzhiyun 			soc_intc->bcm_qspi_int_ack(soc_intc, BSPI_DONE);
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	status &= INTR_BSPI_LR_SESSION_DONE_MASK;
1123*4882a593Smuzhiyun 	if (qspi->bspi_enabled && status && qspi->bspi_rf_op_len == 0)
1124*4882a593Smuzhiyun 		complete(&qspi->bspi_done);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	return IRQ_HANDLED;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
bcm_qspi_bspi_lr_err_l2_isr(int irq,void * dev_id)1129*4882a593Smuzhiyun static irqreturn_t bcm_qspi_bspi_lr_err_l2_isr(int irq, void *dev_id)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	struct bcm_qspi_dev_id *qspi_dev_id = dev_id;
1132*4882a593Smuzhiyun 	struct bcm_qspi *qspi = qspi_dev_id->dev;
1133*4882a593Smuzhiyun 	struct bcm_qspi_soc_intc *soc_intc = qspi->soc_intc;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	dev_err(&qspi->pdev->dev, "BSPI INT error\n");
1136*4882a593Smuzhiyun 	qspi->bspi_rf_op_status = -EIO;
1137*4882a593Smuzhiyun 	if (qspi->soc_intc)
1138*4882a593Smuzhiyun 		/* clear soc interrupt */
1139*4882a593Smuzhiyun 		soc_intc->bcm_qspi_int_ack(soc_intc, BSPI_ERR);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	complete(&qspi->bspi_done);
1142*4882a593Smuzhiyun 	return IRQ_HANDLED;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun 
bcm_qspi_l1_isr(int irq,void * dev_id)1145*4882a593Smuzhiyun static irqreturn_t bcm_qspi_l1_isr(int irq, void *dev_id)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	struct bcm_qspi_dev_id *qspi_dev_id = dev_id;
1148*4882a593Smuzhiyun 	struct bcm_qspi *qspi = qspi_dev_id->dev;
1149*4882a593Smuzhiyun 	struct bcm_qspi_soc_intc *soc_intc = qspi->soc_intc;
1150*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	if (soc_intc) {
1153*4882a593Smuzhiyun 		u32 status = soc_intc->bcm_qspi_get_int_status(soc_intc);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 		if (status & MSPI_DONE)
1156*4882a593Smuzhiyun 			ret = bcm_qspi_mspi_l2_isr(irq, dev_id);
1157*4882a593Smuzhiyun 		else if (status & BSPI_DONE)
1158*4882a593Smuzhiyun 			ret = bcm_qspi_bspi_lr_l2_isr(irq, dev_id);
1159*4882a593Smuzhiyun 		else if (status & BSPI_ERR)
1160*4882a593Smuzhiyun 			ret = bcm_qspi_bspi_lr_err_l2_isr(irq, dev_id);
1161*4882a593Smuzhiyun 	}
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	return ret;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun static const struct bcm_qspi_irq qspi_irq_tab[] = {
1167*4882a593Smuzhiyun 	{
1168*4882a593Smuzhiyun 		.irq_name = "spi_lr_fullness_reached",
1169*4882a593Smuzhiyun 		.irq_handler = bcm_qspi_bspi_lr_l2_isr,
1170*4882a593Smuzhiyun 		.mask = INTR_BSPI_LR_FULLNESS_REACHED_MASK,
1171*4882a593Smuzhiyun 	},
1172*4882a593Smuzhiyun 	{
1173*4882a593Smuzhiyun 		.irq_name = "spi_lr_session_aborted",
1174*4882a593Smuzhiyun 		.irq_handler = bcm_qspi_bspi_lr_err_l2_isr,
1175*4882a593Smuzhiyun 		.mask = INTR_BSPI_LR_SESSION_ABORTED_MASK,
1176*4882a593Smuzhiyun 	},
1177*4882a593Smuzhiyun 	{
1178*4882a593Smuzhiyun 		.irq_name = "spi_lr_impatient",
1179*4882a593Smuzhiyun 		.irq_handler = bcm_qspi_bspi_lr_err_l2_isr,
1180*4882a593Smuzhiyun 		.mask = INTR_BSPI_LR_IMPATIENT_MASK,
1181*4882a593Smuzhiyun 	},
1182*4882a593Smuzhiyun 	{
1183*4882a593Smuzhiyun 		.irq_name = "spi_lr_session_done",
1184*4882a593Smuzhiyun 		.irq_handler = bcm_qspi_bspi_lr_l2_isr,
1185*4882a593Smuzhiyun 		.mask = INTR_BSPI_LR_SESSION_DONE_MASK,
1186*4882a593Smuzhiyun 	},
1187*4882a593Smuzhiyun #ifdef QSPI_INT_DEBUG
1188*4882a593Smuzhiyun 	/* this interrupt is for debug purposes only, dont request irq */
1189*4882a593Smuzhiyun 	{
1190*4882a593Smuzhiyun 		.irq_name = "spi_lr_overread",
1191*4882a593Smuzhiyun 		.irq_handler = bcm_qspi_bspi_lr_err_l2_isr,
1192*4882a593Smuzhiyun 		.mask = INTR_BSPI_LR_OVERREAD_MASK,
1193*4882a593Smuzhiyun 	},
1194*4882a593Smuzhiyun #endif
1195*4882a593Smuzhiyun 	{
1196*4882a593Smuzhiyun 		.irq_name = "mspi_done",
1197*4882a593Smuzhiyun 		.irq_handler = bcm_qspi_mspi_l2_isr,
1198*4882a593Smuzhiyun 		.mask = INTR_MSPI_DONE_MASK,
1199*4882a593Smuzhiyun 	},
1200*4882a593Smuzhiyun 	{
1201*4882a593Smuzhiyun 		.irq_name = "mspi_halted",
1202*4882a593Smuzhiyun 		.irq_handler = bcm_qspi_mspi_l2_isr,
1203*4882a593Smuzhiyun 		.mask = INTR_MSPI_HALTED_MASK,
1204*4882a593Smuzhiyun 	},
1205*4882a593Smuzhiyun 	{
1206*4882a593Smuzhiyun 		/* single muxed L1 interrupt source */
1207*4882a593Smuzhiyun 		.irq_name = "spi_l1_intr",
1208*4882a593Smuzhiyun 		.irq_handler = bcm_qspi_l1_isr,
1209*4882a593Smuzhiyun 		.irq_source = MUXED_L1,
1210*4882a593Smuzhiyun 		.mask = QSPI_INTERRUPTS_ALL,
1211*4882a593Smuzhiyun 	},
1212*4882a593Smuzhiyun };
1213*4882a593Smuzhiyun 
bcm_qspi_bspi_init(struct bcm_qspi * qspi)1214*4882a593Smuzhiyun static void bcm_qspi_bspi_init(struct bcm_qspi *qspi)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun 	u32 val = 0;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	val = bcm_qspi_read(qspi, BSPI, BSPI_REVISION_ID);
1219*4882a593Smuzhiyun 	qspi->bspi_maj_rev = (val >> 8) & 0xff;
1220*4882a593Smuzhiyun 	qspi->bspi_min_rev = val & 0xff;
1221*4882a593Smuzhiyun 	if (!(bcm_qspi_bspi_ver_three(qspi))) {
1222*4882a593Smuzhiyun 		/* Force mapping of BSPI address -> flash offset */
1223*4882a593Smuzhiyun 		bcm_qspi_write(qspi, BSPI, BSPI_BSPI_XOR_VALUE, 0);
1224*4882a593Smuzhiyun 		bcm_qspi_write(qspi, BSPI, BSPI_BSPI_XOR_ENABLE, 1);
1225*4882a593Smuzhiyun 	}
1226*4882a593Smuzhiyun 	qspi->bspi_enabled = 1;
1227*4882a593Smuzhiyun 	bcm_qspi_disable_bspi(qspi);
1228*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_B0_CTRL, 0);
1229*4882a593Smuzhiyun 	bcm_qspi_write(qspi, BSPI, BSPI_B1_CTRL, 0);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
bcm_qspi_hw_init(struct bcm_qspi * qspi)1232*4882a593Smuzhiyun static void bcm_qspi_hw_init(struct bcm_qspi *qspi)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	struct bcm_qspi_parms parms;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_SPCR1_LSB, 0);
1237*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_SPCR1_MSB, 0);
1238*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_NEWQP, 0);
1239*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_ENDQP, 0);
1240*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_SPCR2, 0x20);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	parms.mode = SPI_MODE_3;
1243*4882a593Smuzhiyun 	parms.bits_per_word = 8;
1244*4882a593Smuzhiyun 	parms.speed_hz = qspi->max_speed_hz;
1245*4882a593Smuzhiyun 	bcm_qspi_hw_set_parms(qspi, &parms);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	if (has_bspi(qspi))
1248*4882a593Smuzhiyun 		bcm_qspi_bspi_init(qspi);
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun 
bcm_qspi_hw_uninit(struct bcm_qspi * qspi)1251*4882a593Smuzhiyun static void bcm_qspi_hw_uninit(struct bcm_qspi *qspi)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun 	u32 status = bcm_qspi_read(qspi, MSPI, MSPI_MSPI_STATUS);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_SPCR2, 0);
1256*4882a593Smuzhiyun 	if (has_bspi(qspi))
1257*4882a593Smuzhiyun 		bcm_qspi_write(qspi, MSPI, MSPI_WRITE_LOCK, 0);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* clear interrupt */
1260*4882a593Smuzhiyun 	bcm_qspi_write(qspi, MSPI, MSPI_MSPI_STATUS, status & ~1);
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun static const struct spi_controller_mem_ops bcm_qspi_mem_ops = {
1264*4882a593Smuzhiyun 	.exec_op = bcm_qspi_exec_mem_op,
1265*4882a593Smuzhiyun };
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun struct bcm_qspi_data {
1268*4882a593Smuzhiyun 	bool	has_mspi_rev;
1269*4882a593Smuzhiyun 	bool	has_spcr3_sysclk;
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun static const struct bcm_qspi_data bcm_qspi_no_rev_data = {
1273*4882a593Smuzhiyun 	.has_mspi_rev	= false,
1274*4882a593Smuzhiyun 	.has_spcr3_sysclk = false,
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun static const struct bcm_qspi_data bcm_qspi_rev_data = {
1278*4882a593Smuzhiyun 	.has_mspi_rev	= true,
1279*4882a593Smuzhiyun 	.has_spcr3_sysclk = false,
1280*4882a593Smuzhiyun };
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun static const struct bcm_qspi_data bcm_qspi_spcr3_data = {
1283*4882a593Smuzhiyun 	.has_mspi_rev	= true,
1284*4882a593Smuzhiyun 	.has_spcr3_sysclk = true,
1285*4882a593Smuzhiyun };
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun static const struct of_device_id bcm_qspi_of_match[] = {
1288*4882a593Smuzhiyun 	{
1289*4882a593Smuzhiyun 		.compatible = "brcm,spi-bcm7445-qspi",
1290*4882a593Smuzhiyun 		.data = &bcm_qspi_rev_data,
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	},
1293*4882a593Smuzhiyun 	{
1294*4882a593Smuzhiyun 		.compatible = "brcm,spi-bcm-qspi",
1295*4882a593Smuzhiyun 		.data = &bcm_qspi_no_rev_data,
1296*4882a593Smuzhiyun 	},
1297*4882a593Smuzhiyun 	{
1298*4882a593Smuzhiyun 		.compatible = "brcm,spi-bcm7216-qspi",
1299*4882a593Smuzhiyun 		.data = &bcm_qspi_spcr3_data,
1300*4882a593Smuzhiyun 	},
1301*4882a593Smuzhiyun 	{
1302*4882a593Smuzhiyun 		.compatible = "brcm,spi-bcm7278-qspi",
1303*4882a593Smuzhiyun 		.data = &bcm_qspi_spcr3_data,
1304*4882a593Smuzhiyun 	},
1305*4882a593Smuzhiyun 	{},
1306*4882a593Smuzhiyun };
1307*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcm_qspi_of_match);
1308*4882a593Smuzhiyun 
bcm_qspi_probe(struct platform_device * pdev,struct bcm_qspi_soc_intc * soc_intc)1309*4882a593Smuzhiyun int bcm_qspi_probe(struct platform_device *pdev,
1310*4882a593Smuzhiyun 		   struct bcm_qspi_soc_intc *soc_intc)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun 	const struct of_device_id *of_id = NULL;
1313*4882a593Smuzhiyun 	const struct bcm_qspi_data *data;
1314*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1315*4882a593Smuzhiyun 	struct bcm_qspi *qspi;
1316*4882a593Smuzhiyun 	struct spi_master *master;
1317*4882a593Smuzhiyun 	struct resource *res;
1318*4882a593Smuzhiyun 	int irq, ret = 0, num_ints = 0;
1319*4882a593Smuzhiyun 	u32 val;
1320*4882a593Smuzhiyun 	u32 rev = 0;
1321*4882a593Smuzhiyun 	const char *name = NULL;
1322*4882a593Smuzhiyun 	int num_irqs = ARRAY_SIZE(qspi_irq_tab);
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	/* We only support device-tree instantiation */
1325*4882a593Smuzhiyun 	if (!dev->of_node)
1326*4882a593Smuzhiyun 		return -ENODEV;
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	of_id = of_match_node(bcm_qspi_of_match, dev->of_node);
1329*4882a593Smuzhiyun 	if (!of_id)
1330*4882a593Smuzhiyun 		return -ENODEV;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	data = of_id->data;
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	master = devm_spi_alloc_master(dev, sizeof(struct bcm_qspi));
1335*4882a593Smuzhiyun 	if (!master) {
1336*4882a593Smuzhiyun 		dev_err(dev, "error allocating spi_master\n");
1337*4882a593Smuzhiyun 		return -ENOMEM;
1338*4882a593Smuzhiyun 	}
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	qspi = spi_master_get_devdata(master);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	qspi->clk = devm_clk_get_optional(&pdev->dev, NULL);
1343*4882a593Smuzhiyun 	if (IS_ERR(qspi->clk))
1344*4882a593Smuzhiyun 		return PTR_ERR(qspi->clk);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	qspi->pdev = pdev;
1347*4882a593Smuzhiyun 	qspi->trans_pos.trans = NULL;
1348*4882a593Smuzhiyun 	qspi->trans_pos.byte = 0;
1349*4882a593Smuzhiyun 	qspi->trans_pos.mspi_last_trans = true;
1350*4882a593Smuzhiyun 	qspi->master = master;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	master->bus_num = -1;
1353*4882a593Smuzhiyun 	master->mode_bits = SPI_CPHA | SPI_CPOL | SPI_RX_DUAL | SPI_RX_QUAD;
1354*4882a593Smuzhiyun 	master->setup = bcm_qspi_setup;
1355*4882a593Smuzhiyun 	master->transfer_one = bcm_qspi_transfer_one;
1356*4882a593Smuzhiyun 	master->mem_ops = &bcm_qspi_mem_ops;
1357*4882a593Smuzhiyun 	master->cleanup = bcm_qspi_cleanup;
1358*4882a593Smuzhiyun 	master->dev.of_node = dev->of_node;
1359*4882a593Smuzhiyun 	master->num_chipselect = NUM_CHIPSELECT;
1360*4882a593Smuzhiyun 	master->use_gpio_descriptors = true;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	qspi->big_endian = of_device_is_big_endian(dev->of_node);
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	if (!of_property_read_u32(dev->of_node, "num-cs", &val))
1365*4882a593Smuzhiyun 		master->num_chipselect = val;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hif_mspi");
1368*4882a593Smuzhiyun 	if (!res)
1369*4882a593Smuzhiyun 		res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1370*4882a593Smuzhiyun 						   "mspi");
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	if (res) {
1373*4882a593Smuzhiyun 		qspi->base[MSPI]  = devm_ioremap_resource(dev, res);
1374*4882a593Smuzhiyun 		if (IS_ERR(qspi->base[MSPI]))
1375*4882a593Smuzhiyun 			return PTR_ERR(qspi->base[MSPI]);
1376*4882a593Smuzhiyun 	} else {
1377*4882a593Smuzhiyun 		return 0;
1378*4882a593Smuzhiyun 	}
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "bspi");
1381*4882a593Smuzhiyun 	if (res) {
1382*4882a593Smuzhiyun 		qspi->base[BSPI]  = devm_ioremap_resource(dev, res);
1383*4882a593Smuzhiyun 		if (IS_ERR(qspi->base[BSPI]))
1384*4882a593Smuzhiyun 			return PTR_ERR(qspi->base[BSPI]);
1385*4882a593Smuzhiyun 		qspi->bspi_mode = true;
1386*4882a593Smuzhiyun 	} else {
1387*4882a593Smuzhiyun 		qspi->bspi_mode = false;
1388*4882a593Smuzhiyun 	}
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	dev_info(dev, "using %smspi mode\n", qspi->bspi_mode ? "bspi-" : "");
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cs_reg");
1393*4882a593Smuzhiyun 	if (res) {
1394*4882a593Smuzhiyun 		qspi->base[CHIP_SELECT]  = devm_ioremap_resource(dev, res);
1395*4882a593Smuzhiyun 		if (IS_ERR(qspi->base[CHIP_SELECT]))
1396*4882a593Smuzhiyun 			return PTR_ERR(qspi->base[CHIP_SELECT]);
1397*4882a593Smuzhiyun 	}
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	qspi->dev_ids = kcalloc(num_irqs, sizeof(struct bcm_qspi_dev_id),
1400*4882a593Smuzhiyun 				GFP_KERNEL);
1401*4882a593Smuzhiyun 	if (!qspi->dev_ids)
1402*4882a593Smuzhiyun 		return -ENOMEM;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	/*
1405*4882a593Smuzhiyun 	 * Some SoCs integrate spi controller (e.g., its interrupt bits)
1406*4882a593Smuzhiyun 	 * in specific ways
1407*4882a593Smuzhiyun 	 */
1408*4882a593Smuzhiyun 	if (soc_intc) {
1409*4882a593Smuzhiyun 		qspi->soc_intc = soc_intc;
1410*4882a593Smuzhiyun 		soc_intc->bcm_qspi_int_set(soc_intc, MSPI_DONE, true);
1411*4882a593Smuzhiyun 	} else {
1412*4882a593Smuzhiyun 		qspi->soc_intc = NULL;
1413*4882a593Smuzhiyun 	}
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	if (qspi->clk) {
1416*4882a593Smuzhiyun 		ret = clk_prepare_enable(qspi->clk);
1417*4882a593Smuzhiyun 		if (ret) {
1418*4882a593Smuzhiyun 			dev_err(dev, "failed to prepare clock\n");
1419*4882a593Smuzhiyun 			goto qspi_probe_err;
1420*4882a593Smuzhiyun 		}
1421*4882a593Smuzhiyun 		qspi->base_clk = clk_get_rate(qspi->clk);
1422*4882a593Smuzhiyun 	} else {
1423*4882a593Smuzhiyun 		qspi->base_clk = MSPI_BASE_FREQ;
1424*4882a593Smuzhiyun 	}
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	if (data->has_mspi_rev) {
1427*4882a593Smuzhiyun 		rev = bcm_qspi_read(qspi, MSPI, MSPI_REV);
1428*4882a593Smuzhiyun 		/* some older revs do not have a MSPI_REV register */
1429*4882a593Smuzhiyun 		if ((rev & 0xff) == 0xff)
1430*4882a593Smuzhiyun 			rev = 0;
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	qspi->mspi_maj_rev = (rev >> 4) & 0xf;
1434*4882a593Smuzhiyun 	qspi->mspi_min_rev = rev & 0xf;
1435*4882a593Smuzhiyun 	qspi->mspi_spcr3_sysclk = data->has_spcr3_sysclk;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	qspi->max_speed_hz = qspi->base_clk / (bcm_qspi_spbr_min(qspi) * 2);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	/*
1440*4882a593Smuzhiyun 	 * On SW resets it is possible to have the mask still enabled
1441*4882a593Smuzhiyun 	 * Need to disable the mask and clear the status while we init
1442*4882a593Smuzhiyun 	 */
1443*4882a593Smuzhiyun 	bcm_qspi_hw_uninit(qspi);
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	for (val = 0; val < num_irqs; val++) {
1446*4882a593Smuzhiyun 		irq = -1;
1447*4882a593Smuzhiyun 		name = qspi_irq_tab[val].irq_name;
1448*4882a593Smuzhiyun 		if (qspi_irq_tab[val].irq_source == SINGLE_L2) {
1449*4882a593Smuzhiyun 			/* get the l2 interrupts */
1450*4882a593Smuzhiyun 			irq = platform_get_irq_byname_optional(pdev, name);
1451*4882a593Smuzhiyun 		} else if (!num_ints && soc_intc) {
1452*4882a593Smuzhiyun 			/* all mspi, bspi intrs muxed to one L1 intr */
1453*4882a593Smuzhiyun 			irq = platform_get_irq(pdev, 0);
1454*4882a593Smuzhiyun 		}
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 		if (irq  >= 0) {
1457*4882a593Smuzhiyun 			ret = devm_request_irq(&pdev->dev, irq,
1458*4882a593Smuzhiyun 					       qspi_irq_tab[val].irq_handler, 0,
1459*4882a593Smuzhiyun 					       name,
1460*4882a593Smuzhiyun 					       &qspi->dev_ids[val]);
1461*4882a593Smuzhiyun 			if (ret < 0) {
1462*4882a593Smuzhiyun 				dev_err(&pdev->dev, "IRQ %s not found\n", name);
1463*4882a593Smuzhiyun 				goto qspi_unprepare_err;
1464*4882a593Smuzhiyun 			}
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 			qspi->dev_ids[val].dev = qspi;
1467*4882a593Smuzhiyun 			qspi->dev_ids[val].irqp = &qspi_irq_tab[val];
1468*4882a593Smuzhiyun 			num_ints++;
1469*4882a593Smuzhiyun 			dev_dbg(&pdev->dev, "registered IRQ %s %d\n",
1470*4882a593Smuzhiyun 				qspi_irq_tab[val].irq_name,
1471*4882a593Smuzhiyun 				irq);
1472*4882a593Smuzhiyun 		}
1473*4882a593Smuzhiyun 	}
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	if (!num_ints) {
1476*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no IRQs registered, cannot init driver\n");
1477*4882a593Smuzhiyun 		ret = -EINVAL;
1478*4882a593Smuzhiyun 		goto qspi_unprepare_err;
1479*4882a593Smuzhiyun 	}
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	bcm_qspi_hw_init(qspi);
1482*4882a593Smuzhiyun 	init_completion(&qspi->mspi_done);
1483*4882a593Smuzhiyun 	init_completion(&qspi->bspi_done);
1484*4882a593Smuzhiyun 	qspi->curr_cs = -1;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	platform_set_drvdata(pdev, qspi);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	qspi->xfer_mode.width = -1;
1489*4882a593Smuzhiyun 	qspi->xfer_mode.addrlen = -1;
1490*4882a593Smuzhiyun 	qspi->xfer_mode.hp = -1;
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	ret = spi_register_master(master);
1493*4882a593Smuzhiyun 	if (ret < 0) {
1494*4882a593Smuzhiyun 		dev_err(dev, "can't register master\n");
1495*4882a593Smuzhiyun 		goto qspi_reg_err;
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	return 0;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun qspi_reg_err:
1501*4882a593Smuzhiyun 	bcm_qspi_hw_uninit(qspi);
1502*4882a593Smuzhiyun qspi_unprepare_err:
1503*4882a593Smuzhiyun 	clk_disable_unprepare(qspi->clk);
1504*4882a593Smuzhiyun qspi_probe_err:
1505*4882a593Smuzhiyun 	kfree(qspi->dev_ids);
1506*4882a593Smuzhiyun 	return ret;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun /* probe function to be called by SoC specific platform driver probe */
1509*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_qspi_probe);
1510*4882a593Smuzhiyun 
bcm_qspi_remove(struct platform_device * pdev)1511*4882a593Smuzhiyun int bcm_qspi_remove(struct platform_device *pdev)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun 	struct bcm_qspi *qspi = platform_get_drvdata(pdev);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	spi_unregister_master(qspi->master);
1516*4882a593Smuzhiyun 	bcm_qspi_hw_uninit(qspi);
1517*4882a593Smuzhiyun 	clk_disable_unprepare(qspi->clk);
1518*4882a593Smuzhiyun 	kfree(qspi->dev_ids);
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	return 0;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun /* function to be called by SoC specific platform driver remove() */
1523*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_qspi_remove);
1524*4882a593Smuzhiyun 
bcm_qspi_suspend(struct device * dev)1525*4882a593Smuzhiyun static int __maybe_unused bcm_qspi_suspend(struct device *dev)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun 	struct bcm_qspi *qspi = dev_get_drvdata(dev);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	/* store the override strap value */
1530*4882a593Smuzhiyun 	if (!bcm_qspi_bspi_ver_three(qspi))
1531*4882a593Smuzhiyun 		qspi->s3_strap_override_ctrl =
1532*4882a593Smuzhiyun 			bcm_qspi_read(qspi, BSPI, BSPI_STRAP_OVERRIDE_CTRL);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	spi_master_suspend(qspi->master);
1535*4882a593Smuzhiyun 	clk_disable_unprepare(qspi->clk);
1536*4882a593Smuzhiyun 	bcm_qspi_hw_uninit(qspi);
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	return 0;
1539*4882a593Smuzhiyun };
1540*4882a593Smuzhiyun 
bcm_qspi_resume(struct device * dev)1541*4882a593Smuzhiyun static int __maybe_unused bcm_qspi_resume(struct device *dev)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun 	struct bcm_qspi *qspi = dev_get_drvdata(dev);
1544*4882a593Smuzhiyun 	int ret = 0;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	bcm_qspi_hw_init(qspi);
1547*4882a593Smuzhiyun 	bcm_qspi_chip_select(qspi, qspi->curr_cs);
1548*4882a593Smuzhiyun 	if (qspi->soc_intc)
1549*4882a593Smuzhiyun 		/* enable MSPI interrupt */
1550*4882a593Smuzhiyun 		qspi->soc_intc->bcm_qspi_int_set(qspi->soc_intc, MSPI_DONE,
1551*4882a593Smuzhiyun 						 true);
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	ret = clk_prepare_enable(qspi->clk);
1554*4882a593Smuzhiyun 	if (!ret)
1555*4882a593Smuzhiyun 		spi_master_resume(qspi->master);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	return ret;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun SIMPLE_DEV_PM_OPS(bcm_qspi_pm_ops, bcm_qspi_suspend, bcm_qspi_resume);
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun /* pm_ops to be called by SoC specific platform driver */
1563*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_qspi_pm_ops);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun MODULE_AUTHOR("Kamal Dasu");
1566*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom QSPI driver");
1567*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1568*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
1569