xref: /OK3568_Linux_fs/kernel/drivers/spi/spi-au1550.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * au1550 psc spi controller driver
4*4882a593Smuzhiyun  * may work also with au1200, au1210, au1250
5*4882a593Smuzhiyun  * will not work on au1000, au1100 and au1500 (no full spi controller there)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2006 ATRON electronic GmbH
8*4882a593Smuzhiyun  * Author: Jan Nikitenko <jan.nikitenko@gmail.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/resource.h>
19*4882a593Smuzhiyun #include <linux/spi/spi.h>
20*4882a593Smuzhiyun #include <linux/spi/spi_bitbang.h>
21*4882a593Smuzhiyun #include <linux/dma-mapping.h>
22*4882a593Smuzhiyun #include <linux/completion.h>
23*4882a593Smuzhiyun #include <asm/mach-au1x00/au1000.h>
24*4882a593Smuzhiyun #include <asm/mach-au1x00/au1xxx_psc.h>
25*4882a593Smuzhiyun #include <asm/mach-au1x00/au1xxx_dbdma.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <asm/mach-au1x00/au1550_spi.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static unsigned usedma = 1;
30*4882a593Smuzhiyun module_param(usedma, uint, 0644);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun #define AU1550_SPI_DEBUG_LOOPBACK
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define AU1550_SPI_DBDMA_DESCRIPTORS 1
38*4882a593Smuzhiyun #define AU1550_SPI_DMA_RXTMP_MINSIZE 2048U
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct au1550_spi {
41*4882a593Smuzhiyun 	struct spi_bitbang bitbang;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	volatile psc_spi_t __iomem *regs;
44*4882a593Smuzhiyun 	int irq;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	unsigned len;
47*4882a593Smuzhiyun 	unsigned tx_count;
48*4882a593Smuzhiyun 	unsigned rx_count;
49*4882a593Smuzhiyun 	const u8 *tx;
50*4882a593Smuzhiyun 	u8 *rx;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	void (*rx_word)(struct au1550_spi *hw);
53*4882a593Smuzhiyun 	void (*tx_word)(struct au1550_spi *hw);
54*4882a593Smuzhiyun 	int (*txrx_bufs)(struct spi_device *spi, struct spi_transfer *t);
55*4882a593Smuzhiyun 	irqreturn_t (*irq_callback)(struct au1550_spi *hw);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	struct completion master_done;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	unsigned usedma;
60*4882a593Smuzhiyun 	u32 dma_tx_id;
61*4882a593Smuzhiyun 	u32 dma_rx_id;
62*4882a593Smuzhiyun 	u32 dma_tx_ch;
63*4882a593Smuzhiyun 	u32 dma_rx_ch;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	u8 *dma_rx_tmpbuf;
66*4882a593Smuzhiyun 	unsigned dma_rx_tmpbuf_size;
67*4882a593Smuzhiyun 	u32 dma_rx_tmpbuf_addr;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	struct spi_master *master;
70*4882a593Smuzhiyun 	struct device *dev;
71*4882a593Smuzhiyun 	struct au1550_spi_info *pdata;
72*4882a593Smuzhiyun 	struct resource *ioarea;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* we use an 8-bit memory device for dma transfers to/from spi fifo */
77*4882a593Smuzhiyun static dbdev_tab_t au1550_spi_mem_dbdev =
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	.dev_id			= DBDMA_MEM_CHAN,
80*4882a593Smuzhiyun 	.dev_flags		= DEV_FLAGS_ANYUSE|DEV_FLAGS_SYNC,
81*4882a593Smuzhiyun 	.dev_tsize		= 0,
82*4882a593Smuzhiyun 	.dev_devwidth		= 8,
83*4882a593Smuzhiyun 	.dev_physaddr		= 0x00000000,
84*4882a593Smuzhiyun 	.dev_intlevel		= 0,
85*4882a593Smuzhiyun 	.dev_intpolarity	= 0
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static int ddma_memid;	/* id to above mem dma device */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static void au1550_spi_bits_handlers_set(struct au1550_spi *hw, int bpw);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  *  compute BRG and DIV bits to setup spi clock based on main input clock rate
95*4882a593Smuzhiyun  *  that was specified in platform data structure
96*4882a593Smuzhiyun  *  according to au1550 datasheet:
97*4882a593Smuzhiyun  *    psc_tempclk = psc_mainclk / (2 << DIV)
98*4882a593Smuzhiyun  *    spiclk = psc_tempclk / (2 * (BRG + 1))
99*4882a593Smuzhiyun  *    BRG valid range is 4..63
100*4882a593Smuzhiyun  *    DIV valid range is 0..3
101*4882a593Smuzhiyun  */
au1550_spi_baudcfg(struct au1550_spi * hw,unsigned speed_hz)102*4882a593Smuzhiyun static u32 au1550_spi_baudcfg(struct au1550_spi *hw, unsigned speed_hz)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	u32 mainclk_hz = hw->pdata->mainclk_hz;
105*4882a593Smuzhiyun 	u32 div, brg;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	for (div = 0; div < 4; div++) {
108*4882a593Smuzhiyun 		brg = mainclk_hz / speed_hz / (4 << div);
109*4882a593Smuzhiyun 		/* now we have BRG+1 in brg, so count with that */
110*4882a593Smuzhiyun 		if (brg < (4 + 1)) {
111*4882a593Smuzhiyun 			brg = (4 + 1);	/* speed_hz too big */
112*4882a593Smuzhiyun 			break;		/* set lowest brg (div is == 0) */
113*4882a593Smuzhiyun 		}
114*4882a593Smuzhiyun 		if (brg <= (63 + 1))
115*4882a593Smuzhiyun 			break;		/* we have valid brg and div */
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 	if (div == 4) {
118*4882a593Smuzhiyun 		div = 3;		/* speed_hz too small */
119*4882a593Smuzhiyun 		brg = (63 + 1);		/* set highest brg and div */
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 	brg--;
122*4882a593Smuzhiyun 	return PSC_SPICFG_SET_BAUD(brg) | PSC_SPICFG_SET_DIV(div);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
au1550_spi_mask_ack_all(struct au1550_spi * hw)125*4882a593Smuzhiyun static inline void au1550_spi_mask_ack_all(struct au1550_spi *hw)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	hw->regs->psc_spimsk =
128*4882a593Smuzhiyun 		  PSC_SPIMSK_MM | PSC_SPIMSK_RR | PSC_SPIMSK_RO
129*4882a593Smuzhiyun 		| PSC_SPIMSK_RU | PSC_SPIMSK_TR | PSC_SPIMSK_TO
130*4882a593Smuzhiyun 		| PSC_SPIMSK_TU | PSC_SPIMSK_SD | PSC_SPIMSK_MD;
131*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	hw->regs->psc_spievent =
134*4882a593Smuzhiyun 		  PSC_SPIEVNT_MM | PSC_SPIEVNT_RR | PSC_SPIEVNT_RO
135*4882a593Smuzhiyun 		| PSC_SPIEVNT_RU | PSC_SPIEVNT_TR | PSC_SPIEVNT_TO
136*4882a593Smuzhiyun 		| PSC_SPIEVNT_TU | PSC_SPIEVNT_SD | PSC_SPIEVNT_MD;
137*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
au1550_spi_reset_fifos(struct au1550_spi * hw)140*4882a593Smuzhiyun static void au1550_spi_reset_fifos(struct au1550_spi *hw)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	u32 pcr;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	hw->regs->psc_spipcr = PSC_SPIPCR_RC | PSC_SPIPCR_TC;
145*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
146*4882a593Smuzhiyun 	do {
147*4882a593Smuzhiyun 		pcr = hw->regs->psc_spipcr;
148*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
149*4882a593Smuzhiyun 	} while (pcr != 0);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun  * dma transfers are used for the most common spi word size of 8-bits
154*4882a593Smuzhiyun  * we cannot easily change already set up dma channels' width, so if we wanted
155*4882a593Smuzhiyun  * dma support for more than 8-bit words (up to 24 bits), we would need to
156*4882a593Smuzhiyun  * setup dma channels from scratch on each spi transfer, based on bits_per_word
157*4882a593Smuzhiyun  * instead we have pre set up 8 bit dma channels supporting spi 4 to 8 bits
158*4882a593Smuzhiyun  * transfers, and 9 to 24 bits spi transfers will be done in pio irq based mode
159*4882a593Smuzhiyun  * callbacks to handle dma or pio are set up in au1550_spi_bits_handlers_set()
160*4882a593Smuzhiyun  */
au1550_spi_chipsel(struct spi_device * spi,int value)161*4882a593Smuzhiyun static void au1550_spi_chipsel(struct spi_device *spi, int value)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct au1550_spi *hw = spi_master_get_devdata(spi->master);
164*4882a593Smuzhiyun 	unsigned cspol = spi->mode & SPI_CS_HIGH ? 1 : 0;
165*4882a593Smuzhiyun 	u32 cfg, stat;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	switch (value) {
168*4882a593Smuzhiyun 	case BITBANG_CS_INACTIVE:
169*4882a593Smuzhiyun 		if (hw->pdata->deactivate_cs)
170*4882a593Smuzhiyun 			hw->pdata->deactivate_cs(hw->pdata, spi->chip_select,
171*4882a593Smuzhiyun 					cspol);
172*4882a593Smuzhiyun 		break;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	case BITBANG_CS_ACTIVE:
175*4882a593Smuzhiyun 		au1550_spi_bits_handlers_set(hw, spi->bits_per_word);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 		cfg = hw->regs->psc_spicfg;
178*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
179*4882a593Smuzhiyun 		hw->regs->psc_spicfg = cfg & ~PSC_SPICFG_DE_ENABLE;
180*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		if (spi->mode & SPI_CPOL)
183*4882a593Smuzhiyun 			cfg |= PSC_SPICFG_BI;
184*4882a593Smuzhiyun 		else
185*4882a593Smuzhiyun 			cfg &= ~PSC_SPICFG_BI;
186*4882a593Smuzhiyun 		if (spi->mode & SPI_CPHA)
187*4882a593Smuzhiyun 			cfg &= ~PSC_SPICFG_CDE;
188*4882a593Smuzhiyun 		else
189*4882a593Smuzhiyun 			cfg |= PSC_SPICFG_CDE;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		if (spi->mode & SPI_LSB_FIRST)
192*4882a593Smuzhiyun 			cfg |= PSC_SPICFG_MLF;
193*4882a593Smuzhiyun 		else
194*4882a593Smuzhiyun 			cfg &= ~PSC_SPICFG_MLF;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		if (hw->usedma && spi->bits_per_word <= 8)
197*4882a593Smuzhiyun 			cfg &= ~PSC_SPICFG_DD_DISABLE;
198*4882a593Smuzhiyun 		else
199*4882a593Smuzhiyun 			cfg |= PSC_SPICFG_DD_DISABLE;
200*4882a593Smuzhiyun 		cfg = PSC_SPICFG_CLR_LEN(cfg);
201*4882a593Smuzhiyun 		cfg |= PSC_SPICFG_SET_LEN(spi->bits_per_word);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		cfg = PSC_SPICFG_CLR_BAUD(cfg);
204*4882a593Smuzhiyun 		cfg &= ~PSC_SPICFG_SET_DIV(3);
205*4882a593Smuzhiyun 		cfg |= au1550_spi_baudcfg(hw, spi->max_speed_hz);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		hw->regs->psc_spicfg = cfg | PSC_SPICFG_DE_ENABLE;
208*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
209*4882a593Smuzhiyun 		do {
210*4882a593Smuzhiyun 			stat = hw->regs->psc_spistat;
211*4882a593Smuzhiyun 			wmb(); /* drain writebuffer */
212*4882a593Smuzhiyun 		} while ((stat & PSC_SPISTAT_DR) == 0);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		if (hw->pdata->activate_cs)
215*4882a593Smuzhiyun 			hw->pdata->activate_cs(hw->pdata, spi->chip_select,
216*4882a593Smuzhiyun 					cspol);
217*4882a593Smuzhiyun 		break;
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
au1550_spi_setupxfer(struct spi_device * spi,struct spi_transfer * t)221*4882a593Smuzhiyun static int au1550_spi_setupxfer(struct spi_device *spi, struct spi_transfer *t)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct au1550_spi *hw = spi_master_get_devdata(spi->master);
224*4882a593Smuzhiyun 	unsigned bpw, hz;
225*4882a593Smuzhiyun 	u32 cfg, stat;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (t) {
228*4882a593Smuzhiyun 		bpw = t->bits_per_word;
229*4882a593Smuzhiyun 		hz = t->speed_hz;
230*4882a593Smuzhiyun 	} else {
231*4882a593Smuzhiyun 		bpw = spi->bits_per_word;
232*4882a593Smuzhiyun 		hz = spi->max_speed_hz;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (!hz)
236*4882a593Smuzhiyun 		return -EINVAL;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	au1550_spi_bits_handlers_set(hw, spi->bits_per_word);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	cfg = hw->regs->psc_spicfg;
241*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
242*4882a593Smuzhiyun 	hw->regs->psc_spicfg = cfg & ~PSC_SPICFG_DE_ENABLE;
243*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	if (hw->usedma && bpw <= 8)
246*4882a593Smuzhiyun 		cfg &= ~PSC_SPICFG_DD_DISABLE;
247*4882a593Smuzhiyun 	else
248*4882a593Smuzhiyun 		cfg |= PSC_SPICFG_DD_DISABLE;
249*4882a593Smuzhiyun 	cfg = PSC_SPICFG_CLR_LEN(cfg);
250*4882a593Smuzhiyun 	cfg |= PSC_SPICFG_SET_LEN(bpw);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	cfg = PSC_SPICFG_CLR_BAUD(cfg);
253*4882a593Smuzhiyun 	cfg &= ~PSC_SPICFG_SET_DIV(3);
254*4882a593Smuzhiyun 	cfg |= au1550_spi_baudcfg(hw, hz);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	hw->regs->psc_spicfg = cfg;
257*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (cfg & PSC_SPICFG_DE_ENABLE) {
260*4882a593Smuzhiyun 		do {
261*4882a593Smuzhiyun 			stat = hw->regs->psc_spistat;
262*4882a593Smuzhiyun 			wmb(); /* drain writebuffer */
263*4882a593Smuzhiyun 		} while ((stat & PSC_SPISTAT_DR) == 0);
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	au1550_spi_reset_fifos(hw);
267*4882a593Smuzhiyun 	au1550_spi_mask_ack_all(hw);
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun  * for dma spi transfers, we have to setup rx channel, otherwise there is
273*4882a593Smuzhiyun  * no reliable way how to recognize that spi transfer is done
274*4882a593Smuzhiyun  * dma complete callbacks are called before real spi transfer is finished
275*4882a593Smuzhiyun  * and if only tx dma channel is set up (and rx fifo overflow event masked)
276*4882a593Smuzhiyun  * spi master done event irq is not generated unless rx fifo is empty (emptied)
277*4882a593Smuzhiyun  * so we need rx tmp buffer to use for rx dma if user does not provide one
278*4882a593Smuzhiyun  */
au1550_spi_dma_rxtmp_alloc(struct au1550_spi * hw,unsigned size)279*4882a593Smuzhiyun static int au1550_spi_dma_rxtmp_alloc(struct au1550_spi *hw, unsigned size)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	hw->dma_rx_tmpbuf = kmalloc(size, GFP_KERNEL);
282*4882a593Smuzhiyun 	if (!hw->dma_rx_tmpbuf)
283*4882a593Smuzhiyun 		return -ENOMEM;
284*4882a593Smuzhiyun 	hw->dma_rx_tmpbuf_size = size;
285*4882a593Smuzhiyun 	hw->dma_rx_tmpbuf_addr = dma_map_single(hw->dev, hw->dma_rx_tmpbuf,
286*4882a593Smuzhiyun 			size, DMA_FROM_DEVICE);
287*4882a593Smuzhiyun 	if (dma_mapping_error(hw->dev, hw->dma_rx_tmpbuf_addr)) {
288*4882a593Smuzhiyun 		kfree(hw->dma_rx_tmpbuf);
289*4882a593Smuzhiyun 		hw->dma_rx_tmpbuf = 0;
290*4882a593Smuzhiyun 		hw->dma_rx_tmpbuf_size = 0;
291*4882a593Smuzhiyun 		return -EFAULT;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 	return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
au1550_spi_dma_rxtmp_free(struct au1550_spi * hw)296*4882a593Smuzhiyun static void au1550_spi_dma_rxtmp_free(struct au1550_spi *hw)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	dma_unmap_single(hw->dev, hw->dma_rx_tmpbuf_addr,
299*4882a593Smuzhiyun 			hw->dma_rx_tmpbuf_size, DMA_FROM_DEVICE);
300*4882a593Smuzhiyun 	kfree(hw->dma_rx_tmpbuf);
301*4882a593Smuzhiyun 	hw->dma_rx_tmpbuf = 0;
302*4882a593Smuzhiyun 	hw->dma_rx_tmpbuf_size = 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
au1550_spi_dma_txrxb(struct spi_device * spi,struct spi_transfer * t)305*4882a593Smuzhiyun static int au1550_spi_dma_txrxb(struct spi_device *spi, struct spi_transfer *t)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct au1550_spi *hw = spi_master_get_devdata(spi->master);
308*4882a593Smuzhiyun 	dma_addr_t dma_tx_addr;
309*4882a593Smuzhiyun 	dma_addr_t dma_rx_addr;
310*4882a593Smuzhiyun 	u32 res;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	hw->len = t->len;
313*4882a593Smuzhiyun 	hw->tx_count = 0;
314*4882a593Smuzhiyun 	hw->rx_count = 0;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	hw->tx = t->tx_buf;
317*4882a593Smuzhiyun 	hw->rx = t->rx_buf;
318*4882a593Smuzhiyun 	dma_tx_addr = t->tx_dma;
319*4882a593Smuzhiyun 	dma_rx_addr = t->rx_dma;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/*
322*4882a593Smuzhiyun 	 * check if buffers are already dma mapped, map them otherwise:
323*4882a593Smuzhiyun 	 * - first map the TX buffer, so cache data gets written to memory
324*4882a593Smuzhiyun 	 * - then map the RX buffer, so that cache entries (with
325*4882a593Smuzhiyun 	 *   soon-to-be-stale data) get removed
326*4882a593Smuzhiyun 	 * use rx buffer in place of tx if tx buffer was not provided
327*4882a593Smuzhiyun 	 * use temp rx buffer (preallocated or realloc to fit) for rx dma
328*4882a593Smuzhiyun 	 */
329*4882a593Smuzhiyun 	if (t->tx_buf) {
330*4882a593Smuzhiyun 		if (t->tx_dma == 0) {	/* if DMA_ADDR_INVALID, map it */
331*4882a593Smuzhiyun 			dma_tx_addr = dma_map_single(hw->dev,
332*4882a593Smuzhiyun 					(void *)t->tx_buf,
333*4882a593Smuzhiyun 					t->len, DMA_TO_DEVICE);
334*4882a593Smuzhiyun 			if (dma_mapping_error(hw->dev, dma_tx_addr))
335*4882a593Smuzhiyun 				dev_err(hw->dev, "tx dma map error\n");
336*4882a593Smuzhiyun 		}
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (t->rx_buf) {
340*4882a593Smuzhiyun 		if (t->rx_dma == 0) {	/* if DMA_ADDR_INVALID, map it */
341*4882a593Smuzhiyun 			dma_rx_addr = dma_map_single(hw->dev,
342*4882a593Smuzhiyun 					(void *)t->rx_buf,
343*4882a593Smuzhiyun 					t->len, DMA_FROM_DEVICE);
344*4882a593Smuzhiyun 			if (dma_mapping_error(hw->dev, dma_rx_addr))
345*4882a593Smuzhiyun 				dev_err(hw->dev, "rx dma map error\n");
346*4882a593Smuzhiyun 		}
347*4882a593Smuzhiyun 	} else {
348*4882a593Smuzhiyun 		if (t->len > hw->dma_rx_tmpbuf_size) {
349*4882a593Smuzhiyun 			int ret;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 			au1550_spi_dma_rxtmp_free(hw);
352*4882a593Smuzhiyun 			ret = au1550_spi_dma_rxtmp_alloc(hw, max(t->len,
353*4882a593Smuzhiyun 					AU1550_SPI_DMA_RXTMP_MINSIZE));
354*4882a593Smuzhiyun 			if (ret < 0)
355*4882a593Smuzhiyun 				return ret;
356*4882a593Smuzhiyun 		}
357*4882a593Smuzhiyun 		hw->rx = hw->dma_rx_tmpbuf;
358*4882a593Smuzhiyun 		dma_rx_addr = hw->dma_rx_tmpbuf_addr;
359*4882a593Smuzhiyun 		dma_sync_single_for_device(hw->dev, dma_rx_addr,
360*4882a593Smuzhiyun 			t->len, DMA_FROM_DEVICE);
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (!t->tx_buf) {
364*4882a593Smuzhiyun 		dma_sync_single_for_device(hw->dev, dma_rx_addr,
365*4882a593Smuzhiyun 				t->len, DMA_BIDIRECTIONAL);
366*4882a593Smuzhiyun 		hw->tx = hw->rx;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* put buffers on the ring */
370*4882a593Smuzhiyun 	res = au1xxx_dbdma_put_dest(hw->dma_rx_ch, virt_to_phys(hw->rx),
371*4882a593Smuzhiyun 				    t->len, DDMA_FLAGS_IE);
372*4882a593Smuzhiyun 	if (!res)
373*4882a593Smuzhiyun 		dev_err(hw->dev, "rx dma put dest error\n");
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	res = au1xxx_dbdma_put_source(hw->dma_tx_ch, virt_to_phys(hw->tx),
376*4882a593Smuzhiyun 				      t->len, DDMA_FLAGS_IE);
377*4882a593Smuzhiyun 	if (!res)
378*4882a593Smuzhiyun 		dev_err(hw->dev, "tx dma put source error\n");
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	au1xxx_dbdma_start(hw->dma_rx_ch);
381*4882a593Smuzhiyun 	au1xxx_dbdma_start(hw->dma_tx_ch);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* by default enable nearly all events interrupt */
384*4882a593Smuzhiyun 	hw->regs->psc_spimsk = PSC_SPIMSK_SD;
385*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/* start the transfer */
388*4882a593Smuzhiyun 	hw->regs->psc_spipcr = PSC_SPIPCR_MS;
389*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	wait_for_completion(&hw->master_done);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	au1xxx_dbdma_stop(hw->dma_tx_ch);
394*4882a593Smuzhiyun 	au1xxx_dbdma_stop(hw->dma_rx_ch);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (!t->rx_buf) {
397*4882a593Smuzhiyun 		/* using the temporal preallocated and premapped buffer */
398*4882a593Smuzhiyun 		dma_sync_single_for_cpu(hw->dev, dma_rx_addr, t->len,
399*4882a593Smuzhiyun 			DMA_FROM_DEVICE);
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 	/* unmap buffers if mapped above */
402*4882a593Smuzhiyun 	if (t->rx_buf && t->rx_dma == 0 )
403*4882a593Smuzhiyun 		dma_unmap_single(hw->dev, dma_rx_addr, t->len,
404*4882a593Smuzhiyun 			DMA_FROM_DEVICE);
405*4882a593Smuzhiyun 	if (t->tx_buf && t->tx_dma == 0 )
406*4882a593Smuzhiyun 		dma_unmap_single(hw->dev, dma_tx_addr, t->len,
407*4882a593Smuzhiyun 			DMA_TO_DEVICE);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return hw->rx_count < hw->tx_count ? hw->rx_count : hw->tx_count;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
au1550_spi_dma_irq_callback(struct au1550_spi * hw)412*4882a593Smuzhiyun static irqreturn_t au1550_spi_dma_irq_callback(struct au1550_spi *hw)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	u32 stat, evnt;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	stat = hw->regs->psc_spistat;
417*4882a593Smuzhiyun 	evnt = hw->regs->psc_spievent;
418*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
419*4882a593Smuzhiyun 	if ((stat & PSC_SPISTAT_DI) == 0) {
420*4882a593Smuzhiyun 		dev_err(hw->dev, "Unexpected IRQ!\n");
421*4882a593Smuzhiyun 		return IRQ_NONE;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if ((evnt & (PSC_SPIEVNT_MM | PSC_SPIEVNT_RO
425*4882a593Smuzhiyun 				| PSC_SPIEVNT_RU | PSC_SPIEVNT_TO
426*4882a593Smuzhiyun 				| PSC_SPIEVNT_TU | PSC_SPIEVNT_SD))
427*4882a593Smuzhiyun 			!= 0) {
428*4882a593Smuzhiyun 		/*
429*4882a593Smuzhiyun 		 * due to an spi error we consider transfer as done,
430*4882a593Smuzhiyun 		 * so mask all events until before next transfer start
431*4882a593Smuzhiyun 		 * and stop the possibly running dma immediately
432*4882a593Smuzhiyun 		 */
433*4882a593Smuzhiyun 		au1550_spi_mask_ack_all(hw);
434*4882a593Smuzhiyun 		au1xxx_dbdma_stop(hw->dma_rx_ch);
435*4882a593Smuzhiyun 		au1xxx_dbdma_stop(hw->dma_tx_ch);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		/* get number of transferred bytes */
438*4882a593Smuzhiyun 		hw->rx_count = hw->len - au1xxx_get_dma_residue(hw->dma_rx_ch);
439*4882a593Smuzhiyun 		hw->tx_count = hw->len - au1xxx_get_dma_residue(hw->dma_tx_ch);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		au1xxx_dbdma_reset(hw->dma_rx_ch);
442*4882a593Smuzhiyun 		au1xxx_dbdma_reset(hw->dma_tx_ch);
443*4882a593Smuzhiyun 		au1550_spi_reset_fifos(hw);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		if (evnt == PSC_SPIEVNT_RO)
446*4882a593Smuzhiyun 			dev_err(hw->dev,
447*4882a593Smuzhiyun 				"dma transfer: receive FIFO overflow!\n");
448*4882a593Smuzhiyun 		else
449*4882a593Smuzhiyun 			dev_err(hw->dev,
450*4882a593Smuzhiyun 				"dma transfer: unexpected SPI error "
451*4882a593Smuzhiyun 				"(event=0x%x stat=0x%x)!\n", evnt, stat);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		complete(&hw->master_done);
454*4882a593Smuzhiyun 		return IRQ_HANDLED;
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	if ((evnt & PSC_SPIEVNT_MD) != 0) {
458*4882a593Smuzhiyun 		/* transfer completed successfully */
459*4882a593Smuzhiyun 		au1550_spi_mask_ack_all(hw);
460*4882a593Smuzhiyun 		hw->rx_count = hw->len;
461*4882a593Smuzhiyun 		hw->tx_count = hw->len;
462*4882a593Smuzhiyun 		complete(&hw->master_done);
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 	return IRQ_HANDLED;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /* routines to handle different word sizes in pio mode */
469*4882a593Smuzhiyun #define AU1550_SPI_RX_WORD(size, mask)					\
470*4882a593Smuzhiyun static void au1550_spi_rx_word_##size(struct au1550_spi *hw)		\
471*4882a593Smuzhiyun {									\
472*4882a593Smuzhiyun 	u32 fifoword = hw->regs->psc_spitxrx & (u32)(mask);		\
473*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */					\
474*4882a593Smuzhiyun 	if (hw->rx) {							\
475*4882a593Smuzhiyun 		*(u##size *)hw->rx = (u##size)fifoword;			\
476*4882a593Smuzhiyun 		hw->rx += (size) / 8;					\
477*4882a593Smuzhiyun 	}								\
478*4882a593Smuzhiyun 	hw->rx_count += (size) / 8;					\
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #define AU1550_SPI_TX_WORD(size, mask)					\
482*4882a593Smuzhiyun static void au1550_spi_tx_word_##size(struct au1550_spi *hw)		\
483*4882a593Smuzhiyun {									\
484*4882a593Smuzhiyun 	u32 fifoword = 0;						\
485*4882a593Smuzhiyun 	if (hw->tx) {							\
486*4882a593Smuzhiyun 		fifoword = *(u##size *)hw->tx & (u32)(mask);		\
487*4882a593Smuzhiyun 		hw->tx += (size) / 8;					\
488*4882a593Smuzhiyun 	}								\
489*4882a593Smuzhiyun 	hw->tx_count += (size) / 8;					\
490*4882a593Smuzhiyun 	if (hw->tx_count >= hw->len)					\
491*4882a593Smuzhiyun 		fifoword |= PSC_SPITXRX_LC;				\
492*4882a593Smuzhiyun 	hw->regs->psc_spitxrx = fifoword;				\
493*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */					\
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun AU1550_SPI_RX_WORD(8,0xff)
497*4882a593Smuzhiyun AU1550_SPI_RX_WORD(16,0xffff)
498*4882a593Smuzhiyun AU1550_SPI_RX_WORD(32,0xffffff)
499*4882a593Smuzhiyun AU1550_SPI_TX_WORD(8,0xff)
500*4882a593Smuzhiyun AU1550_SPI_TX_WORD(16,0xffff)
501*4882a593Smuzhiyun AU1550_SPI_TX_WORD(32,0xffffff)
502*4882a593Smuzhiyun 
au1550_spi_pio_txrxb(struct spi_device * spi,struct spi_transfer * t)503*4882a593Smuzhiyun static int au1550_spi_pio_txrxb(struct spi_device *spi, struct spi_transfer *t)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	u32 stat, mask;
506*4882a593Smuzhiyun 	struct au1550_spi *hw = spi_master_get_devdata(spi->master);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	hw->tx = t->tx_buf;
509*4882a593Smuzhiyun 	hw->rx = t->rx_buf;
510*4882a593Smuzhiyun 	hw->len = t->len;
511*4882a593Smuzhiyun 	hw->tx_count = 0;
512*4882a593Smuzhiyun 	hw->rx_count = 0;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* by default enable nearly all events after filling tx fifo */
515*4882a593Smuzhiyun 	mask = PSC_SPIMSK_SD;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	/* fill the transmit FIFO */
518*4882a593Smuzhiyun 	while (hw->tx_count < hw->len) {
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 		hw->tx_word(hw);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		if (hw->tx_count >= hw->len) {
523*4882a593Smuzhiyun 			/* mask tx fifo request interrupt as we are done */
524*4882a593Smuzhiyun 			mask |= PSC_SPIMSK_TR;
525*4882a593Smuzhiyun 		}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		stat = hw->regs->psc_spistat;
528*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
529*4882a593Smuzhiyun 		if (stat & PSC_SPISTAT_TF)
530*4882a593Smuzhiyun 			break;
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	/* enable event interrupts */
534*4882a593Smuzhiyun 	hw->regs->psc_spimsk = mask;
535*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	/* start the transfer */
538*4882a593Smuzhiyun 	hw->regs->psc_spipcr = PSC_SPIPCR_MS;
539*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	wait_for_completion(&hw->master_done);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	return hw->rx_count < hw->tx_count ? hw->rx_count : hw->tx_count;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
au1550_spi_pio_irq_callback(struct au1550_spi * hw)546*4882a593Smuzhiyun static irqreturn_t au1550_spi_pio_irq_callback(struct au1550_spi *hw)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	int busy;
549*4882a593Smuzhiyun 	u32 stat, evnt;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	stat = hw->regs->psc_spistat;
552*4882a593Smuzhiyun 	evnt = hw->regs->psc_spievent;
553*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
554*4882a593Smuzhiyun 	if ((stat & PSC_SPISTAT_DI) == 0) {
555*4882a593Smuzhiyun 		dev_err(hw->dev, "Unexpected IRQ!\n");
556*4882a593Smuzhiyun 		return IRQ_NONE;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if ((evnt & (PSC_SPIEVNT_MM | PSC_SPIEVNT_RO
560*4882a593Smuzhiyun 				| PSC_SPIEVNT_RU | PSC_SPIEVNT_TO
561*4882a593Smuzhiyun 				| PSC_SPIEVNT_SD))
562*4882a593Smuzhiyun 			!= 0) {
563*4882a593Smuzhiyun 		/*
564*4882a593Smuzhiyun 		 * due to an error we consider transfer as done,
565*4882a593Smuzhiyun 		 * so mask all events until before next transfer start
566*4882a593Smuzhiyun 		 */
567*4882a593Smuzhiyun 		au1550_spi_mask_ack_all(hw);
568*4882a593Smuzhiyun 		au1550_spi_reset_fifos(hw);
569*4882a593Smuzhiyun 		dev_err(hw->dev,
570*4882a593Smuzhiyun 			"pio transfer: unexpected SPI error "
571*4882a593Smuzhiyun 			"(event=0x%x stat=0x%x)!\n", evnt, stat);
572*4882a593Smuzhiyun 		complete(&hw->master_done);
573*4882a593Smuzhiyun 		return IRQ_HANDLED;
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/*
577*4882a593Smuzhiyun 	 * while there is something to read from rx fifo
578*4882a593Smuzhiyun 	 * or there is a space to write to tx fifo:
579*4882a593Smuzhiyun 	 */
580*4882a593Smuzhiyun 	do {
581*4882a593Smuzhiyun 		busy = 0;
582*4882a593Smuzhiyun 		stat = hw->regs->psc_spistat;
583*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 		/*
586*4882a593Smuzhiyun 		 * Take care to not let the Rx FIFO overflow.
587*4882a593Smuzhiyun 		 *
588*4882a593Smuzhiyun 		 * We only write a byte if we have read one at least. Initially,
589*4882a593Smuzhiyun 		 * the write fifo is full, so we should read from the read fifo
590*4882a593Smuzhiyun 		 * first.
591*4882a593Smuzhiyun 		 * In case we miss a word from the read fifo, we should get a
592*4882a593Smuzhiyun 		 * RO event and should back out.
593*4882a593Smuzhiyun 		 */
594*4882a593Smuzhiyun 		if (!(stat & PSC_SPISTAT_RE) && hw->rx_count < hw->len) {
595*4882a593Smuzhiyun 			hw->rx_word(hw);
596*4882a593Smuzhiyun 			busy = 1;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 			if (!(stat & PSC_SPISTAT_TF) && hw->tx_count < hw->len)
599*4882a593Smuzhiyun 				hw->tx_word(hw);
600*4882a593Smuzhiyun 		}
601*4882a593Smuzhiyun 	} while (busy);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	hw->regs->psc_spievent = PSC_SPIEVNT_RR | PSC_SPIEVNT_TR;
604*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/*
607*4882a593Smuzhiyun 	 * Restart the SPI transmission in case of a transmit underflow.
608*4882a593Smuzhiyun 	 * This seems to work despite the notes in the Au1550 data book
609*4882a593Smuzhiyun 	 * of Figure 8-4 with flowchart for SPI master operation:
610*4882a593Smuzhiyun 	 *
611*4882a593Smuzhiyun 	 * """Note 1: An XFR Error Interrupt occurs, unless masked,
612*4882a593Smuzhiyun 	 * for any of the following events: Tx FIFO Underflow,
613*4882a593Smuzhiyun 	 * Rx FIFO Overflow, or Multiple-master Error
614*4882a593Smuzhiyun 	 *    Note 2: In case of a Tx Underflow Error, all zeroes are
615*4882a593Smuzhiyun 	 * transmitted."""
616*4882a593Smuzhiyun 	 *
617*4882a593Smuzhiyun 	 * By simply restarting the spi transfer on Tx Underflow Error,
618*4882a593Smuzhiyun 	 * we assume that spi transfer was paused instead of zeroes
619*4882a593Smuzhiyun 	 * transmittion mentioned in the Note 2 of Au1550 data book.
620*4882a593Smuzhiyun 	 */
621*4882a593Smuzhiyun 	if (evnt & PSC_SPIEVNT_TU) {
622*4882a593Smuzhiyun 		hw->regs->psc_spievent = PSC_SPIEVNT_TU | PSC_SPIEVNT_MD;
623*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
624*4882a593Smuzhiyun 		hw->regs->psc_spipcr = PSC_SPIPCR_MS;
625*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	if (hw->rx_count >= hw->len) {
629*4882a593Smuzhiyun 		/* transfer completed successfully */
630*4882a593Smuzhiyun 		au1550_spi_mask_ack_all(hw);
631*4882a593Smuzhiyun 		complete(&hw->master_done);
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 	return IRQ_HANDLED;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
au1550_spi_txrx_bufs(struct spi_device * spi,struct spi_transfer * t)636*4882a593Smuzhiyun static int au1550_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct au1550_spi *hw = spi_master_get_devdata(spi->master);
639*4882a593Smuzhiyun 	return hw->txrx_bufs(spi, t);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
au1550_spi_irq(int irq,void * dev)642*4882a593Smuzhiyun static irqreturn_t au1550_spi_irq(int irq, void *dev)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	struct au1550_spi *hw = dev;
645*4882a593Smuzhiyun 	return hw->irq_callback(hw);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
au1550_spi_bits_handlers_set(struct au1550_spi * hw,int bpw)648*4882a593Smuzhiyun static void au1550_spi_bits_handlers_set(struct au1550_spi *hw, int bpw)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	if (bpw <= 8) {
651*4882a593Smuzhiyun 		if (hw->usedma) {
652*4882a593Smuzhiyun 			hw->txrx_bufs = &au1550_spi_dma_txrxb;
653*4882a593Smuzhiyun 			hw->irq_callback = &au1550_spi_dma_irq_callback;
654*4882a593Smuzhiyun 		} else {
655*4882a593Smuzhiyun 			hw->rx_word = &au1550_spi_rx_word_8;
656*4882a593Smuzhiyun 			hw->tx_word = &au1550_spi_tx_word_8;
657*4882a593Smuzhiyun 			hw->txrx_bufs = &au1550_spi_pio_txrxb;
658*4882a593Smuzhiyun 			hw->irq_callback = &au1550_spi_pio_irq_callback;
659*4882a593Smuzhiyun 		}
660*4882a593Smuzhiyun 	} else if (bpw <= 16) {
661*4882a593Smuzhiyun 		hw->rx_word = &au1550_spi_rx_word_16;
662*4882a593Smuzhiyun 		hw->tx_word = &au1550_spi_tx_word_16;
663*4882a593Smuzhiyun 		hw->txrx_bufs = &au1550_spi_pio_txrxb;
664*4882a593Smuzhiyun 		hw->irq_callback = &au1550_spi_pio_irq_callback;
665*4882a593Smuzhiyun 	} else {
666*4882a593Smuzhiyun 		hw->rx_word = &au1550_spi_rx_word_32;
667*4882a593Smuzhiyun 		hw->tx_word = &au1550_spi_tx_word_32;
668*4882a593Smuzhiyun 		hw->txrx_bufs = &au1550_spi_pio_txrxb;
669*4882a593Smuzhiyun 		hw->irq_callback = &au1550_spi_pio_irq_callback;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
au1550_spi_setup_psc_as_spi(struct au1550_spi * hw)673*4882a593Smuzhiyun static void au1550_spi_setup_psc_as_spi(struct au1550_spi *hw)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	u32 stat, cfg;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	/* set up the PSC for SPI mode */
678*4882a593Smuzhiyun 	hw->regs->psc_ctrl = PSC_CTRL_DISABLE;
679*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
680*4882a593Smuzhiyun 	hw->regs->psc_sel = PSC_SEL_PS_SPIMODE;
681*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	hw->regs->psc_spicfg = 0;
684*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	hw->regs->psc_ctrl = PSC_CTRL_ENABLE;
687*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	do {
690*4882a593Smuzhiyun 		stat = hw->regs->psc_spistat;
691*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
692*4882a593Smuzhiyun 	} while ((stat & PSC_SPISTAT_SR) == 0);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	cfg = hw->usedma ? 0 : PSC_SPICFG_DD_DISABLE;
696*4882a593Smuzhiyun 	cfg |= PSC_SPICFG_SET_LEN(8);
697*4882a593Smuzhiyun 	cfg |= PSC_SPICFG_RT_FIFO8 | PSC_SPICFG_TT_FIFO8;
698*4882a593Smuzhiyun 	/* use minimal allowed brg and div values as initial setting: */
699*4882a593Smuzhiyun 	cfg |= PSC_SPICFG_SET_BAUD(4) | PSC_SPICFG_SET_DIV(0);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #ifdef AU1550_SPI_DEBUG_LOOPBACK
702*4882a593Smuzhiyun 	cfg |= PSC_SPICFG_LB;
703*4882a593Smuzhiyun #endif
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	hw->regs->psc_spicfg = cfg;
706*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	au1550_spi_mask_ack_all(hw);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	hw->regs->psc_spicfg |= PSC_SPICFG_DE_ENABLE;
711*4882a593Smuzhiyun 	wmb(); /* drain writebuffer */
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	do {
714*4882a593Smuzhiyun 		stat = hw->regs->psc_spistat;
715*4882a593Smuzhiyun 		wmb(); /* drain writebuffer */
716*4882a593Smuzhiyun 	} while ((stat & PSC_SPISTAT_DR) == 0);
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	au1550_spi_reset_fifos(hw);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 
au1550_spi_probe(struct platform_device * pdev)722*4882a593Smuzhiyun static int au1550_spi_probe(struct platform_device *pdev)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	struct au1550_spi *hw;
725*4882a593Smuzhiyun 	struct spi_master *master;
726*4882a593Smuzhiyun 	struct resource *r;
727*4882a593Smuzhiyun 	int err = 0;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	master = spi_alloc_master(&pdev->dev, sizeof(struct au1550_spi));
730*4882a593Smuzhiyun 	if (master == NULL) {
731*4882a593Smuzhiyun 		dev_err(&pdev->dev, "No memory for spi_master\n");
732*4882a593Smuzhiyun 		err = -ENOMEM;
733*4882a593Smuzhiyun 		goto err_nomem;
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/* the spi->mode bits understood by this driver: */
737*4882a593Smuzhiyun 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LSB_FIRST;
738*4882a593Smuzhiyun 	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 24);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	hw = spi_master_get_devdata(master);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	hw->master = master;
743*4882a593Smuzhiyun 	hw->pdata = dev_get_platdata(&pdev->dev);
744*4882a593Smuzhiyun 	hw->dev = &pdev->dev;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (hw->pdata == NULL) {
747*4882a593Smuzhiyun 		dev_err(&pdev->dev, "No platform data supplied\n");
748*4882a593Smuzhiyun 		err = -ENOENT;
749*4882a593Smuzhiyun 		goto err_no_pdata;
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
753*4882a593Smuzhiyun 	if (!r) {
754*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no IRQ\n");
755*4882a593Smuzhiyun 		err = -ENODEV;
756*4882a593Smuzhiyun 		goto err_no_iores;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 	hw->irq = r->start;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	hw->usedma = 0;
761*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
762*4882a593Smuzhiyun 	if (r) {
763*4882a593Smuzhiyun 		hw->dma_tx_id = r->start;
764*4882a593Smuzhiyun 		r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
765*4882a593Smuzhiyun 		if (r) {
766*4882a593Smuzhiyun 			hw->dma_rx_id = r->start;
767*4882a593Smuzhiyun 			if (usedma && ddma_memid) {
768*4882a593Smuzhiyun 				if (pdev->dev.dma_mask == NULL)
769*4882a593Smuzhiyun 					dev_warn(&pdev->dev, "no dma mask\n");
770*4882a593Smuzhiyun 				else
771*4882a593Smuzhiyun 					hw->usedma = 1;
772*4882a593Smuzhiyun 			}
773*4882a593Smuzhiyun 		}
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
777*4882a593Smuzhiyun 	if (!r) {
778*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no mmio resource\n");
779*4882a593Smuzhiyun 		err = -ENODEV;
780*4882a593Smuzhiyun 		goto err_no_iores;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	hw->ioarea = request_mem_region(r->start, sizeof(psc_spi_t),
784*4882a593Smuzhiyun 					pdev->name);
785*4882a593Smuzhiyun 	if (!hw->ioarea) {
786*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot reserve iomem region\n");
787*4882a593Smuzhiyun 		err = -ENXIO;
788*4882a593Smuzhiyun 		goto err_no_iores;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	hw->regs = (psc_spi_t __iomem *)ioremap(r->start, sizeof(psc_spi_t));
792*4882a593Smuzhiyun 	if (!hw->regs) {
793*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot ioremap\n");
794*4882a593Smuzhiyun 		err = -ENXIO;
795*4882a593Smuzhiyun 		goto err_ioremap;
796*4882a593Smuzhiyun 	}
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	platform_set_drvdata(pdev, hw);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	init_completion(&hw->master_done);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	hw->bitbang.master = hw->master;
803*4882a593Smuzhiyun 	hw->bitbang.setup_transfer = au1550_spi_setupxfer;
804*4882a593Smuzhiyun 	hw->bitbang.chipselect = au1550_spi_chipsel;
805*4882a593Smuzhiyun 	hw->bitbang.txrx_bufs = au1550_spi_txrx_bufs;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	if (hw->usedma) {
808*4882a593Smuzhiyun 		hw->dma_tx_ch = au1xxx_dbdma_chan_alloc(ddma_memid,
809*4882a593Smuzhiyun 			hw->dma_tx_id, NULL, (void *)hw);
810*4882a593Smuzhiyun 		if (hw->dma_tx_ch == 0) {
811*4882a593Smuzhiyun 			dev_err(&pdev->dev,
812*4882a593Smuzhiyun 				"Cannot allocate tx dma channel\n");
813*4882a593Smuzhiyun 			err = -ENXIO;
814*4882a593Smuzhiyun 			goto err_no_txdma;
815*4882a593Smuzhiyun 		}
816*4882a593Smuzhiyun 		au1xxx_dbdma_set_devwidth(hw->dma_tx_ch, 8);
817*4882a593Smuzhiyun 		if (au1xxx_dbdma_ring_alloc(hw->dma_tx_ch,
818*4882a593Smuzhiyun 			AU1550_SPI_DBDMA_DESCRIPTORS) == 0) {
819*4882a593Smuzhiyun 			dev_err(&pdev->dev,
820*4882a593Smuzhiyun 				"Cannot allocate tx dma descriptors\n");
821*4882a593Smuzhiyun 			err = -ENXIO;
822*4882a593Smuzhiyun 			goto err_no_txdma_descr;
823*4882a593Smuzhiyun 		}
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 		hw->dma_rx_ch = au1xxx_dbdma_chan_alloc(hw->dma_rx_id,
827*4882a593Smuzhiyun 			ddma_memid, NULL, (void *)hw);
828*4882a593Smuzhiyun 		if (hw->dma_rx_ch == 0) {
829*4882a593Smuzhiyun 			dev_err(&pdev->dev,
830*4882a593Smuzhiyun 				"Cannot allocate rx dma channel\n");
831*4882a593Smuzhiyun 			err = -ENXIO;
832*4882a593Smuzhiyun 			goto err_no_rxdma;
833*4882a593Smuzhiyun 		}
834*4882a593Smuzhiyun 		au1xxx_dbdma_set_devwidth(hw->dma_rx_ch, 8);
835*4882a593Smuzhiyun 		if (au1xxx_dbdma_ring_alloc(hw->dma_rx_ch,
836*4882a593Smuzhiyun 			AU1550_SPI_DBDMA_DESCRIPTORS) == 0) {
837*4882a593Smuzhiyun 			dev_err(&pdev->dev,
838*4882a593Smuzhiyun 				"Cannot allocate rx dma descriptors\n");
839*4882a593Smuzhiyun 			err = -ENXIO;
840*4882a593Smuzhiyun 			goto err_no_rxdma_descr;
841*4882a593Smuzhiyun 		}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 		err = au1550_spi_dma_rxtmp_alloc(hw,
844*4882a593Smuzhiyun 			AU1550_SPI_DMA_RXTMP_MINSIZE);
845*4882a593Smuzhiyun 		if (err < 0) {
846*4882a593Smuzhiyun 			dev_err(&pdev->dev,
847*4882a593Smuzhiyun 				"Cannot allocate initial rx dma tmp buffer\n");
848*4882a593Smuzhiyun 			goto err_dma_rxtmp_alloc;
849*4882a593Smuzhiyun 		}
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	au1550_spi_bits_handlers_set(hw, 8);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	err = request_irq(hw->irq, au1550_spi_irq, 0, pdev->name, hw);
855*4882a593Smuzhiyun 	if (err) {
856*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot claim IRQ\n");
857*4882a593Smuzhiyun 		goto err_no_irq;
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	master->bus_num = pdev->id;
861*4882a593Smuzhiyun 	master->num_chipselect = hw->pdata->num_chipselect;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	/*
864*4882a593Smuzhiyun 	 *  precompute valid range for spi freq - from au1550 datasheet:
865*4882a593Smuzhiyun 	 *    psc_tempclk = psc_mainclk / (2 << DIV)
866*4882a593Smuzhiyun 	 *    spiclk = psc_tempclk / (2 * (BRG + 1))
867*4882a593Smuzhiyun 	 *    BRG valid range is 4..63
868*4882a593Smuzhiyun 	 *    DIV valid range is 0..3
869*4882a593Smuzhiyun 	 *  round the min and max frequencies to values that would still
870*4882a593Smuzhiyun 	 *  produce valid brg and div
871*4882a593Smuzhiyun 	 */
872*4882a593Smuzhiyun 	{
873*4882a593Smuzhiyun 		int min_div = (2 << 0) * (2 * (4 + 1));
874*4882a593Smuzhiyun 		int max_div = (2 << 3) * (2 * (63 + 1));
875*4882a593Smuzhiyun 		master->max_speed_hz = hw->pdata->mainclk_hz / min_div;
876*4882a593Smuzhiyun 		master->min_speed_hz =
877*4882a593Smuzhiyun 				hw->pdata->mainclk_hz / (max_div + 1) + 1;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	au1550_spi_setup_psc_as_spi(hw);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	err = spi_bitbang_start(&hw->bitbang);
883*4882a593Smuzhiyun 	if (err) {
884*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register SPI master\n");
885*4882a593Smuzhiyun 		goto err_register;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	dev_info(&pdev->dev,
889*4882a593Smuzhiyun 		"spi master registered: bus_num=%d num_chipselect=%d\n",
890*4882a593Smuzhiyun 		master->bus_num, master->num_chipselect);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	return 0;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun err_register:
895*4882a593Smuzhiyun 	free_irq(hw->irq, hw);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun err_no_irq:
898*4882a593Smuzhiyun 	au1550_spi_dma_rxtmp_free(hw);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun err_dma_rxtmp_alloc:
901*4882a593Smuzhiyun err_no_rxdma_descr:
902*4882a593Smuzhiyun 	if (hw->usedma)
903*4882a593Smuzhiyun 		au1xxx_dbdma_chan_free(hw->dma_rx_ch);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun err_no_rxdma:
906*4882a593Smuzhiyun err_no_txdma_descr:
907*4882a593Smuzhiyun 	if (hw->usedma)
908*4882a593Smuzhiyun 		au1xxx_dbdma_chan_free(hw->dma_tx_ch);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun err_no_txdma:
911*4882a593Smuzhiyun 	iounmap((void __iomem *)hw->regs);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun err_ioremap:
914*4882a593Smuzhiyun 	release_mem_region(r->start, sizeof(psc_spi_t));
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun err_no_iores:
917*4882a593Smuzhiyun err_no_pdata:
918*4882a593Smuzhiyun 	spi_master_put(hw->master);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun err_nomem:
921*4882a593Smuzhiyun 	return err;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
au1550_spi_remove(struct platform_device * pdev)924*4882a593Smuzhiyun static int au1550_spi_remove(struct platform_device *pdev)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	struct au1550_spi *hw = platform_get_drvdata(pdev);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	dev_info(&pdev->dev, "spi master remove: bus_num=%d\n",
929*4882a593Smuzhiyun 		hw->master->bus_num);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	spi_bitbang_stop(&hw->bitbang);
932*4882a593Smuzhiyun 	free_irq(hw->irq, hw);
933*4882a593Smuzhiyun 	iounmap((void __iomem *)hw->regs);
934*4882a593Smuzhiyun 	release_mem_region(hw->ioarea->start, sizeof(psc_spi_t));
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (hw->usedma) {
937*4882a593Smuzhiyun 		au1550_spi_dma_rxtmp_free(hw);
938*4882a593Smuzhiyun 		au1xxx_dbdma_chan_free(hw->dma_rx_ch);
939*4882a593Smuzhiyun 		au1xxx_dbdma_chan_free(hw->dma_tx_ch);
940*4882a593Smuzhiyun 	}
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	spi_master_put(hw->master);
943*4882a593Smuzhiyun 	return 0;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun /* work with hotplug and coldplug */
947*4882a593Smuzhiyun MODULE_ALIAS("platform:au1550-spi");
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun static struct platform_driver au1550_spi_drv = {
950*4882a593Smuzhiyun 	.probe = au1550_spi_probe,
951*4882a593Smuzhiyun 	.remove = au1550_spi_remove,
952*4882a593Smuzhiyun 	.driver = {
953*4882a593Smuzhiyun 		.name = "au1550-spi",
954*4882a593Smuzhiyun 	},
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun 
au1550_spi_init(void)957*4882a593Smuzhiyun static int __init au1550_spi_init(void)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	/*
960*4882a593Smuzhiyun 	 * create memory device with 8 bits dev_devwidth
961*4882a593Smuzhiyun 	 * needed for proper byte ordering to spi fifo
962*4882a593Smuzhiyun 	 */
963*4882a593Smuzhiyun 	switch (alchemy_get_cputype()) {
964*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1550:
965*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1200:
966*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1300:
967*4882a593Smuzhiyun 		break;
968*4882a593Smuzhiyun 	default:
969*4882a593Smuzhiyun 		return -ENODEV;
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (usedma) {
973*4882a593Smuzhiyun 		ddma_memid = au1xxx_ddma_add_device(&au1550_spi_mem_dbdev);
974*4882a593Smuzhiyun 		if (!ddma_memid)
975*4882a593Smuzhiyun 			printk(KERN_ERR "au1550-spi: cannot add memory"
976*4882a593Smuzhiyun 					"dbdma device\n");
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun 	return platform_driver_register(&au1550_spi_drv);
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun module_init(au1550_spi_init);
981*4882a593Smuzhiyun 
au1550_spi_exit(void)982*4882a593Smuzhiyun static void __exit au1550_spi_exit(void)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun 	if (usedma && ddma_memid)
985*4882a593Smuzhiyun 		au1xxx_ddma_del_device(ddma_memid);
986*4882a593Smuzhiyun 	platform_driver_unregister(&au1550_spi_drv);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun module_exit(au1550_spi_exit);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun MODULE_DESCRIPTION("Au1550 PSC SPI Driver");
991*4882a593Smuzhiyun MODULE_AUTHOR("Jan Nikitenko <jan.nikitenko@gmail.com>");
992*4882a593Smuzhiyun MODULE_LICENSE("GPL");
993