1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // AMD SPI controller driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2020, Advanced Micro Devices, Inc.
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Author: Sanjay R Mehta <sanju.mehta@amd.com>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/spi/spi.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define AMD_SPI_CTRL0_REG 0x00
17*4882a593Smuzhiyun #define AMD_SPI_EXEC_CMD BIT(16)
18*4882a593Smuzhiyun #define AMD_SPI_FIFO_CLEAR BIT(20)
19*4882a593Smuzhiyun #define AMD_SPI_BUSY BIT(31)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define AMD_SPI_OPCODE_MASK 0xFF
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define AMD_SPI_ALT_CS_REG 0x1D
24*4882a593Smuzhiyun #define AMD_SPI_ALT_CS_MASK 0x3
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define AMD_SPI_FIFO_BASE 0x80
27*4882a593Smuzhiyun #define AMD_SPI_TX_COUNT_REG 0x48
28*4882a593Smuzhiyun #define AMD_SPI_RX_COUNT_REG 0x4B
29*4882a593Smuzhiyun #define AMD_SPI_STATUS_REG 0x4C
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define AMD_SPI_FIFO_SIZE 70
32*4882a593Smuzhiyun #define AMD_SPI_MEM_SIZE 200
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* M_CMD OP codes for SPI */
35*4882a593Smuzhiyun #define AMD_SPI_XFER_TX 1
36*4882a593Smuzhiyun #define AMD_SPI_XFER_RX 2
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct amd_spi {
39*4882a593Smuzhiyun void __iomem *io_remap_addr;
40*4882a593Smuzhiyun unsigned long io_base_addr;
41*4882a593Smuzhiyun u32 rom_addr;
42*4882a593Smuzhiyun u8 chip_select;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
amd_spi_readreg8(struct spi_master * master,int idx)45*4882a593Smuzhiyun static inline u8 amd_spi_readreg8(struct spi_master *master, int idx)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun struct amd_spi *amd_spi = spi_master_get_devdata(master);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return ioread8((u8 __iomem *)amd_spi->io_remap_addr + idx);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
amd_spi_writereg8(struct spi_master * master,int idx,u8 val)52*4882a593Smuzhiyun static inline void amd_spi_writereg8(struct spi_master *master, int idx,
53*4882a593Smuzhiyun u8 val)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct amd_spi *amd_spi = spi_master_get_devdata(master);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun iowrite8(val, ((u8 __iomem *)amd_spi->io_remap_addr + idx));
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
amd_spi_setclear_reg8(struct spi_master * master,int idx,u8 set,u8 clear)60*4882a593Smuzhiyun static inline void amd_spi_setclear_reg8(struct spi_master *master, int idx,
61*4882a593Smuzhiyun u8 set, u8 clear)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun u8 tmp = amd_spi_readreg8(master, idx);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun tmp = (tmp & ~clear) | set;
66*4882a593Smuzhiyun amd_spi_writereg8(master, idx, tmp);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
amd_spi_readreg32(struct spi_master * master,int idx)69*4882a593Smuzhiyun static inline u32 amd_spi_readreg32(struct spi_master *master, int idx)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct amd_spi *amd_spi = spi_master_get_devdata(master);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return ioread32((u8 __iomem *)amd_spi->io_remap_addr + idx);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
amd_spi_writereg32(struct spi_master * master,int idx,u32 val)76*4882a593Smuzhiyun static inline void amd_spi_writereg32(struct spi_master *master, int idx,
77*4882a593Smuzhiyun u32 val)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct amd_spi *amd_spi = spi_master_get_devdata(master);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun iowrite32(val, ((u8 __iomem *)amd_spi->io_remap_addr + idx));
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
amd_spi_setclear_reg32(struct spi_master * master,int idx,u32 set,u32 clear)84*4882a593Smuzhiyun static inline void amd_spi_setclear_reg32(struct spi_master *master, int idx,
85*4882a593Smuzhiyun u32 set, u32 clear)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun u32 tmp = amd_spi_readreg32(master, idx);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun tmp = (tmp & ~clear) | set;
90*4882a593Smuzhiyun amd_spi_writereg32(master, idx, tmp);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
amd_spi_select_chip(struct spi_master * master)93*4882a593Smuzhiyun static void amd_spi_select_chip(struct spi_master *master)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun struct amd_spi *amd_spi = spi_master_get_devdata(master);
96*4882a593Smuzhiyun u8 chip_select = amd_spi->chip_select;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun amd_spi_setclear_reg8(master, AMD_SPI_ALT_CS_REG, chip_select,
99*4882a593Smuzhiyun AMD_SPI_ALT_CS_MASK);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
amd_spi_clear_fifo_ptr(struct spi_master * master)102*4882a593Smuzhiyun static void amd_spi_clear_fifo_ptr(struct spi_master *master)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun amd_spi_setclear_reg32(master, AMD_SPI_CTRL0_REG, AMD_SPI_FIFO_CLEAR,
105*4882a593Smuzhiyun AMD_SPI_FIFO_CLEAR);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
amd_spi_set_opcode(struct spi_master * master,u8 cmd_opcode)108*4882a593Smuzhiyun static void amd_spi_set_opcode(struct spi_master *master, u8 cmd_opcode)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun amd_spi_setclear_reg32(master, AMD_SPI_CTRL0_REG, cmd_opcode,
111*4882a593Smuzhiyun AMD_SPI_OPCODE_MASK);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
amd_spi_set_rx_count(struct spi_master * master,u8 rx_count)114*4882a593Smuzhiyun static inline void amd_spi_set_rx_count(struct spi_master *master,
115*4882a593Smuzhiyun u8 rx_count)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun amd_spi_setclear_reg8(master, AMD_SPI_RX_COUNT_REG, rx_count, 0xff);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
amd_spi_set_tx_count(struct spi_master * master,u8 tx_count)120*4882a593Smuzhiyun static inline void amd_spi_set_tx_count(struct spi_master *master,
121*4882a593Smuzhiyun u8 tx_count)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun amd_spi_setclear_reg8(master, AMD_SPI_TX_COUNT_REG, tx_count, 0xff);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
amd_spi_busy_wait(struct amd_spi * amd_spi)126*4882a593Smuzhiyun static inline int amd_spi_busy_wait(struct amd_spi *amd_spi)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun bool spi_busy;
129*4882a593Smuzhiyun int timeout = 100000;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* poll for SPI bus to become idle */
132*4882a593Smuzhiyun spi_busy = (ioread32((u8 __iomem *)amd_spi->io_remap_addr +
133*4882a593Smuzhiyun AMD_SPI_CTRL0_REG) & AMD_SPI_BUSY) == AMD_SPI_BUSY;
134*4882a593Smuzhiyun while (spi_busy) {
135*4882a593Smuzhiyun usleep_range(10, 20);
136*4882a593Smuzhiyun if (timeout-- < 0)
137*4882a593Smuzhiyun return -ETIMEDOUT;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun spi_busy = (ioread32((u8 __iomem *)amd_spi->io_remap_addr +
140*4882a593Smuzhiyun AMD_SPI_CTRL0_REG) & AMD_SPI_BUSY) == AMD_SPI_BUSY;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
amd_spi_execute_opcode(struct spi_master * master)146*4882a593Smuzhiyun static void amd_spi_execute_opcode(struct spi_master *master)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct amd_spi *amd_spi = spi_master_get_devdata(master);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Set ExecuteOpCode bit in the CTRL0 register */
151*4882a593Smuzhiyun amd_spi_setclear_reg32(master, AMD_SPI_CTRL0_REG, AMD_SPI_EXEC_CMD,
152*4882a593Smuzhiyun AMD_SPI_EXEC_CMD);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun amd_spi_busy_wait(amd_spi);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
amd_spi_master_setup(struct spi_device * spi)157*4882a593Smuzhiyun static int amd_spi_master_setup(struct spi_device *spi)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct spi_master *master = spi->master;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun amd_spi_clear_fifo_ptr(master);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
amd_spi_fifo_xfer(struct amd_spi * amd_spi,struct spi_master * master,struct spi_message * message)166*4882a593Smuzhiyun static inline int amd_spi_fifo_xfer(struct amd_spi *amd_spi,
167*4882a593Smuzhiyun struct spi_master *master,
168*4882a593Smuzhiyun struct spi_message *message)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct spi_transfer *xfer = NULL;
171*4882a593Smuzhiyun u8 cmd_opcode;
172*4882a593Smuzhiyun u8 *buf = NULL;
173*4882a593Smuzhiyun u32 m_cmd = 0;
174*4882a593Smuzhiyun u32 i = 0;
175*4882a593Smuzhiyun u32 tx_len = 0, rx_len = 0;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun list_for_each_entry(xfer, &message->transfers,
178*4882a593Smuzhiyun transfer_list) {
179*4882a593Smuzhiyun if (xfer->rx_buf)
180*4882a593Smuzhiyun m_cmd = AMD_SPI_XFER_RX;
181*4882a593Smuzhiyun if (xfer->tx_buf)
182*4882a593Smuzhiyun m_cmd = AMD_SPI_XFER_TX;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (m_cmd & AMD_SPI_XFER_TX) {
185*4882a593Smuzhiyun buf = (u8 *)xfer->tx_buf;
186*4882a593Smuzhiyun tx_len = xfer->len - 1;
187*4882a593Smuzhiyun cmd_opcode = *(u8 *)xfer->tx_buf;
188*4882a593Smuzhiyun buf++;
189*4882a593Smuzhiyun amd_spi_set_opcode(master, cmd_opcode);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Write data into the FIFO. */
192*4882a593Smuzhiyun for (i = 0; i < tx_len; i++) {
193*4882a593Smuzhiyun iowrite8(buf[i],
194*4882a593Smuzhiyun ((u8 __iomem *)amd_spi->io_remap_addr +
195*4882a593Smuzhiyun AMD_SPI_FIFO_BASE + i));
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun amd_spi_set_tx_count(master, tx_len);
199*4882a593Smuzhiyun amd_spi_clear_fifo_ptr(master);
200*4882a593Smuzhiyun /* Execute command */
201*4882a593Smuzhiyun amd_spi_execute_opcode(master);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun if (m_cmd & AMD_SPI_XFER_RX) {
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * Store no. of bytes to be received from
206*4882a593Smuzhiyun * FIFO
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun rx_len = xfer->len;
209*4882a593Smuzhiyun buf = (u8 *)xfer->rx_buf;
210*4882a593Smuzhiyun amd_spi_set_rx_count(master, rx_len);
211*4882a593Smuzhiyun amd_spi_clear_fifo_ptr(master);
212*4882a593Smuzhiyun /* Execute command */
213*4882a593Smuzhiyun amd_spi_execute_opcode(master);
214*4882a593Smuzhiyun /* Read data from FIFO to receive buffer */
215*4882a593Smuzhiyun for (i = 0; i < rx_len; i++)
216*4882a593Smuzhiyun buf[i] = amd_spi_readreg8(master,
217*4882a593Smuzhiyun AMD_SPI_FIFO_BASE +
218*4882a593Smuzhiyun tx_len + i);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Update statistics */
223*4882a593Smuzhiyun message->actual_length = tx_len + rx_len + 1;
224*4882a593Smuzhiyun /* complete the transaction */
225*4882a593Smuzhiyun message->status = 0;
226*4882a593Smuzhiyun spi_finalize_current_message(master);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
amd_spi_master_transfer(struct spi_master * master,struct spi_message * msg)231*4882a593Smuzhiyun static int amd_spi_master_transfer(struct spi_master *master,
232*4882a593Smuzhiyun struct spi_message *msg)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct amd_spi *amd_spi = spi_master_get_devdata(master);
235*4882a593Smuzhiyun struct spi_device *spi = msg->spi;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun amd_spi->chip_select = spi->chip_select;
238*4882a593Smuzhiyun amd_spi_select_chip(master);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * Extract spi_transfers from the spi message and
242*4882a593Smuzhiyun * program the controller.
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun amd_spi_fifo_xfer(amd_spi, master, msg);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
amd_spi_max_transfer_size(struct spi_device * spi)249*4882a593Smuzhiyun static size_t amd_spi_max_transfer_size(struct spi_device *spi)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun return AMD_SPI_FIFO_SIZE;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
amd_spi_probe(struct platform_device * pdev)254*4882a593Smuzhiyun static int amd_spi_probe(struct platform_device *pdev)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct device *dev = &pdev->dev;
257*4882a593Smuzhiyun struct spi_master *master;
258*4882a593Smuzhiyun struct amd_spi *amd_spi;
259*4882a593Smuzhiyun struct resource *res;
260*4882a593Smuzhiyun int err = 0;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Allocate storage for spi_master and driver private data */
263*4882a593Smuzhiyun master = spi_alloc_master(dev, sizeof(struct amd_spi));
264*4882a593Smuzhiyun if (!master) {
265*4882a593Smuzhiyun dev_err(dev, "Error allocating SPI master\n");
266*4882a593Smuzhiyun return -ENOMEM;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun amd_spi = spi_master_get_devdata(master);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
272*4882a593Smuzhiyun amd_spi->io_remap_addr = devm_ioremap_resource(&pdev->dev, res);
273*4882a593Smuzhiyun if (IS_ERR(amd_spi->io_remap_addr)) {
274*4882a593Smuzhiyun err = PTR_ERR(amd_spi->io_remap_addr);
275*4882a593Smuzhiyun dev_err(dev, "error %d ioremap of SPI registers failed\n", err);
276*4882a593Smuzhiyun goto err_free_master;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun dev_dbg(dev, "io_remap_address: %p\n", amd_spi->io_remap_addr);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Initialize the spi_master fields */
281*4882a593Smuzhiyun master->bus_num = 0;
282*4882a593Smuzhiyun master->num_chipselect = 4;
283*4882a593Smuzhiyun master->mode_bits = 0;
284*4882a593Smuzhiyun master->flags = SPI_MASTER_HALF_DUPLEX;
285*4882a593Smuzhiyun master->setup = amd_spi_master_setup;
286*4882a593Smuzhiyun master->transfer_one_message = amd_spi_master_transfer;
287*4882a593Smuzhiyun master->max_transfer_size = amd_spi_max_transfer_size;
288*4882a593Smuzhiyun master->max_message_size = amd_spi_max_transfer_size;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Register the controller with SPI framework */
291*4882a593Smuzhiyun err = devm_spi_register_master(dev, master);
292*4882a593Smuzhiyun if (err) {
293*4882a593Smuzhiyun dev_err(dev, "error %d registering SPI controller\n", err);
294*4882a593Smuzhiyun goto err_free_master;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun err_free_master:
300*4882a593Smuzhiyun spi_master_put(master);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return err;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun #ifdef CONFIG_ACPI
306*4882a593Smuzhiyun static const struct acpi_device_id spi_acpi_match[] = {
307*4882a593Smuzhiyun { "AMDI0061", 0 },
308*4882a593Smuzhiyun {},
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, spi_acpi_match);
311*4882a593Smuzhiyun #endif
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static struct platform_driver amd_spi_driver = {
314*4882a593Smuzhiyun .driver = {
315*4882a593Smuzhiyun .name = "amd_spi",
316*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(spi_acpi_match),
317*4882a593Smuzhiyun },
318*4882a593Smuzhiyun .probe = amd_spi_probe,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun module_platform_driver(amd_spi_driver);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
324*4882a593Smuzhiyun MODULE_AUTHOR("Sanjay Mehta <sanju.mehta@amd.com>");
325*4882a593Smuzhiyun MODULE_DESCRIPTION("AMD SPI Master Controller Driver");
326