1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * AMx3 Wkup M3 IPC driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Texas Instruments, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Dave Gerlach <d-gerlach@ti.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/kthread.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/omap-mailbox.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/remoteproc.h>
20*4882a593Smuzhiyun #include <linux/suspend.h>
21*4882a593Smuzhiyun #include <linux/wkup_m3_ipc.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define AM33XX_CTRL_IPC_REG_COUNT 0x8
24*4882a593Smuzhiyun #define AM33XX_CTRL_IPC_REG_OFFSET(m) (0x4 + 4 * (m))
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* AM33XX M3_TXEV_EOI register */
27*4882a593Smuzhiyun #define AM33XX_CONTROL_M3_TXEV_EOI 0x00
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define AM33XX_M3_TXEV_ACK (0x1 << 0)
30*4882a593Smuzhiyun #define AM33XX_M3_TXEV_ENABLE (0x0 << 0)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define IPC_CMD_DS0 0x4
33*4882a593Smuzhiyun #define IPC_CMD_STANDBY 0xc
34*4882a593Smuzhiyun #define IPC_CMD_IDLE 0x10
35*4882a593Smuzhiyun #define IPC_CMD_RESET 0xe
36*4882a593Smuzhiyun #define DS_IPC_DEFAULT 0xffffffff
37*4882a593Smuzhiyun #define M3_VERSION_UNKNOWN 0x0000ffff
38*4882a593Smuzhiyun #define M3_BASELINE_VERSION 0x191
39*4882a593Smuzhiyun #define M3_STATUS_RESP_MASK (0xffff << 16)
40*4882a593Smuzhiyun #define M3_FW_VERSION_MASK 0xffff
41*4882a593Smuzhiyun #define M3_WAKE_SRC_MASK 0xff
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define M3_STATE_UNKNOWN 0
44*4882a593Smuzhiyun #define M3_STATE_RESET 1
45*4882a593Smuzhiyun #define M3_STATE_INITED 2
46*4882a593Smuzhiyun #define M3_STATE_MSG_FOR_LP 3
47*4882a593Smuzhiyun #define M3_STATE_MSG_FOR_RESET 4
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static struct wkup_m3_ipc *m3_ipc_state;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const struct wkup_m3_wakeup_src wakeups[] = {
52*4882a593Smuzhiyun {.irq_nr = 16, .src = "PRCM"},
53*4882a593Smuzhiyun {.irq_nr = 35, .src = "USB0_PHY"},
54*4882a593Smuzhiyun {.irq_nr = 36, .src = "USB1_PHY"},
55*4882a593Smuzhiyun {.irq_nr = 40, .src = "I2C0"},
56*4882a593Smuzhiyun {.irq_nr = 41, .src = "RTC Timer"},
57*4882a593Smuzhiyun {.irq_nr = 42, .src = "RTC Alarm"},
58*4882a593Smuzhiyun {.irq_nr = 43, .src = "Timer0"},
59*4882a593Smuzhiyun {.irq_nr = 44, .src = "Timer1"},
60*4882a593Smuzhiyun {.irq_nr = 45, .src = "UART"},
61*4882a593Smuzhiyun {.irq_nr = 46, .src = "GPIO0"},
62*4882a593Smuzhiyun {.irq_nr = 48, .src = "MPU_WAKE"},
63*4882a593Smuzhiyun {.irq_nr = 49, .src = "WDT0"},
64*4882a593Smuzhiyun {.irq_nr = 50, .src = "WDT1"},
65*4882a593Smuzhiyun {.irq_nr = 51, .src = "ADC_TSC"},
66*4882a593Smuzhiyun {.irq_nr = 0, .src = "Unknown"},
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
am33xx_txev_eoi(struct wkup_m3_ipc * m3_ipc)69*4882a593Smuzhiyun static void am33xx_txev_eoi(struct wkup_m3_ipc *m3_ipc)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun writel(AM33XX_M3_TXEV_ACK,
72*4882a593Smuzhiyun m3_ipc->ipc_mem_base + AM33XX_CONTROL_M3_TXEV_EOI);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
am33xx_txev_enable(struct wkup_m3_ipc * m3_ipc)75*4882a593Smuzhiyun static void am33xx_txev_enable(struct wkup_m3_ipc *m3_ipc)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun writel(AM33XX_M3_TXEV_ENABLE,
78*4882a593Smuzhiyun m3_ipc->ipc_mem_base + AM33XX_CONTROL_M3_TXEV_EOI);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
wkup_m3_ctrl_ipc_write(struct wkup_m3_ipc * m3_ipc,u32 val,int ipc_reg_num)81*4882a593Smuzhiyun static void wkup_m3_ctrl_ipc_write(struct wkup_m3_ipc *m3_ipc,
82*4882a593Smuzhiyun u32 val, int ipc_reg_num)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun if (WARN(ipc_reg_num < 0 || ipc_reg_num > AM33XX_CTRL_IPC_REG_COUNT,
85*4882a593Smuzhiyun "ipc register operation out of range"))
86*4882a593Smuzhiyun return;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun writel(val, m3_ipc->ipc_mem_base +
89*4882a593Smuzhiyun AM33XX_CTRL_IPC_REG_OFFSET(ipc_reg_num));
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
wkup_m3_ctrl_ipc_read(struct wkup_m3_ipc * m3_ipc,int ipc_reg_num)92*4882a593Smuzhiyun static unsigned int wkup_m3_ctrl_ipc_read(struct wkup_m3_ipc *m3_ipc,
93*4882a593Smuzhiyun int ipc_reg_num)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun if (WARN(ipc_reg_num < 0 || ipc_reg_num > AM33XX_CTRL_IPC_REG_COUNT,
96*4882a593Smuzhiyun "ipc register operation out of range"))
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return readl(m3_ipc->ipc_mem_base +
100*4882a593Smuzhiyun AM33XX_CTRL_IPC_REG_OFFSET(ipc_reg_num));
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
wkup_m3_fw_version_read(struct wkup_m3_ipc * m3_ipc)103*4882a593Smuzhiyun static int wkup_m3_fw_version_read(struct wkup_m3_ipc *m3_ipc)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun int val;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun val = wkup_m3_ctrl_ipc_read(m3_ipc, 2);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return val & M3_FW_VERSION_MASK;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
wkup_m3_txev_handler(int irq,void * ipc_data)112*4882a593Smuzhiyun static irqreturn_t wkup_m3_txev_handler(int irq, void *ipc_data)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct wkup_m3_ipc *m3_ipc = ipc_data;
115*4882a593Smuzhiyun struct device *dev = m3_ipc->dev;
116*4882a593Smuzhiyun int ver = 0;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun am33xx_txev_eoi(m3_ipc);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun switch (m3_ipc->state) {
121*4882a593Smuzhiyun case M3_STATE_RESET:
122*4882a593Smuzhiyun ver = wkup_m3_fw_version_read(m3_ipc);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (ver == M3_VERSION_UNKNOWN ||
125*4882a593Smuzhiyun ver < M3_BASELINE_VERSION) {
126*4882a593Smuzhiyun dev_warn(dev, "CM3 Firmware Version %x not supported\n",
127*4882a593Smuzhiyun ver);
128*4882a593Smuzhiyun } else {
129*4882a593Smuzhiyun dev_info(dev, "CM3 Firmware Version = 0x%x\n", ver);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun m3_ipc->state = M3_STATE_INITED;
133*4882a593Smuzhiyun complete(&m3_ipc->sync_complete);
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun case M3_STATE_MSG_FOR_RESET:
136*4882a593Smuzhiyun m3_ipc->state = M3_STATE_INITED;
137*4882a593Smuzhiyun complete(&m3_ipc->sync_complete);
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun case M3_STATE_MSG_FOR_LP:
140*4882a593Smuzhiyun complete(&m3_ipc->sync_complete);
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun case M3_STATE_UNKNOWN:
143*4882a593Smuzhiyun dev_warn(dev, "Unknown CM3 State\n");
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun am33xx_txev_enable(m3_ipc);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return IRQ_HANDLED;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
wkup_m3_ping(struct wkup_m3_ipc * m3_ipc)151*4882a593Smuzhiyun static int wkup_m3_ping(struct wkup_m3_ipc *m3_ipc)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct device *dev = m3_ipc->dev;
154*4882a593Smuzhiyun mbox_msg_t dummy_msg = 0;
155*4882a593Smuzhiyun int ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (!m3_ipc->mbox) {
158*4882a593Smuzhiyun dev_err(dev,
159*4882a593Smuzhiyun "No IPC channel to communicate with wkup_m3!\n");
160*4882a593Smuzhiyun return -EIO;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * Write a dummy message to the mailbox in order to trigger the RX
165*4882a593Smuzhiyun * interrupt to alert the M3 that data is available in the IPC
166*4882a593Smuzhiyun * registers. We must enable the IRQ here and disable it after in
167*4882a593Smuzhiyun * the RX callback to avoid multiple interrupts being received
168*4882a593Smuzhiyun * by the CM3.
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun ret = mbox_send_message(m3_ipc->mbox, &dummy_msg);
171*4882a593Smuzhiyun if (ret < 0) {
172*4882a593Smuzhiyun dev_err(dev, "%s: mbox_send_message() failed: %d\n",
173*4882a593Smuzhiyun __func__, ret);
174*4882a593Smuzhiyun return ret;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ret = wait_for_completion_timeout(&m3_ipc->sync_complete,
178*4882a593Smuzhiyun msecs_to_jiffies(500));
179*4882a593Smuzhiyun if (!ret) {
180*4882a593Smuzhiyun dev_err(dev, "MPU<->CM3 sync failure\n");
181*4882a593Smuzhiyun m3_ipc->state = M3_STATE_UNKNOWN;
182*4882a593Smuzhiyun return -EIO;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun mbox_client_txdone(m3_ipc->mbox, 0);
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
wkup_m3_ping_noirq(struct wkup_m3_ipc * m3_ipc)189*4882a593Smuzhiyun static int wkup_m3_ping_noirq(struct wkup_m3_ipc *m3_ipc)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct device *dev = m3_ipc->dev;
192*4882a593Smuzhiyun mbox_msg_t dummy_msg = 0;
193*4882a593Smuzhiyun int ret;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (!m3_ipc->mbox) {
196*4882a593Smuzhiyun dev_err(dev,
197*4882a593Smuzhiyun "No IPC channel to communicate with wkup_m3!\n");
198*4882a593Smuzhiyun return -EIO;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun ret = mbox_send_message(m3_ipc->mbox, &dummy_msg);
202*4882a593Smuzhiyun if (ret < 0) {
203*4882a593Smuzhiyun dev_err(dev, "%s: mbox_send_message() failed: %d\n",
204*4882a593Smuzhiyun __func__, ret);
205*4882a593Smuzhiyun return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun mbox_client_txdone(m3_ipc->mbox, 0);
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
wkup_m3_is_available(struct wkup_m3_ipc * m3_ipc)212*4882a593Smuzhiyun static int wkup_m3_is_available(struct wkup_m3_ipc *m3_ipc)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun return ((m3_ipc->state != M3_STATE_RESET) &&
215*4882a593Smuzhiyun (m3_ipc->state != M3_STATE_UNKNOWN));
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Public functions */
219*4882a593Smuzhiyun /**
220*4882a593Smuzhiyun * wkup_m3_set_mem_type - Pass wkup_m3 which type of memory is in use
221*4882a593Smuzhiyun * @mem_type: memory type value read directly from emif
222*4882a593Smuzhiyun *
223*4882a593Smuzhiyun * wkup_m3 must know what memory type is in use to properly suspend
224*4882a593Smuzhiyun * and resume.
225*4882a593Smuzhiyun */
wkup_m3_set_mem_type(struct wkup_m3_ipc * m3_ipc,int mem_type)226*4882a593Smuzhiyun static void wkup_m3_set_mem_type(struct wkup_m3_ipc *m3_ipc, int mem_type)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun m3_ipc->mem_type = mem_type;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /**
232*4882a593Smuzhiyun * wkup_m3_set_resume_address - Pass wkup_m3 resume address
233*4882a593Smuzhiyun * @addr: Physical address from which resume code should execute
234*4882a593Smuzhiyun */
wkup_m3_set_resume_address(struct wkup_m3_ipc * m3_ipc,void * addr)235*4882a593Smuzhiyun static void wkup_m3_set_resume_address(struct wkup_m3_ipc *m3_ipc, void *addr)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun m3_ipc->resume_addr = (unsigned long)addr;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /**
241*4882a593Smuzhiyun * wkup_m3_request_pm_status - Retrieve wkup_m3 status code after suspend
242*4882a593Smuzhiyun *
243*4882a593Smuzhiyun * Returns code representing the status of a low power mode transition.
244*4882a593Smuzhiyun * 0 - Successful transition
245*4882a593Smuzhiyun * 1 - Failure to transition to low power state
246*4882a593Smuzhiyun */
wkup_m3_request_pm_status(struct wkup_m3_ipc * m3_ipc)247*4882a593Smuzhiyun static int wkup_m3_request_pm_status(struct wkup_m3_ipc *m3_ipc)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun unsigned int i;
250*4882a593Smuzhiyun int val;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun val = wkup_m3_ctrl_ipc_read(m3_ipc, 1);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun i = M3_STATUS_RESP_MASK & val;
255*4882a593Smuzhiyun i >>= __ffs(M3_STATUS_RESP_MASK);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return i;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /**
261*4882a593Smuzhiyun * wkup_m3_prepare_low_power - Request preparation for transition to
262*4882a593Smuzhiyun * low power state
263*4882a593Smuzhiyun * @state: A kernel suspend state to enter, either MEM or STANDBY
264*4882a593Smuzhiyun *
265*4882a593Smuzhiyun * Returns 0 if preparation was successful, otherwise returns error code
266*4882a593Smuzhiyun */
wkup_m3_prepare_low_power(struct wkup_m3_ipc * m3_ipc,int state)267*4882a593Smuzhiyun static int wkup_m3_prepare_low_power(struct wkup_m3_ipc *m3_ipc, int state)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct device *dev = m3_ipc->dev;
270*4882a593Smuzhiyun int m3_power_state;
271*4882a593Smuzhiyun int ret = 0;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (!wkup_m3_is_available(m3_ipc))
274*4882a593Smuzhiyun return -ENODEV;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun switch (state) {
277*4882a593Smuzhiyun case WKUP_M3_DEEPSLEEP:
278*4882a593Smuzhiyun m3_power_state = IPC_CMD_DS0;
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun case WKUP_M3_STANDBY:
281*4882a593Smuzhiyun m3_power_state = IPC_CMD_STANDBY;
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun case WKUP_M3_IDLE:
284*4882a593Smuzhiyun m3_power_state = IPC_CMD_IDLE;
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun default:
287*4882a593Smuzhiyun return 1;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Program each required IPC register then write defaults to others */
291*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, m3_ipc->resume_addr, 0);
292*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, m3_power_state, 1);
293*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, m3_ipc->mem_type, 4);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, DS_IPC_DEFAULT, 2);
296*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, DS_IPC_DEFAULT, 3);
297*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, DS_IPC_DEFAULT, 5);
298*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, DS_IPC_DEFAULT, 6);
299*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, DS_IPC_DEFAULT, 7);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun m3_ipc->state = M3_STATE_MSG_FOR_LP;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (state == WKUP_M3_IDLE)
304*4882a593Smuzhiyun ret = wkup_m3_ping_noirq(m3_ipc);
305*4882a593Smuzhiyun else
306*4882a593Smuzhiyun ret = wkup_m3_ping(m3_ipc);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (ret) {
309*4882a593Smuzhiyun dev_err(dev, "Unable to ping CM3\n");
310*4882a593Smuzhiyun return ret;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /**
317*4882a593Smuzhiyun * wkup_m3_finish_low_power - Return m3 to reset state
318*4882a593Smuzhiyun *
319*4882a593Smuzhiyun * Returns 0 if reset was successful, otherwise returns error code
320*4882a593Smuzhiyun */
wkup_m3_finish_low_power(struct wkup_m3_ipc * m3_ipc)321*4882a593Smuzhiyun static int wkup_m3_finish_low_power(struct wkup_m3_ipc *m3_ipc)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct device *dev = m3_ipc->dev;
324*4882a593Smuzhiyun int ret = 0;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (!wkup_m3_is_available(m3_ipc))
327*4882a593Smuzhiyun return -ENODEV;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, IPC_CMD_RESET, 1);
330*4882a593Smuzhiyun wkup_m3_ctrl_ipc_write(m3_ipc, DS_IPC_DEFAULT, 2);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun m3_ipc->state = M3_STATE_MSG_FOR_RESET;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ret = wkup_m3_ping(m3_ipc);
335*4882a593Smuzhiyun if (ret) {
336*4882a593Smuzhiyun dev_err(dev, "Unable to ping CM3\n");
337*4882a593Smuzhiyun return ret;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /**
344*4882a593Smuzhiyun * wkup_m3_request_wake_src - Get the wakeup source info passed from wkup_m3
345*4882a593Smuzhiyun * @m3_ipc: Pointer to wkup_m3_ipc context
346*4882a593Smuzhiyun */
wkup_m3_request_wake_src(struct wkup_m3_ipc * m3_ipc)347*4882a593Smuzhiyun static const char *wkup_m3_request_wake_src(struct wkup_m3_ipc *m3_ipc)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun unsigned int wakeup_src_idx;
350*4882a593Smuzhiyun int j, val;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun val = wkup_m3_ctrl_ipc_read(m3_ipc, 6);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun wakeup_src_idx = val & M3_WAKE_SRC_MASK;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun for (j = 0; j < ARRAY_SIZE(wakeups) - 1; j++) {
357*4882a593Smuzhiyun if (wakeups[j].irq_nr == wakeup_src_idx)
358*4882a593Smuzhiyun return wakeups[j].src;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun return wakeups[j].src;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /**
364*4882a593Smuzhiyun * wkup_m3_set_rtc_only - Set the rtc_only flag
365*4882a593Smuzhiyun * @wkup_m3_wakeup: struct wkup_m3_wakeup_src * gets assigned the
366*4882a593Smuzhiyun * wakeup src value
367*4882a593Smuzhiyun */
wkup_m3_set_rtc_only(struct wkup_m3_ipc * m3_ipc)368*4882a593Smuzhiyun static void wkup_m3_set_rtc_only(struct wkup_m3_ipc *m3_ipc)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun if (m3_ipc_state)
371*4882a593Smuzhiyun m3_ipc_state->is_rtc_only = true;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static struct wkup_m3_ipc_ops ipc_ops = {
375*4882a593Smuzhiyun .set_mem_type = wkup_m3_set_mem_type,
376*4882a593Smuzhiyun .set_resume_address = wkup_m3_set_resume_address,
377*4882a593Smuzhiyun .prepare_low_power = wkup_m3_prepare_low_power,
378*4882a593Smuzhiyun .finish_low_power = wkup_m3_finish_low_power,
379*4882a593Smuzhiyun .request_pm_status = wkup_m3_request_pm_status,
380*4882a593Smuzhiyun .request_wake_src = wkup_m3_request_wake_src,
381*4882a593Smuzhiyun .set_rtc_only = wkup_m3_set_rtc_only,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /**
385*4882a593Smuzhiyun * wkup_m3_ipc_get - Return handle to wkup_m3_ipc
386*4882a593Smuzhiyun *
387*4882a593Smuzhiyun * Returns NULL if the wkup_m3 is not yet available, otherwise returns
388*4882a593Smuzhiyun * pointer to wkup_m3_ipc struct.
389*4882a593Smuzhiyun */
wkup_m3_ipc_get(void)390*4882a593Smuzhiyun struct wkup_m3_ipc *wkup_m3_ipc_get(void)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun if (m3_ipc_state)
393*4882a593Smuzhiyun get_device(m3_ipc_state->dev);
394*4882a593Smuzhiyun else
395*4882a593Smuzhiyun return NULL;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return m3_ipc_state;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wkup_m3_ipc_get);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /**
402*4882a593Smuzhiyun * wkup_m3_ipc_put - Free handle to wkup_m3_ipc returned from wkup_m3_ipc_get
403*4882a593Smuzhiyun * @m3_ipc: A pointer to wkup_m3_ipc struct returned by wkup_m3_ipc_get
404*4882a593Smuzhiyun */
wkup_m3_ipc_put(struct wkup_m3_ipc * m3_ipc)405*4882a593Smuzhiyun void wkup_m3_ipc_put(struct wkup_m3_ipc *m3_ipc)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun if (m3_ipc_state)
408*4882a593Smuzhiyun put_device(m3_ipc_state->dev);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wkup_m3_ipc_put);
411*4882a593Smuzhiyun
wkup_m3_rproc_boot_thread(struct wkup_m3_ipc * m3_ipc)412*4882a593Smuzhiyun static void wkup_m3_rproc_boot_thread(struct wkup_m3_ipc *m3_ipc)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct device *dev = m3_ipc->dev;
415*4882a593Smuzhiyun int ret;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun init_completion(&m3_ipc->sync_complete);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun ret = rproc_boot(m3_ipc->rproc);
420*4882a593Smuzhiyun if (ret)
421*4882a593Smuzhiyun dev_err(dev, "rproc_boot failed\n");
422*4882a593Smuzhiyun else
423*4882a593Smuzhiyun m3_ipc_state = m3_ipc;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun do_exit(0);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
wkup_m3_ipc_probe(struct platform_device * pdev)428*4882a593Smuzhiyun static int wkup_m3_ipc_probe(struct platform_device *pdev)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct device *dev = &pdev->dev;
431*4882a593Smuzhiyun int irq, ret;
432*4882a593Smuzhiyun phandle rproc_phandle;
433*4882a593Smuzhiyun struct rproc *m3_rproc;
434*4882a593Smuzhiyun struct resource *res;
435*4882a593Smuzhiyun struct task_struct *task;
436*4882a593Smuzhiyun struct wkup_m3_ipc *m3_ipc;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun m3_ipc = devm_kzalloc(dev, sizeof(*m3_ipc), GFP_KERNEL);
439*4882a593Smuzhiyun if (!m3_ipc)
440*4882a593Smuzhiyun return -ENOMEM;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
443*4882a593Smuzhiyun m3_ipc->ipc_mem_base = devm_ioremap_resource(dev, res);
444*4882a593Smuzhiyun if (IS_ERR(m3_ipc->ipc_mem_base)) {
445*4882a593Smuzhiyun dev_err(dev, "could not ioremap ipc_mem\n");
446*4882a593Smuzhiyun return PTR_ERR(m3_ipc->ipc_mem_base);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
450*4882a593Smuzhiyun if (irq < 0) {
451*4882a593Smuzhiyun dev_err(&pdev->dev, "no irq resource\n");
452*4882a593Smuzhiyun return irq;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, wkup_m3_txev_handler,
456*4882a593Smuzhiyun 0, "wkup_m3_txev", m3_ipc);
457*4882a593Smuzhiyun if (ret) {
458*4882a593Smuzhiyun dev_err(dev, "request_irq failed\n");
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun m3_ipc->mbox_client.dev = dev;
463*4882a593Smuzhiyun m3_ipc->mbox_client.tx_done = NULL;
464*4882a593Smuzhiyun m3_ipc->mbox_client.tx_prepare = NULL;
465*4882a593Smuzhiyun m3_ipc->mbox_client.rx_callback = NULL;
466*4882a593Smuzhiyun m3_ipc->mbox_client.tx_block = false;
467*4882a593Smuzhiyun m3_ipc->mbox_client.knows_txdone = false;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun m3_ipc->mbox = mbox_request_channel(&m3_ipc->mbox_client, 0);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (IS_ERR(m3_ipc->mbox)) {
472*4882a593Smuzhiyun dev_err(dev, "IPC Request for A8->M3 Channel failed! %ld\n",
473*4882a593Smuzhiyun PTR_ERR(m3_ipc->mbox));
474*4882a593Smuzhiyun return PTR_ERR(m3_ipc->mbox);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "ti,rproc", &rproc_phandle)) {
478*4882a593Smuzhiyun dev_err(&pdev->dev, "could not get rproc phandle\n");
479*4882a593Smuzhiyun ret = -ENODEV;
480*4882a593Smuzhiyun goto err_free_mbox;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun m3_rproc = rproc_get_by_phandle(rproc_phandle);
484*4882a593Smuzhiyun if (!m3_rproc) {
485*4882a593Smuzhiyun dev_err(&pdev->dev, "could not get rproc handle\n");
486*4882a593Smuzhiyun ret = -EPROBE_DEFER;
487*4882a593Smuzhiyun goto err_free_mbox;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun m3_ipc->rproc = m3_rproc;
491*4882a593Smuzhiyun m3_ipc->dev = dev;
492*4882a593Smuzhiyun m3_ipc->state = M3_STATE_RESET;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun m3_ipc->ops = &ipc_ops;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * Wait for firmware loading completion in a thread so we
498*4882a593Smuzhiyun * can boot the wkup_m3 as soon as it's ready without holding
499*4882a593Smuzhiyun * up kernel boot
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun task = kthread_run((void *)wkup_m3_rproc_boot_thread, m3_ipc,
502*4882a593Smuzhiyun "wkup_m3_rproc_loader");
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (IS_ERR(task)) {
505*4882a593Smuzhiyun dev_err(dev, "can't create rproc_boot thread\n");
506*4882a593Smuzhiyun ret = PTR_ERR(task);
507*4882a593Smuzhiyun goto err_put_rproc;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return 0;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun err_put_rproc:
513*4882a593Smuzhiyun rproc_put(m3_rproc);
514*4882a593Smuzhiyun err_free_mbox:
515*4882a593Smuzhiyun mbox_free_channel(m3_ipc->mbox);
516*4882a593Smuzhiyun return ret;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
wkup_m3_ipc_remove(struct platform_device * pdev)519*4882a593Smuzhiyun static int wkup_m3_ipc_remove(struct platform_device *pdev)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun mbox_free_channel(m3_ipc_state->mbox);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun rproc_shutdown(m3_ipc_state->rproc);
524*4882a593Smuzhiyun rproc_put(m3_ipc_state->rproc);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun m3_ipc_state = NULL;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
wkup_m3_ipc_suspend(struct device * dev)531*4882a593Smuzhiyun static int __maybe_unused wkup_m3_ipc_suspend(struct device *dev)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun /*
534*4882a593Smuzhiyun * Nothing needs to be done on suspend even with rtc_only flag set
535*4882a593Smuzhiyun */
536*4882a593Smuzhiyun return 0;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
wkup_m3_ipc_resume(struct device * dev)539*4882a593Smuzhiyun static int __maybe_unused wkup_m3_ipc_resume(struct device *dev)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun if (m3_ipc_state->is_rtc_only) {
542*4882a593Smuzhiyun rproc_shutdown(m3_ipc_state->rproc);
543*4882a593Smuzhiyun rproc_boot(m3_ipc_state->rproc);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun m3_ipc_state->is_rtc_only = false;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun return 0;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun static const struct dev_pm_ops wkup_m3_ipc_pm_ops = {
552*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(wkup_m3_ipc_suspend, wkup_m3_ipc_resume)
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun static const struct of_device_id wkup_m3_ipc_of_match[] = {
556*4882a593Smuzhiyun { .compatible = "ti,am3352-wkup-m3-ipc", },
557*4882a593Smuzhiyun { .compatible = "ti,am4372-wkup-m3-ipc", },
558*4882a593Smuzhiyun {},
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, wkup_m3_ipc_of_match);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun static struct platform_driver wkup_m3_ipc_driver = {
563*4882a593Smuzhiyun .probe = wkup_m3_ipc_probe,
564*4882a593Smuzhiyun .remove = wkup_m3_ipc_remove,
565*4882a593Smuzhiyun .driver = {
566*4882a593Smuzhiyun .name = "wkup_m3_ipc",
567*4882a593Smuzhiyun .of_match_table = wkup_m3_ipc_of_match,
568*4882a593Smuzhiyun .pm = &wkup_m3_ipc_pm_ops,
569*4882a593Smuzhiyun },
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun module_platform_driver(wkup_m3_ipc_driver);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
575*4882a593Smuzhiyun MODULE_DESCRIPTION("wkup m3 remote processor ipc driver");
576*4882a593Smuzhiyun MODULE_AUTHOR("Dave Gerlach <d-gerlach@ti.com>");
577