xref: /OK3568_Linux_fs/kernel/drivers/soc/tegra/fuse/tegra-apbmisc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
12*4882a593Smuzhiyun #include <soc/tegra/common.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "fuse.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define FUSE_SKU_INFO	0x10
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define PMC_STRAPPING_OPT_A_RAM_CODE_SHIFT	4
19*4882a593Smuzhiyun #define PMC_STRAPPING_OPT_A_RAM_CODE_MASK_LONG	\
20*4882a593Smuzhiyun 	(0xf << PMC_STRAPPING_OPT_A_RAM_CODE_SHIFT)
21*4882a593Smuzhiyun #define PMC_STRAPPING_OPT_A_RAM_CODE_MASK_SHORT	\
22*4882a593Smuzhiyun 	(0x3 << PMC_STRAPPING_OPT_A_RAM_CODE_SHIFT)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static bool long_ram_code;
25*4882a593Smuzhiyun static u32 strapping;
26*4882a593Smuzhiyun static u32 chipid;
27*4882a593Smuzhiyun 
tegra_read_chipid(void)28*4882a593Smuzhiyun u32 tegra_read_chipid(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	WARN(!chipid, "Tegra APB MISC not yet available\n");
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	return chipid;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
tegra_get_chip_id(void)35*4882a593Smuzhiyun u8 tegra_get_chip_id(void)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	return (tegra_read_chipid() >> 8) & 0xff;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
tegra_get_major_rev(void)40*4882a593Smuzhiyun u8 tegra_get_major_rev(void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	return (tegra_read_chipid() >> 4) & 0xf;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
tegra_get_minor_rev(void)45*4882a593Smuzhiyun u8 tegra_get_minor_rev(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	return (tegra_read_chipid() >> 16) & 0xf;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
tegra_get_platform(void)50*4882a593Smuzhiyun u8 tegra_get_platform(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	return (tegra_read_chipid() >> 20) & 0xf;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
tegra_is_silicon(void)55*4882a593Smuzhiyun bool tegra_is_silicon(void)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	switch (tegra_get_chip_id()) {
58*4882a593Smuzhiyun 	case TEGRA194:
59*4882a593Smuzhiyun 	case TEGRA234:
60*4882a593Smuzhiyun 		if (tegra_get_platform() == 0)
61*4882a593Smuzhiyun 			return true;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 		return false;
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/*
67*4882a593Smuzhiyun 	 * Chips prior to Tegra194 have a different way of determining whether
68*4882a593Smuzhiyun 	 * they are silicon or not. Since we never supported simulation on the
69*4882a593Smuzhiyun 	 * older Tegra chips, don't bother extracting the information and just
70*4882a593Smuzhiyun 	 * report that we're running on silicon.
71*4882a593Smuzhiyun 	 */
72*4882a593Smuzhiyun 	return true;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
tegra_read_straps(void)75*4882a593Smuzhiyun u32 tegra_read_straps(void)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	WARN(!chipid, "Tegra ABP MISC not yet available\n");
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return strapping;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
tegra_read_ram_code(void)82*4882a593Smuzhiyun u32 tegra_read_ram_code(void)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	u32 straps = tegra_read_straps();
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (long_ram_code)
87*4882a593Smuzhiyun 		straps &= PMC_STRAPPING_OPT_A_RAM_CODE_MASK_LONG;
88*4882a593Smuzhiyun 	else
89*4882a593Smuzhiyun 		straps &= PMC_STRAPPING_OPT_A_RAM_CODE_MASK_SHORT;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	return straps >> PMC_STRAPPING_OPT_A_RAM_CODE_SHIFT;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct of_device_id apbmisc_match[] __initconst = {
95*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra20-apbmisc", },
96*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra186-misc", },
97*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra194-misc", },
98*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra234-misc", },
99*4882a593Smuzhiyun 	{},
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
tegra_init_revision(void)102*4882a593Smuzhiyun void __init tegra_init_revision(void)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	u8 chip_id, minor_rev;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	chip_id = tegra_get_chip_id();
107*4882a593Smuzhiyun 	minor_rev = tegra_get_minor_rev();
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	switch (minor_rev) {
110*4882a593Smuzhiyun 	case 1:
111*4882a593Smuzhiyun 		tegra_sku_info.revision = TEGRA_REVISION_A01;
112*4882a593Smuzhiyun 		break;
113*4882a593Smuzhiyun 	case 2:
114*4882a593Smuzhiyun 		tegra_sku_info.revision = TEGRA_REVISION_A02;
115*4882a593Smuzhiyun 		break;
116*4882a593Smuzhiyun 	case 3:
117*4882a593Smuzhiyun 		if (chip_id == TEGRA20 && (tegra_fuse_read_spare(18) ||
118*4882a593Smuzhiyun 					   tegra_fuse_read_spare(19)))
119*4882a593Smuzhiyun 			tegra_sku_info.revision = TEGRA_REVISION_A03p;
120*4882a593Smuzhiyun 		else
121*4882a593Smuzhiyun 			tegra_sku_info.revision = TEGRA_REVISION_A03;
122*4882a593Smuzhiyun 		break;
123*4882a593Smuzhiyun 	case 4:
124*4882a593Smuzhiyun 		tegra_sku_info.revision = TEGRA_REVISION_A04;
125*4882a593Smuzhiyun 		break;
126*4882a593Smuzhiyun 	default:
127*4882a593Smuzhiyun 		tegra_sku_info.revision = TEGRA_REVISION_UNKNOWN;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	tegra_sku_info.sku_id = tegra_fuse_read_early(FUSE_SKU_INFO);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
tegra_init_apbmisc(void)133*4882a593Smuzhiyun void __init tegra_init_apbmisc(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	void __iomem *apbmisc_base, *strapping_base;
136*4882a593Smuzhiyun 	struct resource apbmisc, straps;
137*4882a593Smuzhiyun 	struct device_node *np;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	np = of_find_matching_node(NULL, apbmisc_match);
140*4882a593Smuzhiyun 	if (!np) {
141*4882a593Smuzhiyun 		/*
142*4882a593Smuzhiyun 		 * Fall back to legacy initialization for 32-bit ARM only. All
143*4882a593Smuzhiyun 		 * 64-bit ARM device tree files for Tegra are required to have
144*4882a593Smuzhiyun 		 * an APBMISC node.
145*4882a593Smuzhiyun 		 *
146*4882a593Smuzhiyun 		 * This is for backwards-compatibility with old device trees
147*4882a593Smuzhiyun 		 * that didn't contain an APBMISC node.
148*4882a593Smuzhiyun 		 */
149*4882a593Smuzhiyun 		if (IS_ENABLED(CONFIG_ARM) && soc_is_tegra()) {
150*4882a593Smuzhiyun 			/* APBMISC registers (chip revision, ...) */
151*4882a593Smuzhiyun 			apbmisc.start = 0x70000800;
152*4882a593Smuzhiyun 			apbmisc.end = 0x70000863;
153*4882a593Smuzhiyun 			apbmisc.flags = IORESOURCE_MEM;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 			/* strapping options */
156*4882a593Smuzhiyun 			if (of_machine_is_compatible("nvidia,tegra124")) {
157*4882a593Smuzhiyun 				straps.start = 0x7000e864;
158*4882a593Smuzhiyun 				straps.end = 0x7000e867;
159*4882a593Smuzhiyun 			} else {
160*4882a593Smuzhiyun 				straps.start = 0x70000008;
161*4882a593Smuzhiyun 				straps.end = 0x7000000b;
162*4882a593Smuzhiyun 			}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 			straps.flags = IORESOURCE_MEM;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 			pr_warn("Using APBMISC region %pR\n", &apbmisc);
167*4882a593Smuzhiyun 			pr_warn("Using strapping options registers %pR\n",
168*4882a593Smuzhiyun 				&straps);
169*4882a593Smuzhiyun 		} else {
170*4882a593Smuzhiyun 			/*
171*4882a593Smuzhiyun 			 * At this point we're not running on Tegra, so play
172*4882a593Smuzhiyun 			 * nice with multi-platform kernels.
173*4882a593Smuzhiyun 			 */
174*4882a593Smuzhiyun 			return;
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 	} else {
177*4882a593Smuzhiyun 		/*
178*4882a593Smuzhiyun 		 * Extract information from the device tree if we've found a
179*4882a593Smuzhiyun 		 * matching node.
180*4882a593Smuzhiyun 		 */
181*4882a593Smuzhiyun 		if (of_address_to_resource(np, 0, &apbmisc) < 0) {
182*4882a593Smuzhiyun 			pr_err("failed to get APBMISC registers\n");
183*4882a593Smuzhiyun 			return;
184*4882a593Smuzhiyun 		}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 		if (of_address_to_resource(np, 1, &straps) < 0) {
187*4882a593Smuzhiyun 			pr_err("failed to get strapping options registers\n");
188*4882a593Smuzhiyun 			return;
189*4882a593Smuzhiyun 		}
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	apbmisc_base = ioremap(apbmisc.start, resource_size(&apbmisc));
193*4882a593Smuzhiyun 	if (!apbmisc_base) {
194*4882a593Smuzhiyun 		pr_err("failed to map APBMISC registers\n");
195*4882a593Smuzhiyun 	} else {
196*4882a593Smuzhiyun 		chipid = readl_relaxed(apbmisc_base + 4);
197*4882a593Smuzhiyun 		iounmap(apbmisc_base);
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	strapping_base = ioremap(straps.start, resource_size(&straps));
201*4882a593Smuzhiyun 	if (!strapping_base) {
202*4882a593Smuzhiyun 		pr_err("failed to map strapping options registers\n");
203*4882a593Smuzhiyun 	} else {
204*4882a593Smuzhiyun 		strapping = readl_relaxed(strapping_base);
205*4882a593Smuzhiyun 		iounmap(strapping_base);
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	long_ram_code = of_property_read_bool(np, "nvidia,long-ram-code");
209*4882a593Smuzhiyun }
210