1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013-2015, NVIDIA CORPORATION. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/bug.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "fuse.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define CPU_PROCESS_CORNERS 2
15*4882a593Smuzhiyun #define GPU_PROCESS_CORNERS 2
16*4882a593Smuzhiyun #define SOC_PROCESS_CORNERS 3
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define FUSE_CPU_SPEEDO_0 0x014
19*4882a593Smuzhiyun #define FUSE_CPU_SPEEDO_1 0x02c
20*4882a593Smuzhiyun #define FUSE_CPU_SPEEDO_2 0x030
21*4882a593Smuzhiyun #define FUSE_SOC_SPEEDO_0 0x034
22*4882a593Smuzhiyun #define FUSE_SOC_SPEEDO_1 0x038
23*4882a593Smuzhiyun #define FUSE_SOC_SPEEDO_2 0x03c
24*4882a593Smuzhiyun #define FUSE_CPU_IDDQ 0x018
25*4882a593Smuzhiyun #define FUSE_SOC_IDDQ 0x040
26*4882a593Smuzhiyun #define FUSE_GPU_IDDQ 0x128
27*4882a593Smuzhiyun #define FUSE_FT_REV 0x028
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun enum {
30*4882a593Smuzhiyun THRESHOLD_INDEX_0,
31*4882a593Smuzhiyun THRESHOLD_INDEX_1,
32*4882a593Smuzhiyun THRESHOLD_INDEX_COUNT,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const u32 __initconst cpu_process_speedos[][CPU_PROCESS_CORNERS] = {
36*4882a593Smuzhiyun { 2119, UINT_MAX },
37*4882a593Smuzhiyun { 2119, UINT_MAX },
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const u32 __initconst gpu_process_speedos[][GPU_PROCESS_CORNERS] = {
41*4882a593Smuzhiyun { UINT_MAX, UINT_MAX },
42*4882a593Smuzhiyun { UINT_MAX, UINT_MAX },
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const u32 __initconst soc_process_speedos[][SOC_PROCESS_CORNERS] = {
46*4882a593Smuzhiyun { 1950, 2100, UINT_MAX },
47*4882a593Smuzhiyun { 1950, 2100, UINT_MAX },
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
get_speedo_revision(void)50*4882a593Smuzhiyun static u8 __init get_speedo_revision(void)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun return tegra_fuse_read_spare(4) << 2 |
53*4882a593Smuzhiyun tegra_fuse_read_spare(3) << 1 |
54*4882a593Smuzhiyun tegra_fuse_read_spare(2) << 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
rev_sku_to_speedo_ids(struct tegra_sku_info * sku_info,u8 speedo_rev,int * threshold)57*4882a593Smuzhiyun static void __init rev_sku_to_speedo_ids(struct tegra_sku_info *sku_info,
58*4882a593Smuzhiyun u8 speedo_rev, int *threshold)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun int sku = sku_info->sku_id;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Assign to default */
63*4882a593Smuzhiyun sku_info->cpu_speedo_id = 0;
64*4882a593Smuzhiyun sku_info->soc_speedo_id = 0;
65*4882a593Smuzhiyun sku_info->gpu_speedo_id = 0;
66*4882a593Smuzhiyun *threshold = THRESHOLD_INDEX_0;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun switch (sku) {
69*4882a593Smuzhiyun case 0x00: /* Engineering SKU */
70*4882a593Smuzhiyun case 0x01: /* Engineering SKU */
71*4882a593Smuzhiyun case 0x07:
72*4882a593Smuzhiyun case 0x17:
73*4882a593Smuzhiyun case 0x27:
74*4882a593Smuzhiyun if (speedo_rev >= 2)
75*4882a593Smuzhiyun sku_info->gpu_speedo_id = 1;
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun case 0x13:
79*4882a593Smuzhiyun if (speedo_rev >= 2)
80*4882a593Smuzhiyun sku_info->gpu_speedo_id = 1;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun sku_info->cpu_speedo_id = 1;
83*4882a593Smuzhiyun break;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun default:
86*4882a593Smuzhiyun pr_err("Tegra210: unknown SKU %#04x\n", sku);
87*4882a593Smuzhiyun /* Using the default for the error case */
88*4882a593Smuzhiyun break;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
get_process_id(int value,const u32 * speedos,unsigned int num)92*4882a593Smuzhiyun static int get_process_id(int value, const u32 *speedos, unsigned int num)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun unsigned int i;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun for (i = 0; i < num; i++)
97*4882a593Smuzhiyun if (value < speedos[i])
98*4882a593Smuzhiyun return i;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return -EINVAL;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
tegra210_init_speedo_data(struct tegra_sku_info * sku_info)103*4882a593Smuzhiyun void __init tegra210_init_speedo_data(struct tegra_sku_info *sku_info)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun int cpu_speedo[3], soc_speedo[3], cpu_iddq, gpu_iddq, soc_iddq;
106*4882a593Smuzhiyun unsigned int index;
107*4882a593Smuzhiyun u8 speedo_revision;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(cpu_process_speedos) !=
110*4882a593Smuzhiyun THRESHOLD_INDEX_COUNT);
111*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(gpu_process_speedos) !=
112*4882a593Smuzhiyun THRESHOLD_INDEX_COUNT);
113*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(soc_process_speedos) !=
114*4882a593Smuzhiyun THRESHOLD_INDEX_COUNT);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Read speedo/IDDQ fuses */
117*4882a593Smuzhiyun cpu_speedo[0] = tegra_fuse_read_early(FUSE_CPU_SPEEDO_0);
118*4882a593Smuzhiyun cpu_speedo[1] = tegra_fuse_read_early(FUSE_CPU_SPEEDO_1);
119*4882a593Smuzhiyun cpu_speedo[2] = tegra_fuse_read_early(FUSE_CPU_SPEEDO_2);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun soc_speedo[0] = tegra_fuse_read_early(FUSE_SOC_SPEEDO_0);
122*4882a593Smuzhiyun soc_speedo[1] = tegra_fuse_read_early(FUSE_SOC_SPEEDO_1);
123*4882a593Smuzhiyun soc_speedo[2] = tegra_fuse_read_early(FUSE_SOC_SPEEDO_2);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun cpu_iddq = tegra_fuse_read_early(FUSE_CPU_IDDQ) * 4;
126*4882a593Smuzhiyun soc_iddq = tegra_fuse_read_early(FUSE_SOC_IDDQ) * 4;
127*4882a593Smuzhiyun gpu_iddq = tegra_fuse_read_early(FUSE_GPU_IDDQ) * 5;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * Determine CPU, GPU and SoC speedo values depending on speedo fusing
131*4882a593Smuzhiyun * revision. Note that GPU speedo value is fused in CPU_SPEEDO_2.
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun speedo_revision = get_speedo_revision();
134*4882a593Smuzhiyun pr_info("Speedo Revision %u\n", speedo_revision);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (speedo_revision >= 3) {
137*4882a593Smuzhiyun sku_info->cpu_speedo_value = cpu_speedo[0];
138*4882a593Smuzhiyun sku_info->gpu_speedo_value = cpu_speedo[2];
139*4882a593Smuzhiyun sku_info->soc_speedo_value = soc_speedo[0];
140*4882a593Smuzhiyun } else if (speedo_revision == 2) {
141*4882a593Smuzhiyun sku_info->cpu_speedo_value = (-1938 + (1095 * cpu_speedo[0] / 100)) / 10;
142*4882a593Smuzhiyun sku_info->gpu_speedo_value = (-1662 + (1082 * cpu_speedo[2] / 100)) / 10;
143*4882a593Smuzhiyun sku_info->soc_speedo_value = ( -705 + (1037 * soc_speedo[0] / 100)) / 10;
144*4882a593Smuzhiyun } else {
145*4882a593Smuzhiyun sku_info->cpu_speedo_value = 2100;
146*4882a593Smuzhiyun sku_info->gpu_speedo_value = cpu_speedo[2] - 75;
147*4882a593Smuzhiyun sku_info->soc_speedo_value = 1900;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if ((sku_info->cpu_speedo_value <= 0) ||
151*4882a593Smuzhiyun (sku_info->gpu_speedo_value <= 0) ||
152*4882a593Smuzhiyun (sku_info->soc_speedo_value <= 0)) {
153*4882a593Smuzhiyun WARN(1, "speedo value not fused\n");
154*4882a593Smuzhiyun return;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun rev_sku_to_speedo_ids(sku_info, speedo_revision, &index);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun sku_info->gpu_process_id = get_process_id(sku_info->gpu_speedo_value,
160*4882a593Smuzhiyun gpu_process_speedos[index],
161*4882a593Smuzhiyun GPU_PROCESS_CORNERS);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun sku_info->cpu_process_id = get_process_id(sku_info->cpu_speedo_value,
164*4882a593Smuzhiyun cpu_process_speedos[index],
165*4882a593Smuzhiyun CPU_PROCESS_CORNERS);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun sku_info->soc_process_id = get_process_id(sku_info->soc_speedo_value,
168*4882a593Smuzhiyun soc_process_speedos[index],
169*4882a593Smuzhiyun SOC_PROCESS_CORNERS);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun pr_debug("Tegra GPU Speedo ID=%d, Speedo Value=%d\n",
172*4882a593Smuzhiyun sku_info->gpu_speedo_id, sku_info->gpu_speedo_value);
173*4882a593Smuzhiyun }
174