1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013-2014, NVIDIA CORPORATION. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/bug.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "fuse.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define CPU_PROCESS_CORNERS 2
15*4882a593Smuzhiyun #define GPU_PROCESS_CORNERS 2
16*4882a593Smuzhiyun #define SOC_PROCESS_CORNERS 2
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define FUSE_CPU_SPEEDO_0 0x14
19*4882a593Smuzhiyun #define FUSE_CPU_SPEEDO_1 0x2c
20*4882a593Smuzhiyun #define FUSE_CPU_SPEEDO_2 0x30
21*4882a593Smuzhiyun #define FUSE_SOC_SPEEDO_0 0x34
22*4882a593Smuzhiyun #define FUSE_SOC_SPEEDO_1 0x38
23*4882a593Smuzhiyun #define FUSE_SOC_SPEEDO_2 0x3c
24*4882a593Smuzhiyun #define FUSE_CPU_IDDQ 0x18
25*4882a593Smuzhiyun #define FUSE_SOC_IDDQ 0x40
26*4882a593Smuzhiyun #define FUSE_GPU_IDDQ 0x128
27*4882a593Smuzhiyun #define FUSE_FT_REV 0x28
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun enum {
30*4882a593Smuzhiyun THRESHOLD_INDEX_0,
31*4882a593Smuzhiyun THRESHOLD_INDEX_1,
32*4882a593Smuzhiyun THRESHOLD_INDEX_COUNT,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const u32 __initconst cpu_process_speedos[][CPU_PROCESS_CORNERS] = {
36*4882a593Smuzhiyun {2190, UINT_MAX},
37*4882a593Smuzhiyun {0, UINT_MAX},
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const u32 __initconst gpu_process_speedos[][GPU_PROCESS_CORNERS] = {
41*4882a593Smuzhiyun {1965, UINT_MAX},
42*4882a593Smuzhiyun {0, UINT_MAX},
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const u32 __initconst soc_process_speedos[][SOC_PROCESS_CORNERS] = {
46*4882a593Smuzhiyun {2101, UINT_MAX},
47*4882a593Smuzhiyun {0, UINT_MAX},
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
rev_sku_to_speedo_ids(struct tegra_sku_info * sku_info,int * threshold)50*4882a593Smuzhiyun static void __init rev_sku_to_speedo_ids(struct tegra_sku_info *sku_info,
51*4882a593Smuzhiyun int *threshold)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun int sku = sku_info->sku_id;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* Assign to default */
56*4882a593Smuzhiyun sku_info->cpu_speedo_id = 0;
57*4882a593Smuzhiyun sku_info->soc_speedo_id = 0;
58*4882a593Smuzhiyun sku_info->gpu_speedo_id = 0;
59*4882a593Smuzhiyun *threshold = THRESHOLD_INDEX_0;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun switch (sku) {
62*4882a593Smuzhiyun case 0x00: /* Eng sku */
63*4882a593Smuzhiyun case 0x0F:
64*4882a593Smuzhiyun case 0x23:
65*4882a593Smuzhiyun /* Using the default */
66*4882a593Smuzhiyun break;
67*4882a593Smuzhiyun case 0x83:
68*4882a593Smuzhiyun sku_info->cpu_speedo_id = 2;
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun case 0x1F:
72*4882a593Smuzhiyun case 0x87:
73*4882a593Smuzhiyun case 0x27:
74*4882a593Smuzhiyun sku_info->cpu_speedo_id = 2;
75*4882a593Smuzhiyun sku_info->soc_speedo_id = 0;
76*4882a593Smuzhiyun sku_info->gpu_speedo_id = 1;
77*4882a593Smuzhiyun *threshold = THRESHOLD_INDEX_0;
78*4882a593Smuzhiyun break;
79*4882a593Smuzhiyun case 0x81:
80*4882a593Smuzhiyun case 0x21:
81*4882a593Smuzhiyun case 0x07:
82*4882a593Smuzhiyun sku_info->cpu_speedo_id = 1;
83*4882a593Smuzhiyun sku_info->soc_speedo_id = 1;
84*4882a593Smuzhiyun sku_info->gpu_speedo_id = 1;
85*4882a593Smuzhiyun *threshold = THRESHOLD_INDEX_1;
86*4882a593Smuzhiyun break;
87*4882a593Smuzhiyun case 0x49:
88*4882a593Smuzhiyun case 0x4A:
89*4882a593Smuzhiyun case 0x48:
90*4882a593Smuzhiyun sku_info->cpu_speedo_id = 4;
91*4882a593Smuzhiyun sku_info->soc_speedo_id = 2;
92*4882a593Smuzhiyun sku_info->gpu_speedo_id = 3;
93*4882a593Smuzhiyun *threshold = THRESHOLD_INDEX_1;
94*4882a593Smuzhiyun break;
95*4882a593Smuzhiyun default:
96*4882a593Smuzhiyun pr_err("Tegra Unknown SKU %d\n", sku);
97*4882a593Smuzhiyun /* Using the default for the error case */
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
tegra124_init_speedo_data(struct tegra_sku_info * sku_info)102*4882a593Smuzhiyun void __init tegra124_init_speedo_data(struct tegra_sku_info *sku_info)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun int i, threshold, cpu_speedo_0_value, soc_speedo_0_value;
105*4882a593Smuzhiyun int cpu_iddq_value, gpu_iddq_value, soc_iddq_value;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(cpu_process_speedos) !=
108*4882a593Smuzhiyun THRESHOLD_INDEX_COUNT);
109*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(gpu_process_speedos) !=
110*4882a593Smuzhiyun THRESHOLD_INDEX_COUNT);
111*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(soc_process_speedos) !=
112*4882a593Smuzhiyun THRESHOLD_INDEX_COUNT);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun cpu_speedo_0_value = tegra_fuse_read_early(FUSE_CPU_SPEEDO_0);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* GPU Speedo is stored in CPU_SPEEDO_2 */
117*4882a593Smuzhiyun sku_info->gpu_speedo_value = tegra_fuse_read_early(FUSE_CPU_SPEEDO_2);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun soc_speedo_0_value = tegra_fuse_read_early(FUSE_SOC_SPEEDO_0);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun cpu_iddq_value = tegra_fuse_read_early(FUSE_CPU_IDDQ);
122*4882a593Smuzhiyun soc_iddq_value = tegra_fuse_read_early(FUSE_SOC_IDDQ);
123*4882a593Smuzhiyun gpu_iddq_value = tegra_fuse_read_early(FUSE_GPU_IDDQ);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun sku_info->cpu_speedo_value = cpu_speedo_0_value;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun if (sku_info->cpu_speedo_value == 0) {
128*4882a593Smuzhiyun pr_warn("Tegra Warning: Speedo value not fused.\n");
129*4882a593Smuzhiyun WARN_ON(1);
130*4882a593Smuzhiyun return;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun rev_sku_to_speedo_ids(sku_info, &threshold);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun sku_info->cpu_iddq_value = tegra_fuse_read_early(FUSE_CPU_IDDQ);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun for (i = 0; i < GPU_PROCESS_CORNERS; i++)
138*4882a593Smuzhiyun if (sku_info->gpu_speedo_value <
139*4882a593Smuzhiyun gpu_process_speedos[threshold][i])
140*4882a593Smuzhiyun break;
141*4882a593Smuzhiyun sku_info->gpu_process_id = i;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun for (i = 0; i < CPU_PROCESS_CORNERS; i++)
144*4882a593Smuzhiyun if (sku_info->cpu_speedo_value <
145*4882a593Smuzhiyun cpu_process_speedos[threshold][i])
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun sku_info->cpu_process_id = i;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun for (i = 0; i < SOC_PROCESS_CORNERS; i++)
150*4882a593Smuzhiyun if (soc_speedo_0_value <
151*4882a593Smuzhiyun soc_process_speedos[threshold][i])
152*4882a593Smuzhiyun break;
153*4882a593Smuzhiyun sku_info->soc_process_id = i;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun pr_debug("Tegra GPU Speedo ID=%d, Speedo Value=%d\n",
156*4882a593Smuzhiyun sku_info->gpu_speedo_id, sku_info->gpu_speedo_value);
157*4882a593Smuzhiyun }
158