xref: /OK3568_Linux_fs/kernel/drivers/soc/tegra/fuse/fuse-tegra20.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013-2014, NVIDIA CORPORATION.  All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on drivers/misc/eeprom/sunxi_sid.c
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/completion.h>
11*4882a593Smuzhiyun #include <linux/dmaengine.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/kobject.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/random.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "fuse.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define FUSE_BEGIN	0x100
26*4882a593Smuzhiyun #define FUSE_UID_LOW	0x08
27*4882a593Smuzhiyun #define FUSE_UID_HIGH	0x0c
28*4882a593Smuzhiyun 
tegra20_fuse_read_early(struct tegra_fuse * fuse,unsigned int offset)29*4882a593Smuzhiyun static u32 tegra20_fuse_read_early(struct tegra_fuse *fuse, unsigned int offset)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	return readl_relaxed(fuse->base + FUSE_BEGIN + offset);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
apb_dma_complete(void * args)34*4882a593Smuzhiyun static void apb_dma_complete(void *args)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct tegra_fuse *fuse = args;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	complete(&fuse->apbdma.wait);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
tegra20_fuse_read(struct tegra_fuse * fuse,unsigned int offset)41*4882a593Smuzhiyun static u32 tegra20_fuse_read(struct tegra_fuse *fuse, unsigned int offset)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	unsigned long flags = DMA_PREP_INTERRUPT | DMA_CTRL_ACK;
44*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *dma_desc;
45*4882a593Smuzhiyun 	unsigned long time_left;
46*4882a593Smuzhiyun 	u32 value = 0;
47*4882a593Smuzhiyun 	int err;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	mutex_lock(&fuse->apbdma.lock);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	fuse->apbdma.config.src_addr = fuse->phys + FUSE_BEGIN + offset;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	err = dmaengine_slave_config(fuse->apbdma.chan, &fuse->apbdma.config);
54*4882a593Smuzhiyun 	if (err)
55*4882a593Smuzhiyun 		goto out;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	dma_desc = dmaengine_prep_slave_single(fuse->apbdma.chan,
58*4882a593Smuzhiyun 					       fuse->apbdma.phys,
59*4882a593Smuzhiyun 					       sizeof(u32), DMA_DEV_TO_MEM,
60*4882a593Smuzhiyun 					       flags);
61*4882a593Smuzhiyun 	if (!dma_desc)
62*4882a593Smuzhiyun 		goto out;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	dma_desc->callback = apb_dma_complete;
65*4882a593Smuzhiyun 	dma_desc->callback_param = fuse;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	reinit_completion(&fuse->apbdma.wait);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	clk_prepare_enable(fuse->clk);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	dmaengine_submit(dma_desc);
72*4882a593Smuzhiyun 	dma_async_issue_pending(fuse->apbdma.chan);
73*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&fuse->apbdma.wait,
74*4882a593Smuzhiyun 						msecs_to_jiffies(50));
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	if (WARN(time_left == 0, "apb read dma timed out"))
77*4882a593Smuzhiyun 		dmaengine_terminate_all(fuse->apbdma.chan);
78*4882a593Smuzhiyun 	else
79*4882a593Smuzhiyun 		value = *fuse->apbdma.virt;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	clk_disable_unprepare(fuse->clk);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun out:
84*4882a593Smuzhiyun 	mutex_unlock(&fuse->apbdma.lock);
85*4882a593Smuzhiyun 	return value;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
dma_filter(struct dma_chan * chan,void * filter_param)88*4882a593Smuzhiyun static bool dma_filter(struct dma_chan *chan, void *filter_param)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	struct device_node *np = chan->device->dev->of_node;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return of_device_is_compatible(np, "nvidia,tegra20-apbdma");
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
tegra20_fuse_probe(struct tegra_fuse * fuse)95*4882a593Smuzhiyun static int tegra20_fuse_probe(struct tegra_fuse *fuse)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	dma_cap_mask_t mask;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	dma_cap_zero(mask);
100*4882a593Smuzhiyun 	dma_cap_set(DMA_SLAVE, mask);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	fuse->apbdma.chan = dma_request_channel(mask, dma_filter, NULL);
103*4882a593Smuzhiyun 	if (!fuse->apbdma.chan)
104*4882a593Smuzhiyun 		return -EPROBE_DEFER;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	fuse->apbdma.virt = dma_alloc_coherent(fuse->dev, sizeof(u32),
107*4882a593Smuzhiyun 					       &fuse->apbdma.phys,
108*4882a593Smuzhiyun 					       GFP_KERNEL);
109*4882a593Smuzhiyun 	if (!fuse->apbdma.virt) {
110*4882a593Smuzhiyun 		dma_release_channel(fuse->apbdma.chan);
111*4882a593Smuzhiyun 		return -ENOMEM;
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	fuse->apbdma.config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
115*4882a593Smuzhiyun 	fuse->apbdma.config.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
116*4882a593Smuzhiyun 	fuse->apbdma.config.src_maxburst = 1;
117*4882a593Smuzhiyun 	fuse->apbdma.config.dst_maxburst = 1;
118*4882a593Smuzhiyun 	fuse->apbdma.config.direction = DMA_DEV_TO_MEM;
119*4882a593Smuzhiyun 	fuse->apbdma.config.device_fc = false;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	init_completion(&fuse->apbdma.wait);
122*4882a593Smuzhiyun 	mutex_init(&fuse->apbdma.lock);
123*4882a593Smuzhiyun 	fuse->read = tegra20_fuse_read;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const struct tegra_fuse_info tegra20_fuse_info = {
129*4882a593Smuzhiyun 	.read = tegra20_fuse_read,
130*4882a593Smuzhiyun 	.size = 0x1f8,
131*4882a593Smuzhiyun 	.spare = 0x100,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* Early boot code. This code is called before the devices are created */
135*4882a593Smuzhiyun 
tegra20_fuse_add_randomness(void)136*4882a593Smuzhiyun static void __init tegra20_fuse_add_randomness(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u32 randomness[7];
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	randomness[0] = tegra_sku_info.sku_id;
141*4882a593Smuzhiyun 	randomness[1] = tegra_read_straps();
142*4882a593Smuzhiyun 	randomness[2] = tegra_read_chipid();
143*4882a593Smuzhiyun 	randomness[3] = tegra_sku_info.cpu_process_id << 16;
144*4882a593Smuzhiyun 	randomness[3] |= tegra_sku_info.soc_process_id;
145*4882a593Smuzhiyun 	randomness[4] = tegra_sku_info.cpu_speedo_id << 16;
146*4882a593Smuzhiyun 	randomness[4] |= tegra_sku_info.soc_speedo_id;
147*4882a593Smuzhiyun 	randomness[5] = tegra_fuse_read_early(FUSE_UID_LOW);
148*4882a593Smuzhiyun 	randomness[6] = tegra_fuse_read_early(FUSE_UID_HIGH);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	add_device_randomness(randomness, sizeof(randomness));
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
tegra20_fuse_init(struct tegra_fuse * fuse)153*4882a593Smuzhiyun static void __init tegra20_fuse_init(struct tegra_fuse *fuse)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	fuse->read_early = tegra20_fuse_read_early;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	tegra_init_revision();
158*4882a593Smuzhiyun 	fuse->soc->speedo_init(&tegra_sku_info);
159*4882a593Smuzhiyun 	tegra20_fuse_add_randomness();
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun const struct tegra_fuse_soc tegra20_fuse_soc = {
163*4882a593Smuzhiyun 	.init = tegra20_fuse_init,
164*4882a593Smuzhiyun 	.speedo_init = tegra20_init_speedo_data,
165*4882a593Smuzhiyun 	.probe = tegra20_fuse_probe,
166*4882a593Smuzhiyun 	.info = &tegra20_fuse_info,
167*4882a593Smuzhiyun 	.soc_attr_group = &tegra_soc_attr_group,
168*4882a593Smuzhiyun };
169