1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2011-2015 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun // http://www.samsung.com/
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Exynos5250 - CPU PMU (Power Management Unit) support
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-regs-pmu.h>
9*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-pmu.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "exynos-pmu.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun static const struct exynos_pmu_conf exynos5250_pmu_config[] = {
14*4882a593Smuzhiyun /* { .offset = offset, .val = { AFTR, LPA, SLEEP } */
15*4882a593Smuzhiyun { EXYNOS5_ARM_CORE0_SYS_PWR_REG, { 0x0, 0x0, 0x2} },
16*4882a593Smuzhiyun { EXYNOS5_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
17*4882a593Smuzhiyun { EXYNOS5_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
18*4882a593Smuzhiyun { EXYNOS5_ARM_CORE1_SYS_PWR_REG, { 0x0, 0x0, 0x2} },
19*4882a593Smuzhiyun { EXYNOS5_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
20*4882a593Smuzhiyun { EXYNOS5_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
21*4882a593Smuzhiyun { EXYNOS5_FSYS_ARM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
22*4882a593Smuzhiyun { EXYNOS5_DIS_IRQ_FSYS_ARM_CENTRAL_SYS_PWR_REG, { 0x1, 0x1, 0x1} },
23*4882a593Smuzhiyun { EXYNOS5_ISP_ARM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
24*4882a593Smuzhiyun { EXYNOS5_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
25*4882a593Smuzhiyun { EXYNOS5_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
26*4882a593Smuzhiyun { EXYNOS5_ARM_COMMON_SYS_PWR_REG, { 0x0, 0x0, 0x2} },
27*4882a593Smuzhiyun { EXYNOS5_ARM_L2_SYS_PWR_REG, { 0x3, 0x3, 0x3} },
28*4882a593Smuzhiyun { EXYNOS_L2_OPTION(0), { 0x10, 0x10, 0x0 } },
29*4882a593Smuzhiyun { EXYNOS5_CMU_ACLKSTOP_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
30*4882a593Smuzhiyun { EXYNOS5_CMU_SCLKSTOP_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
31*4882a593Smuzhiyun { EXYNOS5_CMU_RESET_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
32*4882a593Smuzhiyun { EXYNOS5_CMU_ACLKSTOP_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
33*4882a593Smuzhiyun { EXYNOS5_CMU_SCLKSTOP_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
34*4882a593Smuzhiyun { EXYNOS5_CMU_RESET_SYSMEM_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
35*4882a593Smuzhiyun { EXYNOS5_DRAM_FREQ_DOWN_SYS_PWR_REG, { 0x1, 0x1, 0x1} },
36*4882a593Smuzhiyun { EXYNOS5_DDRPHY_DLLOFF_SYS_PWR_REG, { 0x1, 0x1, 0x1} },
37*4882a593Smuzhiyun { EXYNOS5_DDRPHY_DLLLOCK_SYS_PWR_REG, { 0x1, 0x1, 0x1} },
38*4882a593Smuzhiyun { EXYNOS5_APLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
39*4882a593Smuzhiyun { EXYNOS5_MPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
40*4882a593Smuzhiyun { EXYNOS5_VPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
41*4882a593Smuzhiyun { EXYNOS5_EPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
42*4882a593Smuzhiyun { EXYNOS5_BPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
43*4882a593Smuzhiyun { EXYNOS5_CPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
44*4882a593Smuzhiyun { EXYNOS5_MPLLUSER_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
45*4882a593Smuzhiyun { EXYNOS5_BPLLUSER_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
46*4882a593Smuzhiyun { EXYNOS5_TOP_BUS_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
47*4882a593Smuzhiyun { EXYNOS5_TOP_RETENTION_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
48*4882a593Smuzhiyun { EXYNOS5_TOP_PWR_SYS_PWR_REG, { 0x3, 0x0, 0x3} },
49*4882a593Smuzhiyun { EXYNOS5_TOP_BUS_SYSMEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
50*4882a593Smuzhiyun { EXYNOS5_TOP_RETENTION_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
51*4882a593Smuzhiyun { EXYNOS5_TOP_PWR_SYSMEM_SYS_PWR_REG, { 0x3, 0x0, 0x3} },
52*4882a593Smuzhiyun { EXYNOS5_LOGIC_RESET_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
53*4882a593Smuzhiyun { EXYNOS5_OSCCLK_GATE_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
54*4882a593Smuzhiyun { EXYNOS5_LOGIC_RESET_SYSMEM_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
55*4882a593Smuzhiyun { EXYNOS5_OSCCLK_GATE_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
56*4882a593Smuzhiyun { EXYNOS5_USBOTG_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
57*4882a593Smuzhiyun { EXYNOS5_G2D_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
58*4882a593Smuzhiyun { EXYNOS5_USBDRD_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
59*4882a593Smuzhiyun { EXYNOS5_SDMMC_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
60*4882a593Smuzhiyun { EXYNOS5_CSSYS_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
61*4882a593Smuzhiyun { EXYNOS5_SECSS_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
62*4882a593Smuzhiyun { EXYNOS5_ROTATOR_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
63*4882a593Smuzhiyun { EXYNOS5_INTRAM_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
64*4882a593Smuzhiyun { EXYNOS5_INTROM_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
65*4882a593Smuzhiyun { EXYNOS5_JPEG_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
66*4882a593Smuzhiyun { EXYNOS5_JPEG_MEM_OPTION, { 0x10, 0x10, 0x0} },
67*4882a593Smuzhiyun { EXYNOS5_HSI_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
68*4882a593Smuzhiyun { EXYNOS5_MCUIOP_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
69*4882a593Smuzhiyun { EXYNOS5_SATA_MEM_SYS_PWR_REG, { 0x3, 0x0, 0x0} },
70*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_DRAM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
71*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_MAU_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
72*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_GPIO_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
73*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_UART_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
74*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_MMCA_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
75*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_MMCB_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
76*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_EBIA_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
77*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_EBIB_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
78*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_SPI_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
79*4882a593Smuzhiyun { EXYNOS5_PAD_RETENTION_GPIO_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
80*4882a593Smuzhiyun { EXYNOS5_PAD_ISOLATION_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
81*4882a593Smuzhiyun { EXYNOS5_PAD_ISOLATION_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
82*4882a593Smuzhiyun { EXYNOS5_PAD_ALV_SEL_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
83*4882a593Smuzhiyun { EXYNOS5_XUSBXTI_SYS_PWR_REG, { 0x1, 0x1, 0x1} },
84*4882a593Smuzhiyun { EXYNOS5_XXTI_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
85*4882a593Smuzhiyun { EXYNOS5_EXT_REGULATOR_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
86*4882a593Smuzhiyun { EXYNOS5_GPIO_MODE_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
87*4882a593Smuzhiyun { EXYNOS5_GPIO_MODE_SYSMEM_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
88*4882a593Smuzhiyun { EXYNOS5_GPIO_MODE_MAU_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
89*4882a593Smuzhiyun { EXYNOS5_TOP_ASB_RESET_SYS_PWR_REG, { 0x1, 0x1, 0x1} },
90*4882a593Smuzhiyun { EXYNOS5_TOP_ASB_ISOLATION_SYS_PWR_REG, { 0x1, 0x0, 0x1} },
91*4882a593Smuzhiyun { EXYNOS5_GSCL_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
92*4882a593Smuzhiyun { EXYNOS5_ISP_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
93*4882a593Smuzhiyun { EXYNOS5_MFC_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
94*4882a593Smuzhiyun { EXYNOS5_G3D_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
95*4882a593Smuzhiyun { EXYNOS5_DISP1_SYS_PWR_REG, { 0x7, 0x0, 0x0} },
96*4882a593Smuzhiyun { EXYNOS5_MAU_SYS_PWR_REG, { 0x7, 0x7, 0x0} },
97*4882a593Smuzhiyun { EXYNOS5_CMU_CLKSTOP_GSCL_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
98*4882a593Smuzhiyun { EXYNOS5_CMU_CLKSTOP_ISP_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
99*4882a593Smuzhiyun { EXYNOS5_CMU_CLKSTOP_MFC_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
100*4882a593Smuzhiyun { EXYNOS5_CMU_CLKSTOP_G3D_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
101*4882a593Smuzhiyun { EXYNOS5_CMU_CLKSTOP_DISP1_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
102*4882a593Smuzhiyun { EXYNOS5_CMU_CLKSTOP_MAU_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
103*4882a593Smuzhiyun { EXYNOS5_CMU_SYSCLK_GSCL_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
104*4882a593Smuzhiyun { EXYNOS5_CMU_SYSCLK_ISP_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
105*4882a593Smuzhiyun { EXYNOS5_CMU_SYSCLK_MFC_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
106*4882a593Smuzhiyun { EXYNOS5_CMU_SYSCLK_G3D_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
107*4882a593Smuzhiyun { EXYNOS5_CMU_SYSCLK_DISP1_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
108*4882a593Smuzhiyun { EXYNOS5_CMU_SYSCLK_MAU_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
109*4882a593Smuzhiyun { EXYNOS5_CMU_RESET_GSCL_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
110*4882a593Smuzhiyun { EXYNOS5_CMU_RESET_ISP_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
111*4882a593Smuzhiyun { EXYNOS5_CMU_RESET_MFC_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
112*4882a593Smuzhiyun { EXYNOS5_CMU_RESET_G3D_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
113*4882a593Smuzhiyun { EXYNOS5_CMU_RESET_DISP1_SYS_PWR_REG, { 0x1, 0x0, 0x0} },
114*4882a593Smuzhiyun { EXYNOS5_CMU_RESET_MAU_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
115*4882a593Smuzhiyun { PMU_TABLE_END,},
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static unsigned int const exynos5_list_both_cnt_feed[] = {
119*4882a593Smuzhiyun EXYNOS5_ARM_CORE0_OPTION,
120*4882a593Smuzhiyun EXYNOS5_ARM_CORE1_OPTION,
121*4882a593Smuzhiyun EXYNOS5_ARM_COMMON_OPTION,
122*4882a593Smuzhiyun EXYNOS5_GSCL_OPTION,
123*4882a593Smuzhiyun EXYNOS5_ISP_OPTION,
124*4882a593Smuzhiyun EXYNOS5_MFC_OPTION,
125*4882a593Smuzhiyun EXYNOS5_G3D_OPTION,
126*4882a593Smuzhiyun EXYNOS5_DISP1_OPTION,
127*4882a593Smuzhiyun EXYNOS5_MAU_OPTION,
128*4882a593Smuzhiyun EXYNOS5_TOP_PWR_OPTION,
129*4882a593Smuzhiyun EXYNOS5_TOP_PWR_SYSMEM_OPTION,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static unsigned int const exynos5_list_disable_wfi_wfe[] = {
133*4882a593Smuzhiyun EXYNOS5_ARM_CORE1_OPTION,
134*4882a593Smuzhiyun EXYNOS5_FSYS_ARM_OPTION,
135*4882a593Smuzhiyun EXYNOS5_ISP_ARM_OPTION,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
exynos5250_pmu_init(void)138*4882a593Smuzhiyun static void exynos5250_pmu_init(void)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun unsigned int value;
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * When SYS_WDTRESET is set, watchdog timer reset request
143*4882a593Smuzhiyun * is ignored by power management unit.
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun value = pmu_raw_readl(EXYNOS5_AUTO_WDTRESET_DISABLE);
146*4882a593Smuzhiyun value &= ~EXYNOS5_SYS_WDTRESET;
147*4882a593Smuzhiyun pmu_raw_writel(value, EXYNOS5_AUTO_WDTRESET_DISABLE);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun value = pmu_raw_readl(EXYNOS5_MASK_WDTRESET_REQUEST);
150*4882a593Smuzhiyun value &= ~EXYNOS5_SYS_WDTRESET;
151*4882a593Smuzhiyun pmu_raw_writel(value, EXYNOS5_MASK_WDTRESET_REQUEST);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
exynos5_powerdown_conf(enum sys_powerdown mode)154*4882a593Smuzhiyun static void exynos5_powerdown_conf(enum sys_powerdown mode)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun unsigned int i;
157*4882a593Smuzhiyun unsigned int tmp;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * Enable both SC_FEEDBACK and SC_COUNTER
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(exynos5_list_both_cnt_feed); i++) {
163*4882a593Smuzhiyun tmp = pmu_raw_readl(exynos5_list_both_cnt_feed[i]);
164*4882a593Smuzhiyun tmp |= (EXYNOS5_USE_SC_FEEDBACK |
165*4882a593Smuzhiyun EXYNOS5_USE_SC_COUNTER);
166*4882a593Smuzhiyun pmu_raw_writel(tmp, exynos5_list_both_cnt_feed[i]);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * SKIP_DEACTIVATE_ACEACP_IN_PWDN_BITFIELD Enable
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun tmp = pmu_raw_readl(EXYNOS5_ARM_COMMON_OPTION);
173*4882a593Smuzhiyun tmp |= EXYNOS5_SKIP_DEACTIVATE_ACEACP_IN_PWDN;
174*4882a593Smuzhiyun pmu_raw_writel(tmp, EXYNOS5_ARM_COMMON_OPTION);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * Disable WFI/WFE on XXX_OPTION
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(exynos5_list_disable_wfi_wfe); i++) {
180*4882a593Smuzhiyun tmp = pmu_raw_readl(exynos5_list_disable_wfi_wfe[i]);
181*4882a593Smuzhiyun tmp &= ~(EXYNOS5_OPTION_USE_STANDBYWFE |
182*4882a593Smuzhiyun EXYNOS5_OPTION_USE_STANDBYWFI);
183*4882a593Smuzhiyun pmu_raw_writel(tmp, exynos5_list_disable_wfi_wfe[i]);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun const struct exynos_pmu_data exynos5250_pmu_data = {
188*4882a593Smuzhiyun .pmu_config = exynos5250_pmu_config,
189*4882a593Smuzhiyun .pmu_init = exynos5250_pmu_init,
190*4882a593Smuzhiyun .powerdown_conf = exynos5_powerdown_conf,
191*4882a593Smuzhiyun };
192