xref: /OK3568_Linux_fs/kernel/drivers/soc/samsung/exynos3250-pmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2011-2015 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun //		http://www.samsung.com/
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Exynos3250 - CPU PMU (Power Management Unit) support
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-regs-pmu.h>
9*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-pmu.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "exynos-pmu.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun static const struct exynos_pmu_conf exynos3250_pmu_config[] = {
14*4882a593Smuzhiyun 	/* { .offset = offset, .val = { AFTR, W-AFTR, SLEEP } */
15*4882a593Smuzhiyun 	{ EXYNOS3_ARM_CORE0_SYS_PWR_REG,		{ 0x0, 0x0, 0x2} },
16*4882a593Smuzhiyun 	{ EXYNOS3_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG,	{ 0x0, 0x0, 0x0} },
17*4882a593Smuzhiyun 	{ EXYNOS3_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
18*4882a593Smuzhiyun 	{ EXYNOS3_ARM_CORE1_SYS_PWR_REG,		{ 0x0, 0x0, 0x2} },
19*4882a593Smuzhiyun 	{ EXYNOS3_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG,	{ 0x0, 0x0, 0x0} },
20*4882a593Smuzhiyun 	{ EXYNOS3_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} },
21*4882a593Smuzhiyun 	{ EXYNOS3_ISP_ARM_SYS_PWR_REG,			{ 0x1, 0x0, 0x0} },
22*4882a593Smuzhiyun 	{ EXYNOS3_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG,	{ 0x0, 0x0, 0x0} },
23*4882a593Smuzhiyun 	{ EXYNOS3_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG,	{ 0x0, 0x0, 0x0} },
24*4882a593Smuzhiyun 	{ EXYNOS3_ARM_COMMON_SYS_PWR_REG,		{ 0x0, 0x0, 0x2} },
25*4882a593Smuzhiyun 	{ EXYNOS3_ARM_L2_SYS_PWR_REG,			{ 0x0, 0x0, 0x3} },
26*4882a593Smuzhiyun 	{ EXYNOS3_CMU_ACLKSTOP_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
27*4882a593Smuzhiyun 	{ EXYNOS3_CMU_SCLKSTOP_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
28*4882a593Smuzhiyun 	{ EXYNOS3_CMU_RESET_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
29*4882a593Smuzhiyun 	{ EXYNOS3_DRAM_FREQ_DOWN_SYS_PWR_REG,		{ 0x1, 0x1, 0x1} },
30*4882a593Smuzhiyun 	{ EXYNOS3_DDRPHY_DLLOFF_SYS_PWR_REG,		{ 0x1, 0x1, 0x1} },
31*4882a593Smuzhiyun 	{ EXYNOS3_LPDDR_PHY_DLL_LOCK_SYS_PWR_REG,	{ 0x1, 0x1, 0x1} },
32*4882a593Smuzhiyun 	{ EXYNOS3_CMU_ACLKSTOP_COREBLK_SYS_PWR_REG,	{ 0x1, 0x0, 0x0} },
33*4882a593Smuzhiyun 	{ EXYNOS3_CMU_SCLKSTOP_COREBLK_SYS_PWR_REG,	{ 0x1, 0x0, 0x0} },
34*4882a593Smuzhiyun 	{ EXYNOS3_CMU_RESET_COREBLK_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
35*4882a593Smuzhiyun 	{ EXYNOS3_APLL_SYSCLK_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
36*4882a593Smuzhiyun 	{ EXYNOS3_MPLL_SYSCLK_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
37*4882a593Smuzhiyun 	{ EXYNOS3_BPLL_SYSCLK_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
38*4882a593Smuzhiyun 	{ EXYNOS3_VPLL_SYSCLK_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
39*4882a593Smuzhiyun 	{ EXYNOS3_EPLL_SYSCLK_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
40*4882a593Smuzhiyun 	{ EXYNOS3_UPLL_SYSCLK_SYS_PWR_REG,		{ 0x1, 0x1, 0x1} },
41*4882a593Smuzhiyun 	{ EXYNOS3_EPLLUSER_SYSCLK_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
42*4882a593Smuzhiyun 	{ EXYNOS3_MPLLUSER_SYSCLK_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
43*4882a593Smuzhiyun 	{ EXYNOS3_BPLLUSER_SYSCLK_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
44*4882a593Smuzhiyun 	{ EXYNOS3_CMU_CLKSTOP_CAM_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
45*4882a593Smuzhiyun 	{ EXYNOS3_CMU_CLKSTOP_MFC_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
46*4882a593Smuzhiyun 	{ EXYNOS3_CMU_CLKSTOP_G3D_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
47*4882a593Smuzhiyun 	{ EXYNOS3_CMU_CLKSTOP_LCD0_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
48*4882a593Smuzhiyun 	{ EXYNOS3_CMU_CLKSTOP_ISP_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
49*4882a593Smuzhiyun 	{ EXYNOS3_CMU_CLKSTOP_MAUDIO_SYS_PWR_REG,	{ 0x1, 0x0, 0x0} },
50*4882a593Smuzhiyun 	{ EXYNOS3_CMU_RESET_CAM_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
51*4882a593Smuzhiyun 	{ EXYNOS3_CMU_RESET_MFC_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
52*4882a593Smuzhiyun 	{ EXYNOS3_CMU_RESET_G3D_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
53*4882a593Smuzhiyun 	{ EXYNOS3_CMU_RESET_LCD0_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
54*4882a593Smuzhiyun 	{ EXYNOS3_CMU_RESET_ISP_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
55*4882a593Smuzhiyun 	{ EXYNOS3_CMU_RESET_MAUDIO_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
56*4882a593Smuzhiyun 	{ EXYNOS3_TOP_BUS_SYS_PWR_REG,			{ 0x3, 0x0, 0x0} },
57*4882a593Smuzhiyun 	{ EXYNOS3_TOP_RETENTION_SYS_PWR_REG,		{ 0x1, 0x1, 0x1} },
58*4882a593Smuzhiyun 	{ EXYNOS3_TOP_PWR_SYS_PWR_REG,			{ 0x3, 0x3, 0x3} },
59*4882a593Smuzhiyun 	{ EXYNOS3_TOP_BUS_COREBLK_SYS_PWR_REG,		{ 0x3, 0x0, 0x0} },
60*4882a593Smuzhiyun 	{ EXYNOS3_TOP_RETENTION_COREBLK_SYS_PWR_REG,	{ 0x1, 0x1, 0x1} },
61*4882a593Smuzhiyun 	{ EXYNOS3_TOP_PWR_COREBLK_SYS_PWR_REG,		{ 0x3, 0x3, 0x3} },
62*4882a593Smuzhiyun 	{ EXYNOS3_LOGIC_RESET_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
63*4882a593Smuzhiyun 	{ EXYNOS3_OSCCLK_GATE_SYS_PWR_REG,		{ 0x1, 0x1, 0x1} },
64*4882a593Smuzhiyun 	{ EXYNOS3_LOGIC_RESET_COREBLK_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
65*4882a593Smuzhiyun 	{ EXYNOS3_OSCCLK_GATE_COREBLK_SYS_PWR_REG,	{ 0x1, 0x0, 0x1} },
66*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_DRAM_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
67*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_MAUDIO_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
68*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_GPIO_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
69*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_UART_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
70*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_MMC0_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
71*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_MMC1_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
72*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_MMC2_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
73*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_SPI_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
74*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_EBIA_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
75*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_EBIB_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
76*4882a593Smuzhiyun 	{ EXYNOS3_PAD_RETENTION_JTAG_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
77*4882a593Smuzhiyun 	{ EXYNOS3_PAD_ISOLATION_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
78*4882a593Smuzhiyun 	{ EXYNOS3_PAD_ALV_SEL_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
79*4882a593Smuzhiyun 	{ EXYNOS3_XUSBXTI_SYS_PWR_REG,			{ 0x1, 0x1, 0x0} },
80*4882a593Smuzhiyun 	{ EXYNOS3_XXTI_SYS_PWR_REG,			{ 0x1, 0x1, 0x0} },
81*4882a593Smuzhiyun 	{ EXYNOS3_EXT_REGULATOR_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
82*4882a593Smuzhiyun 	{ EXYNOS3_EXT_REGULATOR_COREBLK_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
83*4882a593Smuzhiyun 	{ EXYNOS3_GPIO_MODE_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
84*4882a593Smuzhiyun 	{ EXYNOS3_GPIO_MODE_MAUDIO_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
85*4882a593Smuzhiyun 	{ EXYNOS3_TOP_ASB_RESET_SYS_PWR_REG,		{ 0x1, 0x1, 0x0} },
86*4882a593Smuzhiyun 	{ EXYNOS3_TOP_ASB_ISOLATION_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
87*4882a593Smuzhiyun 	{ EXYNOS3_TOP_ASB_RESET_COREBLK_SYS_PWR_REG,	{ 0x1, 0x1, 0x0} },
88*4882a593Smuzhiyun 	{ EXYNOS3_TOP_ASB_ISOLATION_COREBLK_SYS_PWR_REG, { 0x1, 0x1, 0x0} },
89*4882a593Smuzhiyun 	{ EXYNOS3_CAM_SYS_PWR_REG,			{ 0x7, 0x0, 0x0} },
90*4882a593Smuzhiyun 	{ EXYNOS3_MFC_SYS_PWR_REG,			{ 0x7, 0x0, 0x0} },
91*4882a593Smuzhiyun 	{ EXYNOS3_G3D_SYS_PWR_REG,			{ 0x7, 0x0, 0x0} },
92*4882a593Smuzhiyun 	{ EXYNOS3_LCD0_SYS_PWR_REG,			{ 0x7, 0x0, 0x0} },
93*4882a593Smuzhiyun 	{ EXYNOS3_ISP_SYS_PWR_REG,			{ 0x7, 0x0, 0x0} },
94*4882a593Smuzhiyun 	{ EXYNOS3_MAUDIO_SYS_PWR_REG,			{ 0x7, 0x0, 0x0} },
95*4882a593Smuzhiyun 	{ EXYNOS3_CMU_SYSCLK_ISP_SYS_PWR_REG,		{ 0x1, 0x0, 0x0} },
96*4882a593Smuzhiyun 	{ PMU_TABLE_END,},
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static unsigned int const exynos3250_list_feed[] = {
100*4882a593Smuzhiyun 	EXYNOS3_ARM_CORE_OPTION(0),
101*4882a593Smuzhiyun 	EXYNOS3_ARM_CORE_OPTION(1),
102*4882a593Smuzhiyun 	EXYNOS3_ARM_CORE_OPTION(2),
103*4882a593Smuzhiyun 	EXYNOS3_ARM_CORE_OPTION(3),
104*4882a593Smuzhiyun 	EXYNOS3_ARM_COMMON_OPTION,
105*4882a593Smuzhiyun 	EXYNOS3_TOP_PWR_OPTION,
106*4882a593Smuzhiyun 	EXYNOS3_CORE_TOP_PWR_OPTION,
107*4882a593Smuzhiyun 	S5P_CAM_OPTION,
108*4882a593Smuzhiyun 	S5P_MFC_OPTION,
109*4882a593Smuzhiyun 	S5P_G3D_OPTION,
110*4882a593Smuzhiyun 	S5P_LCD0_OPTION,
111*4882a593Smuzhiyun 	S5P_ISP_OPTION,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
exynos3250_powerdown_conf_extra(enum sys_powerdown mode)114*4882a593Smuzhiyun static void exynos3250_powerdown_conf_extra(enum sys_powerdown mode)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	unsigned int i;
117*4882a593Smuzhiyun 	unsigned int tmp;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Enable only SC_FEEDBACK */
120*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(exynos3250_list_feed); i++) {
121*4882a593Smuzhiyun 		tmp = pmu_raw_readl(exynos3250_list_feed[i]);
122*4882a593Smuzhiyun 		tmp &= ~(EXYNOS3_OPTION_USE_SC_COUNTER);
123*4882a593Smuzhiyun 		tmp |= EXYNOS3_OPTION_USE_SC_FEEDBACK;
124*4882a593Smuzhiyun 		pmu_raw_writel(tmp, exynos3250_list_feed[i]);
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	if (mode != SYS_SLEEP)
128*4882a593Smuzhiyun 		return;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	pmu_raw_writel(XUSBXTI_DURATION, EXYNOS3_XUSBXTI_DURATION);
131*4882a593Smuzhiyun 	pmu_raw_writel(XXTI_DURATION, EXYNOS3_XXTI_DURATION);
132*4882a593Smuzhiyun 	pmu_raw_writel(EXT_REGULATOR_DURATION, EXYNOS3_EXT_REGULATOR_DURATION);
133*4882a593Smuzhiyun 	pmu_raw_writel(EXT_REGULATOR_COREBLK_DURATION,
134*4882a593Smuzhiyun 		       EXYNOS3_EXT_REGULATOR_COREBLK_DURATION);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
exynos3250_pmu_init(void)137*4882a593Smuzhiyun static void exynos3250_pmu_init(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	unsigned int value;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/*
142*4882a593Smuzhiyun 	 * To prevent from issuing new bus request form L2 memory system
143*4882a593Smuzhiyun 	 * If core status is power down, should be set '1' to L2 power down
144*4882a593Smuzhiyun 	 */
145*4882a593Smuzhiyun 	value = pmu_raw_readl(EXYNOS3_ARM_COMMON_OPTION);
146*4882a593Smuzhiyun 	value |= EXYNOS3_OPTION_SKIP_DEACTIVATE_ACEACP_IN_PWDN;
147*4882a593Smuzhiyun 	pmu_raw_writel(value, EXYNOS3_ARM_COMMON_OPTION);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Enable USE_STANDBY_WFI for all CORE */
150*4882a593Smuzhiyun 	pmu_raw_writel(S5P_USE_STANDBY_WFI_ALL, S5P_CENTRAL_SEQ_OPTION);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/*
153*4882a593Smuzhiyun 	 * Set PSHOLD port for output high
154*4882a593Smuzhiyun 	 */
155*4882a593Smuzhiyun 	value = pmu_raw_readl(S5P_PS_HOLD_CONTROL);
156*4882a593Smuzhiyun 	value |= S5P_PS_HOLD_OUTPUT_HIGH;
157*4882a593Smuzhiyun 	pmu_raw_writel(value, S5P_PS_HOLD_CONTROL);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/*
160*4882a593Smuzhiyun 	 * Enable signal for PSHOLD port
161*4882a593Smuzhiyun 	 */
162*4882a593Smuzhiyun 	value = pmu_raw_readl(S5P_PS_HOLD_CONTROL);
163*4882a593Smuzhiyun 	value |= S5P_PS_HOLD_EN;
164*4882a593Smuzhiyun 	pmu_raw_writel(value, S5P_PS_HOLD_CONTROL);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun const struct exynos_pmu_data exynos3250_pmu_data = {
168*4882a593Smuzhiyun 	.pmu_config	= exynos3250_pmu_config,
169*4882a593Smuzhiyun 	.pmu_init	= exynos3250_pmu_init,
170*4882a593Smuzhiyun 	.powerdown_conf_extra	= exynos3250_powerdown_conf_extra,
171*4882a593Smuzhiyun };
172