1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2021 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <asm/cacheflush.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/completion.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/initramfs.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/iopoll.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/kthread.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/soc/rockchip/rockchip_decompress.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define SHA256_PROBE_TIMEOUT 1000
24*4882a593Smuzhiyun #define SHA256_COMPARE_TIMEOUT 2000
25*4882a593Smuzhiyun #define SHA256_HASH_SIZE 32
26*4882a593Smuzhiyun #define _SBF(s, v) ((v) << (s))
27*4882a593Smuzhiyun #define CRYPTO_WRITE_MASK_SHIFT (16)
28*4882a593Smuzhiyun #define CRYPTO_WRITE_MASK_ALL ((0xffffu << CRYPTO_WRITE_MASK_SHIFT))
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Crypto DMA control registers*/
31*4882a593Smuzhiyun #define CRYPTO_DMA_INT_EN 0x0008
32*4882a593Smuzhiyun #define CRYPTO_ZERO_ERR_INT_EN BIT(6)
33*4882a593Smuzhiyun #define CRYPTO_LIST_ERR_INT_EN BIT(5)
34*4882a593Smuzhiyun #define CRYPTO_SRC_ERR_INT_EN BIT(4)
35*4882a593Smuzhiyun #define CRYPTO_DST_ERR_INT_EN BIT(3)
36*4882a593Smuzhiyun #define CRYPTO_SRC_ITEM_INT_EN BIT(2)
37*4882a593Smuzhiyun #define CRYPTO_DST_ITEM_DONE_INT_EN BIT(1)
38*4882a593Smuzhiyun #define CRYPTO_LIST_DONE_INT_EN BIT(0)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define CRYPTO_DMA_INT_ST 0x000C
41*4882a593Smuzhiyun #define CRYPTO_ZERO_LEN_INT_ST BIT(6)
42*4882a593Smuzhiyun #define CRYPTO_LIST_ERR_INT_ST BIT(5)
43*4882a593Smuzhiyun #define CRYPTO_SRC_ERR_INT_ST BIT(4)
44*4882a593Smuzhiyun #define CRYPTO_DST_ERR_INT_ST BIT(3)
45*4882a593Smuzhiyun #define CRYPTO_SRC_ITEM_DONE_INT_ST BIT(2)
46*4882a593Smuzhiyun #define CRYPTO_DST_ITEM_DONE_INT_ST BIT(1)
47*4882a593Smuzhiyun #define CRYPTO_LIST_DONE_INT_ST BIT(0)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define CRYPTO_DMA_CTL 0x0010
50*4882a593Smuzhiyun #define CRYPTO_DMA_RESTART BIT(1)
51*4882a593Smuzhiyun #define CRYPTO_DMA_START BIT(0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* DMA LIST Start Address Register */
54*4882a593Smuzhiyun #define CRYPTO_DMA_LLI_ADDR 0x0014
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define CRYPTO_FIFO_CTL 0x0040
57*4882a593Smuzhiyun #define CRYPTO_DOUT_BYTESWAP BIT(1)
58*4882a593Smuzhiyun #define CRYPTO_DOIN_BYTESWAP BIT(0)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Hash Control Register */
61*4882a593Smuzhiyun #define CRYPTO_HASH_CTL 0x0048
62*4882a593Smuzhiyun #define CRYPTO_SHA1 _SBF(4, 0x00)
63*4882a593Smuzhiyun #define CRYPTO_MD5 _SBF(4, 0x01)
64*4882a593Smuzhiyun #define CRYPTO_SHA256 _SBF(4, 0x02)
65*4882a593Smuzhiyun #define CRYPTO_SHA224 _SBF(4, 0x03)
66*4882a593Smuzhiyun #define CRYPTO_SM3 _SBF(4, 0x06)
67*4882a593Smuzhiyun #define CRYPTO_SHA512 _SBF(4, 0x08)
68*4882a593Smuzhiyun #define CRYPTO_SHA384 _SBF(4, 0x09)
69*4882a593Smuzhiyun #define CRYPTO_SHA512_224 _SBF(4, 0x0A)
70*4882a593Smuzhiyun #define CRYPTO_SHA512_256 _SBF(4, 0x0B)
71*4882a593Smuzhiyun #define CRYPTO_HMAC_ENABLE BIT(3)
72*4882a593Smuzhiyun #define CRYPTO_HW_PAD_ENABLE BIT(2)
73*4882a593Smuzhiyun #define CRYPTO_HASH_SRC_SEL BIT(1)
74*4882a593Smuzhiyun #define CRYPTO_HASH_ENABLE BIT(0)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_0 0x03a0
77*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_1 0x03a4
78*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_2 0x03a8
79*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_3 0x03ac
80*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_4 0x03b0
81*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_5 0x03b4
82*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_6 0x03b8
83*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_7 0x03bc
84*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_8 0x03c0
85*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_9 0x03c4
86*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_10 0x03c8
87*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_11 0x03cc
88*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_12 0x03d0
89*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_13 0x03d4
90*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_14 0x03d8
91*4882a593Smuzhiyun #define CRYPTO_HASH_DOUT_15 0x03dc
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define CRYPTO_HASH_VALID 0x03e4
94*4882a593Smuzhiyun #define CRYPTO_HASH_IS_VALID BIT(0)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define LLI_DMA_CTRL_LAST BIT(0)
97*4882a593Smuzhiyun #define LLI_DMA_CTRL_PAUSE BIT(1)
98*4882a593Smuzhiyun #define LLI_DMA_CTRL_LIST_DONE BIT(8)
99*4882a593Smuzhiyun #define LLI_DMA_CTRL_DST_DONE BIT(9)
100*4882a593Smuzhiyun #define LLI_DMA_CTRL_SRC_DONE BIT(10)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define LLI_USER_CPIHER_START BIT(0)
103*4882a593Smuzhiyun #define LLI_USER_STRING_START BIT(1)
104*4882a593Smuzhiyun #define LLI_USER_STRING_LAST BIT(2)
105*4882a593Smuzhiyun #define LLI_USER_STRING_ADA BIT(3)
106*4882a593Smuzhiyun #define LLI_USER_PRIVACY_KEY BIT(7)
107*4882a593Smuzhiyun #define LLI_USER_ROOT_KEY BIT(8)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define CRYPTO_READ(dev, offset) \
110*4882a593Smuzhiyun readl_relaxed(((dev)->reg + (offset)))
111*4882a593Smuzhiyun #define CRYPTO_WRITE(dev, offset, val) \
112*4882a593Smuzhiyun writel_relaxed((val), ((dev)->reg + (offset)))
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #ifdef DEBUG
115*4882a593Smuzhiyun #define CRYPTO_TRACE(format, ...) pr_err("[%s, %05d]-trace: " format "\n", \
116*4882a593Smuzhiyun __func__, __LINE__, ##__VA_ARGS__)
117*4882a593Smuzhiyun #define CRYPTO_MSG(format, ...) pr_err("[%s, %05d]-msg:" format "\n", \
118*4882a593Smuzhiyun __func__, __LINE__, ##__VA_ARGS__)
119*4882a593Smuzhiyun #define CRYPTO_DUMPHEX(var_name, data, len) \
120*4882a593Smuzhiyun print_hex_dump(KERN_CONT, (var_name), \
121*4882a593Smuzhiyun DUMP_PREFIX_OFFSET, \
122*4882a593Smuzhiyun 16, 1, (data), (len), false)
123*4882a593Smuzhiyun #else
124*4882a593Smuzhiyun #define CRYPTO_TRACE(format, ...)
125*4882a593Smuzhiyun #define CRYPTO_MSG(format, ...)
126*4882a593Smuzhiyun #define CRYPTO_DUMPHEX(var_name, data, len)
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun struct crypto_lli_desc {
130*4882a593Smuzhiyun u32 src_addr;
131*4882a593Smuzhiyun u32 src_len;
132*4882a593Smuzhiyun u32 dst_addr;
133*4882a593Smuzhiyun u32 dst_len;
134*4882a593Smuzhiyun u32 user_define;
135*4882a593Smuzhiyun u32 reserve;
136*4882a593Smuzhiyun u32 dma_ctrl;
137*4882a593Smuzhiyun u32 next_addr;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct crypto_data {
141*4882a593Smuzhiyun struct device *dev;
142*4882a593Smuzhiyun void __iomem *reg;
143*4882a593Smuzhiyun int irq;
144*4882a593Smuzhiyun int clks_num;
145*4882a593Smuzhiyun struct clk_bulk_data *clk_bulks;
146*4882a593Smuzhiyun struct crypto_lli_desc *desc;
147*4882a593Smuzhiyun dma_addr_t desc_dma;
148*4882a593Smuzhiyun int calc_ret;
149*4882a593Smuzhiyun void (*done_cb)(void *user_data,
150*4882a593Smuzhiyun int hash_ret,
151*4882a593Smuzhiyun u8 *hash_val);
152*4882a593Smuzhiyun void *cb_data;
153*4882a593Smuzhiyun u8 *hash;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun enum endian_mode {
157*4882a593Smuzhiyun BIG_ENDIAN = 0,
158*4882a593Smuzhiyun LITTLE_ENDIAN
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct crypto_data *g_crypto_info;
162*4882a593Smuzhiyun static DECLARE_COMPLETION(sha256_probe_complete);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static DECLARE_WAIT_QUEUE_HEAD(crypto_sha256_compare_done);
165*4882a593Smuzhiyun static bool compare_done;
166*4882a593Smuzhiyun
rk_tb_crypto_sha256_wait_compare_done(void)167*4882a593Smuzhiyun int __init rk_tb_crypto_sha256_wait_compare_done(void)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun if (wait_event_timeout(crypto_sha256_compare_done, compare_done,
170*4882a593Smuzhiyun SHA256_COMPARE_TIMEOUT))
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return -ETIMEDOUT;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
word2byte(u32 word,u8 * ch,u32 endian)176*4882a593Smuzhiyun static void word2byte(u32 word, u8 *ch, u32 endian)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun /* 0: Big-Endian 1: Little-Endian */
179*4882a593Smuzhiyun if (endian == BIG_ENDIAN) {
180*4882a593Smuzhiyun ch[0] = (word >> 24) & 0xff;
181*4882a593Smuzhiyun ch[1] = (word >> 16) & 0xff;
182*4882a593Smuzhiyun ch[2] = (word >> 8) & 0xff;
183*4882a593Smuzhiyun ch[3] = (word >> 0) & 0xff;
184*4882a593Smuzhiyun } else if (endian == LITTLE_ENDIAN) {
185*4882a593Smuzhiyun ch[0] = (word >> 0) & 0xff;
186*4882a593Smuzhiyun ch[1] = (word >> 8) & 0xff;
187*4882a593Smuzhiyun ch[2] = (word >> 16) & 0xff;
188*4882a593Smuzhiyun ch[3] = (word >> 24) & 0xff;
189*4882a593Smuzhiyun } else {
190*4882a593Smuzhiyun ch[0] = 0;
191*4882a593Smuzhiyun ch[1] = 0;
192*4882a593Smuzhiyun ch[2] = 0;
193*4882a593Smuzhiyun ch[3] = 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
sha256_done_cb(void * user_data,int hash_ret,u8 * hash_val)197*4882a593Smuzhiyun static void sha256_done_cb(void *user_data, int hash_ret, u8 *hash_val)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun CRYPTO_TRACE();
200*4882a593Smuzhiyun if (!memcmp(user_data, hash_val, 32)) {
201*4882a593Smuzhiyun compare_done = true;
202*4882a593Smuzhiyun wake_up(&crypto_sha256_compare_done);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
clear_hash_out_reg(struct crypto_data * dev)206*4882a593Smuzhiyun static inline void clear_hash_out_reg(struct crypto_data *dev)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun int i;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /*clear out register*/
211*4882a593Smuzhiyun for (i = 0; i < 16; i++)
212*4882a593Smuzhiyun CRYPTO_WRITE(dev, CRYPTO_HASH_DOUT_0 + 4 * i, 0);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
get_hash_value(struct crypto_data * dev,u8 * data,u32 data_len)215*4882a593Smuzhiyun static int get_hash_value(struct crypto_data *dev, u8 *data, u32 data_len)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun int ret = 0;
218*4882a593Smuzhiyun u32 i, offset;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun offset = CRYPTO_HASH_DOUT_0;
221*4882a593Smuzhiyun for (i = 0; i < data_len / 4; i++, offset += 4)
222*4882a593Smuzhiyun word2byte(CRYPTO_READ(dev, offset), data + i * 4, BIG_ENDIAN);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (data_len % 4) {
225*4882a593Smuzhiyun uint8_t tmp_buf[4];
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun word2byte(CRYPTO_READ(dev, offset), tmp_buf, BIG_ENDIAN);
228*4882a593Smuzhiyun memcpy(data + i * 4, tmp_buf, data_len % 4);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun CRYPTO_WRITE(dev, CRYPTO_HASH_VALID, CRYPTO_HASH_IS_VALID);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
rk_tb_crypto_disable_clk(struct crypto_data * dev)236*4882a593Smuzhiyun static void rk_tb_crypto_disable_clk(struct crypto_data *dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun dev_dbg(dev->dev, "clk_bulk_disable_unprepare.\n");
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun clk_bulk_disable_unprepare(dev->clks_num, dev->clk_bulks);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
rk_tb_crypto_irq_handle(int irq,void * dev_id)243*4882a593Smuzhiyun static irqreturn_t rk_tb_crypto_irq_handle(int irq, void *dev_id)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct crypto_data *crypto_info = platform_get_drvdata(dev_id);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun CRYPTO_TRACE("xxxxxxxxxx irq xxxxxxxxxx");
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (crypto_info) {
250*4882a593Smuzhiyun u32 interrupt_status;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun get_hash_value(crypto_info, crypto_info->hash, SHA256_HASH_SIZE);
253*4882a593Smuzhiyun CRYPTO_WRITE(crypto_info, CRYPTO_HASH_CTL, CRYPTO_WRITE_MASK_ALL | 0);
254*4882a593Smuzhiyun interrupt_status = CRYPTO_READ(crypto_info, CRYPTO_DMA_INT_ST);
255*4882a593Smuzhiyun CRYPTO_WRITE(crypto_info, CRYPTO_DMA_INT_ST, interrupt_status);
256*4882a593Smuzhiyun if (interrupt_status == CRYPTO_LIST_DONE_INT_ST)
257*4882a593Smuzhiyun crypto_info->calc_ret = 0;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun CRYPTO_TRACE("interrupt_status = %08x", interrupt_status);
260*4882a593Smuzhiyun if (crypto_info->done_cb)
261*4882a593Smuzhiyun crypto_info->done_cb(crypto_info->cb_data,
262*4882a593Smuzhiyun crypto_info->calc_ret,
263*4882a593Smuzhiyun crypto_info->hash);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun rk_tb_crypto_disable_clk(crypto_info);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return IRQ_HANDLED;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
rk_tb_sha256(dma_addr_t data,size_t data_len,void * user_data)271*4882a593Smuzhiyun int rk_tb_sha256(dma_addr_t data, size_t data_len, void *user_data)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun u32 reg_ctrl = 0;
274*4882a593Smuzhiyun struct crypto_data *crypto_info;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun wait_for_completion_interruptible_timeout(&sha256_probe_complete,
277*4882a593Smuzhiyun SHA256_PROBE_TIMEOUT);
278*4882a593Smuzhiyun crypto_info = g_crypto_info;
279*4882a593Smuzhiyun if (!crypto_info)
280*4882a593Smuzhiyun return -ENODEV;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (data % 4)
283*4882a593Smuzhiyun return -EINVAL;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun clear_hash_out_reg(crypto_info);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun reg_ctrl = CRYPTO_SHA256 | CRYPTO_HW_PAD_ENABLE;
288*4882a593Smuzhiyun CRYPTO_WRITE(crypto_info, CRYPTO_HASH_CTL,
289*4882a593Smuzhiyun reg_ctrl | CRYPTO_WRITE_MASK_ALL);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun reg_ctrl = CRYPTO_ZERO_ERR_INT_EN |
292*4882a593Smuzhiyun CRYPTO_LIST_ERR_INT_EN |
293*4882a593Smuzhiyun CRYPTO_SRC_ERR_INT_EN |
294*4882a593Smuzhiyun CRYPTO_DST_ERR_INT_EN |
295*4882a593Smuzhiyun CRYPTO_LIST_DONE_INT_EN;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun CRYPTO_WRITE(crypto_info, CRYPTO_FIFO_CTL, 0x00030003);
298*4882a593Smuzhiyun CRYPTO_WRITE(crypto_info, CRYPTO_DMA_INT_EN, reg_ctrl);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun memset(crypto_info->desc, 0x00, sizeof(*crypto_info->desc));
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun crypto_info->desc->src_addr = (u32)data;
303*4882a593Smuzhiyun crypto_info->desc->src_len = data_len;
304*4882a593Smuzhiyun crypto_info->desc->next_addr = 0;
305*4882a593Smuzhiyun crypto_info->desc->dma_ctrl = LLI_DMA_CTRL_LIST_DONE |
306*4882a593Smuzhiyun LLI_DMA_CTRL_LAST;
307*4882a593Smuzhiyun crypto_info->desc->user_define = LLI_USER_CPIHER_START |
308*4882a593Smuzhiyun LLI_USER_STRING_START |
309*4882a593Smuzhiyun LLI_USER_STRING_LAST;
310*4882a593Smuzhiyun #ifdef CONFIG_ARM64
311*4882a593Smuzhiyun __flush_dcache_area((void *)crypto_info->desc,
312*4882a593Smuzhiyun sizeof(struct crypto_data));
313*4882a593Smuzhiyun #else
314*4882a593Smuzhiyun __cpuc_flush_dcache_area((void *)crypto_info->desc,
315*4882a593Smuzhiyun sizeof(struct crypto_data));
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun CRYPTO_WRITE(crypto_info, CRYPTO_DMA_LLI_ADDR, crypto_info->desc_dma);
318*4882a593Smuzhiyun CRYPTO_WRITE(crypto_info, CRYPTO_HASH_CTL,
319*4882a593Smuzhiyun (CRYPTO_HASH_ENABLE <<
320*4882a593Smuzhiyun CRYPTO_WRITE_MASK_SHIFT) |
321*4882a593Smuzhiyun CRYPTO_HASH_ENABLE);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun CRYPTO_WRITE(crypto_info, CRYPTO_DMA_CTL, 0x00010001); /* start */
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun crypto_info->calc_ret = -1;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun crypto_info->done_cb = sha256_done_cb;
328*4882a593Smuzhiyun crypto_info->cb_data = user_data;
329*4882a593Smuzhiyun crypto_info->hash = devm_kzalloc(crypto_info->dev, 32, GFP_KERNEL);
330*4882a593Smuzhiyun if (!crypto_info->hash)
331*4882a593Smuzhiyun return -ENOMEM;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rk_tb_sha256);
336*4882a593Smuzhiyun
rk_tb_crypto_probe(struct platform_device * pdev)337*4882a593Smuzhiyun static int __init rk_tb_crypto_probe(struct platform_device *pdev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct crypto_data *crypto_info;
340*4882a593Smuzhiyun struct resource *res;
341*4882a593Smuzhiyun int ret = 0;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun CRYPTO_TRACE();
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun crypto_info = devm_kzalloc(&pdev->dev, sizeof(*crypto_info),
346*4882a593Smuzhiyun GFP_KERNEL);
347*4882a593Smuzhiyun if (!crypto_info)
348*4882a593Smuzhiyun return -ENOMEM;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
351*4882a593Smuzhiyun crypto_info->reg = devm_ioremap_resource(&pdev->dev, res);
352*4882a593Smuzhiyun if (IS_ERR(crypto_info->reg)) {
353*4882a593Smuzhiyun dev_err(crypto_info->dev,
354*4882a593Smuzhiyun "devm_ioremap_resource crypto reg error.\n");
355*4882a593Smuzhiyun ret = PTR_ERR(crypto_info->reg);
356*4882a593Smuzhiyun goto exit;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun crypto_info->dev = &pdev->dev;
360*4882a593Smuzhiyun crypto_info->clks_num =
361*4882a593Smuzhiyun devm_clk_bulk_get_all(&pdev->dev, &crypto_info->clk_bulks);
362*4882a593Smuzhiyun if (crypto_info->clks_num < 0) {
363*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clks property\n");
364*4882a593Smuzhiyun ret = -ENODEV;
365*4882a593Smuzhiyun goto exit;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(crypto_info->clks_num, crypto_info->clk_bulks);
369*4882a593Smuzhiyun if (ret) {
370*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable clks\n");
371*4882a593Smuzhiyun goto exit;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun crypto_info->irq = platform_get_irq(pdev, 0);
375*4882a593Smuzhiyun if (crypto_info->irq < 0) {
376*4882a593Smuzhiyun dev_err(crypto_info->dev,
377*4882a593Smuzhiyun "control Interrupt is not available.\n");
378*4882a593Smuzhiyun ret = crypto_info->irq;
379*4882a593Smuzhiyun goto exit;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, crypto_info->irq,
383*4882a593Smuzhiyun rk_tb_crypto_irq_handle, IRQF_SHARED,
384*4882a593Smuzhiyun "rk-tb-crypto", pdev);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (ret) {
387*4882a593Smuzhiyun dev_err(crypto_info->dev, "irq request failed.\n");
388*4882a593Smuzhiyun goto exit;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun crypto_info->desc = devm_kzalloc(&pdev->dev, sizeof(struct crypto_data),
392*4882a593Smuzhiyun GFP_KERNEL | GFP_DMA);
393*4882a593Smuzhiyun crypto_info->desc_dma = (dma_addr_t)virt_to_phys(crypto_info->desc);
394*4882a593Smuzhiyun if (!crypto_info->desc) {
395*4882a593Smuzhiyun dev_err(crypto_info->dev, "desc alloc failed.\n");
396*4882a593Smuzhiyun ret = -ENOMEM;
397*4882a593Smuzhiyun goto exit;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun g_crypto_info = crypto_info;
401*4882a593Smuzhiyun platform_set_drvdata(pdev, crypto_info);
402*4882a593Smuzhiyun complete(&sha256_probe_complete);
403*4882a593Smuzhiyun exit:
404*4882a593Smuzhiyun return ret;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun #ifdef CONFIG_OF
408*4882a593Smuzhiyun static const struct of_device_id rk_tb_crypto_dt_match[] = {
409*4882a593Smuzhiyun { .compatible = "rockchip,rv1126-crypto" },
410*4882a593Smuzhiyun {},
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun #endif
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static struct platform_driver rk_tb_crypto_driver = {
415*4882a593Smuzhiyun .driver = {
416*4882a593Smuzhiyun .name = "rockchip_thunder_boot_crypto",
417*4882a593Smuzhiyun .of_match_table = rk_tb_crypto_dt_match,
418*4882a593Smuzhiyun },
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun
rk_tb_crypto_init(void)421*4882a593Smuzhiyun static int __init rk_tb_crypto_init(void)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct device_node *node;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun CRYPTO_TRACE();
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun node = of_find_matching_node(NULL, rk_tb_crypto_dt_match);
428*4882a593Smuzhiyun if (node) {
429*4882a593Smuzhiyun of_platform_device_create(node, NULL, NULL);
430*4882a593Smuzhiyun of_node_put(node);
431*4882a593Smuzhiyun return platform_driver_probe(&rk_tb_crypto_driver,
432*4882a593Smuzhiyun rk_tb_crypto_probe);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun CRYPTO_TRACE();
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun pure_initcall(rk_tb_crypto_init);
441