xref: /OK3568_Linux_fs/kernel/drivers/soc/renesas/r8a779a0-sysc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Renesas R-Car V3U System Controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2020 Renesas Electronics Corp.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/bits.h>
9*4882a593Smuzhiyun #include <linux/clk/renesas.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/pm_domain.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <dt-bindings/power/r8a779a0-sysc.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * Power Domain flags
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun #define PD_CPU		BIT(0)	/* Area contains main CPU core */
28*4882a593Smuzhiyun #define PD_SCU		BIT(1)	/* Area contains SCU and L2 cache */
29*4882a593Smuzhiyun #define PD_NO_CR	BIT(2)	/* Area lacks PWR{ON,OFF}CR registers */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define PD_CPU_NOCR	PD_CPU | PD_NO_CR /* CPU area lacks CR */
32*4882a593Smuzhiyun #define PD_ALWAYS_ON	PD_NO_CR	  /* Always-on area */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * Description of a Power Area
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun struct r8a779a0_sysc_area {
38*4882a593Smuzhiyun 	const char *name;
39*4882a593Smuzhiyun 	u8 pdr;			/* PDRn */
40*4882a593Smuzhiyun 	int parent;		/* -1 if none */
41*4882a593Smuzhiyun 	unsigned int flags;	/* See PD_* */
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * SoC-specific Power Area Description
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun struct r8a779a0_sysc_info {
48*4882a593Smuzhiyun 	const struct r8a779a0_sysc_area *areas;
49*4882a593Smuzhiyun 	unsigned int num_areas;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static struct r8a779a0_sysc_area r8a779a0_areas[] __initdata = {
53*4882a593Smuzhiyun 	{ "always-on",	R8A779A0_PD_ALWAYS_ON, -1, PD_ALWAYS_ON },
54*4882a593Smuzhiyun 	{ "a3e0",	R8A779A0_PD_A3E0, R8A779A0_PD_ALWAYS_ON, PD_SCU },
55*4882a593Smuzhiyun 	{ "a3e1",	R8A779A0_PD_A3E1, R8A779A0_PD_ALWAYS_ON, PD_SCU },
56*4882a593Smuzhiyun 	{ "a2e0d0",	R8A779A0_PD_A2E0D0, R8A779A0_PD_A3E0, PD_SCU },
57*4882a593Smuzhiyun 	{ "a2e0d1",	R8A779A0_PD_A2E0D1, R8A779A0_PD_A3E0, PD_SCU },
58*4882a593Smuzhiyun 	{ "a2e1d0",	R8A779A0_PD_A2E1D0, R8A779A0_PD_A3E1, PD_SCU },
59*4882a593Smuzhiyun 	{ "a2e1d1",	R8A779A0_PD_A2E1D1, R8A779A0_PD_A3E1, PD_SCU },
60*4882a593Smuzhiyun 	{ "a1e0d0c0",	R8A779A0_PD_A1E0D0C0, R8A779A0_PD_A2E0D0, PD_CPU_NOCR },
61*4882a593Smuzhiyun 	{ "a1e0d0c1",	R8A779A0_PD_A1E0D0C1, R8A779A0_PD_A2E0D0, PD_CPU_NOCR },
62*4882a593Smuzhiyun 	{ "a1e0d1c0",	R8A779A0_PD_A1E0D1C0, R8A779A0_PD_A2E0D1, PD_CPU_NOCR },
63*4882a593Smuzhiyun 	{ "a1e0d1c1",	R8A779A0_PD_A1E0D1C1, R8A779A0_PD_A2E0D1, PD_CPU_NOCR },
64*4882a593Smuzhiyun 	{ "a1e1d0c0",	R8A779A0_PD_A1E1D0C0, R8A779A0_PD_A2E1D0, PD_CPU_NOCR },
65*4882a593Smuzhiyun 	{ "a1e1d0c1",	R8A779A0_PD_A1E1D0C1, R8A779A0_PD_A2E1D0, PD_CPU_NOCR },
66*4882a593Smuzhiyun 	{ "a1e1d1c0",	R8A779A0_PD_A1E1D1C0, R8A779A0_PD_A2E1D1, PD_CPU_NOCR },
67*4882a593Smuzhiyun 	{ "a1e1d1c1",	R8A779A0_PD_A1E1D1C1, R8A779A0_PD_A2E1D1, PD_CPU_NOCR },
68*4882a593Smuzhiyun 	{ "3dg-a",	R8A779A0_PD_3DG_A, R8A779A0_PD_ALWAYS_ON },
69*4882a593Smuzhiyun 	{ "3dg-b",	R8A779A0_PD_3DG_B, R8A779A0_PD_3DG_A },
70*4882a593Smuzhiyun 	{ "a3vip0",	R8A779A0_PD_A3VIP0, R8A779A0_PD_ALWAYS_ON },
71*4882a593Smuzhiyun 	{ "a3vip1",	R8A779A0_PD_A3VIP1, R8A779A0_PD_ALWAYS_ON },
72*4882a593Smuzhiyun 	{ "a3vip3",	R8A779A0_PD_A3VIP3, R8A779A0_PD_ALWAYS_ON },
73*4882a593Smuzhiyun 	{ "a3vip2",	R8A779A0_PD_A3VIP2, R8A779A0_PD_ALWAYS_ON },
74*4882a593Smuzhiyun 	{ "a3isp01",	R8A779A0_PD_A3ISP01, R8A779A0_PD_ALWAYS_ON },
75*4882a593Smuzhiyun 	{ "a3isp23",	R8A779A0_PD_A3ISP23, R8A779A0_PD_ALWAYS_ON },
76*4882a593Smuzhiyun 	{ "a3ir",	R8A779A0_PD_A3IR, R8A779A0_PD_ALWAYS_ON },
77*4882a593Smuzhiyun 	{ "a2cn0",	R8A779A0_PD_A2CN0, R8A779A0_PD_A3IR },
78*4882a593Smuzhiyun 	{ "a2imp01",	R8A779A0_PD_A2IMP01, R8A779A0_PD_A3IR },
79*4882a593Smuzhiyun 	{ "a2dp0",	R8A779A0_PD_A2DP0, R8A779A0_PD_A3IR },
80*4882a593Smuzhiyun 	{ "a2cv0",	R8A779A0_PD_A2CV0, R8A779A0_PD_A3IR },
81*4882a593Smuzhiyun 	{ "a2cv1",	R8A779A0_PD_A2CV1, R8A779A0_PD_A3IR },
82*4882a593Smuzhiyun 	{ "a2cv4",	R8A779A0_PD_A2CV4, R8A779A0_PD_A3IR },
83*4882a593Smuzhiyun 	{ "a2cv6",	R8A779A0_PD_A2CV6, R8A779A0_PD_A3IR },
84*4882a593Smuzhiyun 	{ "a2cn2",	R8A779A0_PD_A2CN2, R8A779A0_PD_A3IR },
85*4882a593Smuzhiyun 	{ "a2imp23",	R8A779A0_PD_A2IMP23, R8A779A0_PD_A3IR },
86*4882a593Smuzhiyun 	{ "a2dp1",	R8A779A0_PD_A2DP1, R8A779A0_PD_A3IR },
87*4882a593Smuzhiyun 	{ "a2cv2",	R8A779A0_PD_A2CV2, R8A779A0_PD_A3IR },
88*4882a593Smuzhiyun 	{ "a2cv3",	R8A779A0_PD_A2CV3, R8A779A0_PD_A3IR },
89*4882a593Smuzhiyun 	{ "a2cv5",	R8A779A0_PD_A2CV5, R8A779A0_PD_A3IR },
90*4882a593Smuzhiyun 	{ "a2cv7",	R8A779A0_PD_A2CV7, R8A779A0_PD_A3IR },
91*4882a593Smuzhiyun 	{ "a2cn1",	R8A779A0_PD_A2CN1, R8A779A0_PD_A3IR },
92*4882a593Smuzhiyun 	{ "a1cnn0",	R8A779A0_PD_A1CNN0, R8A779A0_PD_A2CN0 },
93*4882a593Smuzhiyun 	{ "a1cnn2",	R8A779A0_PD_A1CNN2, R8A779A0_PD_A2CN2 },
94*4882a593Smuzhiyun 	{ "a1dsp0",	R8A779A0_PD_A1DSP0, R8A779A0_PD_A2CN2 },
95*4882a593Smuzhiyun 	{ "a1cnn1",	R8A779A0_PD_A1CNN1, R8A779A0_PD_A2CN1 },
96*4882a593Smuzhiyun 	{ "a1dsp1",	R8A779A0_PD_A1DSP1, R8A779A0_PD_A2CN1 },
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const struct r8a779a0_sysc_info r8a779a0_sysc_info __initconst = {
100*4882a593Smuzhiyun 	.areas = r8a779a0_areas,
101*4882a593Smuzhiyun 	.num_areas = ARRAY_SIZE(r8a779a0_areas),
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* SYSC Common */
105*4882a593Smuzhiyun #define SYSCSR		0x000	/* SYSC Status Register */
106*4882a593Smuzhiyun #define SYSCPONSR(x)	(0x800 + ((x) * 0x4)) /* Power-ON Status Register 0 */
107*4882a593Smuzhiyun #define SYSCPOFFSR(x)	(0x808 + ((x) * 0x4)) /* Power-OFF Status Register */
108*4882a593Smuzhiyun #define SYSCISCR(x)	(0x810 + ((x) * 0x4)) /* Interrupt Status/Clear Register */
109*4882a593Smuzhiyun #define SYSCIER(x)	(0x820 + ((x) * 0x4)) /* Interrupt Enable Register */
110*4882a593Smuzhiyun #define SYSCIMR(x)	(0x830 + ((x) * 0x4)) /* Interrupt Mask Register */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* Power Domain Registers */
113*4882a593Smuzhiyun #define PDRSR(n)	(0x1000 + ((n) * 0x40))
114*4882a593Smuzhiyun #define PDRONCR(n)	(0x1004 + ((n) * 0x40))
115*4882a593Smuzhiyun #define PDROFFCR(n)	(0x1008 + ((n) * 0x40))
116*4882a593Smuzhiyun #define PDRESR(n)	(0x100C + ((n) * 0x40))
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* PWRON/PWROFF */
119*4882a593Smuzhiyun #define PWRON_PWROFF		BIT(0)	/* Power-ON/OFF request */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* PDRESR */
122*4882a593Smuzhiyun #define PDRESR_ERR		BIT(0)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* PDRSR */
125*4882a593Smuzhiyun #define PDRSR_OFF		BIT(0)	/* Power-OFF state */
126*4882a593Smuzhiyun #define PDRSR_ON		BIT(4)	/* Power-ON state */
127*4882a593Smuzhiyun #define PDRSR_OFF_STATE		BIT(8)  /* Processing Power-OFF sequence */
128*4882a593Smuzhiyun #define PDRSR_ON_STATE		BIT(12) /* Processing Power-ON sequence */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define SYSCSR_BUSY		GENMASK(1, 0)	/* All bit sets is not busy */
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define SYSCSR_TIMEOUT		10000
133*4882a593Smuzhiyun #define SYSCSR_DELAY_US		10
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define PDRESR_RETRIES		1000
136*4882a593Smuzhiyun #define PDRESR_DELAY_US		10
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define SYSCISR_TIMEOUT		10000
139*4882a593Smuzhiyun #define SYSCISR_DELAY_US	10
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define NUM_DOMAINS_EACH_REG	BITS_PER_TYPE(u32)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static void __iomem *r8a779a0_sysc_base;
144*4882a593Smuzhiyun static DEFINE_SPINLOCK(r8a779a0_sysc_lock); /* SMP CPUs + I/O devices */
145*4882a593Smuzhiyun 
r8a779a0_sysc_pwr_on_off(u8 pdr,bool on)146*4882a593Smuzhiyun static int r8a779a0_sysc_pwr_on_off(u8 pdr, bool on)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	unsigned int reg_offs;
149*4882a593Smuzhiyun 	u32 val;
150*4882a593Smuzhiyun 	int ret;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	if (on)
153*4882a593Smuzhiyun 		reg_offs = PDRONCR(pdr);
154*4882a593Smuzhiyun 	else
155*4882a593Smuzhiyun 		reg_offs = PDROFFCR(pdr);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* Wait until SYSC is ready to accept a power request */
158*4882a593Smuzhiyun 	ret = readl_poll_timeout_atomic(r8a779a0_sysc_base + SYSCSR, val,
159*4882a593Smuzhiyun 					(val & SYSCSR_BUSY) == SYSCSR_BUSY,
160*4882a593Smuzhiyun 					SYSCSR_DELAY_US, SYSCSR_TIMEOUT);
161*4882a593Smuzhiyun 	if (ret < 0)
162*4882a593Smuzhiyun 		return -EAGAIN;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Submit power shutoff or power resume request */
165*4882a593Smuzhiyun 	iowrite32(PWRON_PWROFF, r8a779a0_sysc_base + reg_offs);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
clear_irq_flags(unsigned int reg_idx,unsigned int isr_mask)170*4882a593Smuzhiyun static int clear_irq_flags(unsigned int reg_idx, unsigned int isr_mask)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	u32 val;
173*4882a593Smuzhiyun 	int ret;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	iowrite32(isr_mask, r8a779a0_sysc_base + SYSCISCR(reg_idx));
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = readl_poll_timeout_atomic(r8a779a0_sysc_base + SYSCISCR(reg_idx),
178*4882a593Smuzhiyun 					val, !(val & isr_mask),
179*4882a593Smuzhiyun 					SYSCISR_DELAY_US, SYSCISR_TIMEOUT);
180*4882a593Smuzhiyun 	if (ret < 0) {
181*4882a593Smuzhiyun 		pr_err("\n %s : Can not clear IRQ flags in SYSCISCR", __func__);
182*4882a593Smuzhiyun 		return -EIO;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
r8a779a0_sysc_power(u8 pdr,bool on)188*4882a593Smuzhiyun static int r8a779a0_sysc_power(u8 pdr, bool on)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	unsigned int isr_mask;
191*4882a593Smuzhiyun 	unsigned int reg_idx, bit_idx;
192*4882a593Smuzhiyun 	unsigned int status;
193*4882a593Smuzhiyun 	unsigned long flags;
194*4882a593Smuzhiyun 	int ret = 0;
195*4882a593Smuzhiyun 	u32 val;
196*4882a593Smuzhiyun 	int k;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	spin_lock_irqsave(&r8a779a0_sysc_lock, flags);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	reg_idx = pdr / NUM_DOMAINS_EACH_REG;
201*4882a593Smuzhiyun 	bit_idx = pdr % NUM_DOMAINS_EACH_REG;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	isr_mask = BIT(bit_idx);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/*
206*4882a593Smuzhiyun 	 * The interrupt source needs to be enabled, but masked, to prevent the
207*4882a593Smuzhiyun 	 * CPU from receiving it.
208*4882a593Smuzhiyun 	 */
209*4882a593Smuzhiyun 	iowrite32(ioread32(r8a779a0_sysc_base + SYSCIER(reg_idx)) | isr_mask,
210*4882a593Smuzhiyun 		  r8a779a0_sysc_base + SYSCIER(reg_idx));
211*4882a593Smuzhiyun 	iowrite32(ioread32(r8a779a0_sysc_base + SYSCIMR(reg_idx)) | isr_mask,
212*4882a593Smuzhiyun 		  r8a779a0_sysc_base + SYSCIMR(reg_idx));
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	ret = clear_irq_flags(reg_idx, isr_mask);
215*4882a593Smuzhiyun 	if (ret)
216*4882a593Smuzhiyun 		goto out;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* Submit power shutoff or resume request until it was accepted */
219*4882a593Smuzhiyun 	for (k = 0; k < PDRESR_RETRIES; k++) {
220*4882a593Smuzhiyun 		ret = r8a779a0_sysc_pwr_on_off(pdr, on);
221*4882a593Smuzhiyun 		if (ret)
222*4882a593Smuzhiyun 			goto out;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		status = ioread32(r8a779a0_sysc_base + PDRESR(pdr));
225*4882a593Smuzhiyun 		if (!(status & PDRESR_ERR))
226*4882a593Smuzhiyun 			break;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		udelay(PDRESR_DELAY_US);
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (k == PDRESR_RETRIES) {
232*4882a593Smuzhiyun 		ret = -EIO;
233*4882a593Smuzhiyun 		goto out;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Wait until the power shutoff or resume request has completed * */
237*4882a593Smuzhiyun 	ret = readl_poll_timeout_atomic(r8a779a0_sysc_base + SYSCISCR(reg_idx),
238*4882a593Smuzhiyun 					val, (val & isr_mask),
239*4882a593Smuzhiyun 					SYSCISR_DELAY_US, SYSCISR_TIMEOUT);
240*4882a593Smuzhiyun 	if (ret < 0) {
241*4882a593Smuzhiyun 		ret = -EIO;
242*4882a593Smuzhiyun 		goto out;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Clear interrupt flags */
246*4882a593Smuzhiyun 	ret = clear_irq_flags(reg_idx, isr_mask);
247*4882a593Smuzhiyun 	if (ret)
248*4882a593Smuzhiyun 		goto out;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun  out:
251*4882a593Smuzhiyun 	spin_unlock_irqrestore(&r8a779a0_sysc_lock, flags);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	pr_debug("sysc power %s domain %d: %08x -> %d\n", on ? "on" : "off",
254*4882a593Smuzhiyun 		 pdr, ioread32(r8a779a0_sysc_base + SYSCISCR(reg_idx)), ret);
255*4882a593Smuzhiyun 	return ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
r8a779a0_sysc_power_is_off(u8 pdr)258*4882a593Smuzhiyun static bool r8a779a0_sysc_power_is_off(u8 pdr)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	unsigned int st;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	st = ioread32(r8a779a0_sysc_base + PDRSR(pdr));
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (st & PDRSR_OFF)
265*4882a593Smuzhiyun 		return true;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	return false;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun struct r8a779a0_sysc_pd {
271*4882a593Smuzhiyun 	struct generic_pm_domain genpd;
272*4882a593Smuzhiyun 	u8 pdr;
273*4882a593Smuzhiyun 	unsigned int flags;
274*4882a593Smuzhiyun 	char name[];
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
to_r8a779a0_pd(struct generic_pm_domain * d)277*4882a593Smuzhiyun static inline struct r8a779a0_sysc_pd *to_r8a779a0_pd(struct generic_pm_domain *d)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	return container_of(d, struct r8a779a0_sysc_pd, genpd);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
r8a779a0_sysc_pd_power_off(struct generic_pm_domain * genpd)282*4882a593Smuzhiyun static int r8a779a0_sysc_pd_power_off(struct generic_pm_domain *genpd)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct r8a779a0_sysc_pd *pd = to_r8a779a0_pd(genpd);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	pr_debug("%s: %s\n", __func__, genpd->name);
287*4882a593Smuzhiyun 	return r8a779a0_sysc_power(pd->pdr, false);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
r8a779a0_sysc_pd_power_on(struct generic_pm_domain * genpd)290*4882a593Smuzhiyun static int r8a779a0_sysc_pd_power_on(struct generic_pm_domain *genpd)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct r8a779a0_sysc_pd *pd = to_r8a779a0_pd(genpd);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	pr_debug("%s: %s\n", __func__, genpd->name);
295*4882a593Smuzhiyun 	return r8a779a0_sysc_power(pd->pdr, true);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
r8a779a0_sysc_pd_setup(struct r8a779a0_sysc_pd * pd)298*4882a593Smuzhiyun static int __init r8a779a0_sysc_pd_setup(struct r8a779a0_sysc_pd *pd)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct generic_pm_domain *genpd = &pd->genpd;
301*4882a593Smuzhiyun 	const char *name = pd->genpd.name;
302*4882a593Smuzhiyun 	int error;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (pd->flags & PD_CPU) {
305*4882a593Smuzhiyun 		/*
306*4882a593Smuzhiyun 		 * This domain contains a CPU core and therefore it should
307*4882a593Smuzhiyun 		 * only be turned off if the CPU is not in use.
308*4882a593Smuzhiyun 		 */
309*4882a593Smuzhiyun 		pr_debug("PM domain %s contains %s\n", name, "CPU");
310*4882a593Smuzhiyun 		genpd->flags |= GENPD_FLAG_ALWAYS_ON;
311*4882a593Smuzhiyun 	} else if (pd->flags & PD_SCU) {
312*4882a593Smuzhiyun 		/*
313*4882a593Smuzhiyun 		 * This domain contains an SCU and cache-controller, and
314*4882a593Smuzhiyun 		 * therefore it should only be turned off if the CPU cores are
315*4882a593Smuzhiyun 		 * not in use.
316*4882a593Smuzhiyun 		 */
317*4882a593Smuzhiyun 		pr_debug("PM domain %s contains %s\n", name, "SCU");
318*4882a593Smuzhiyun 		genpd->flags |= GENPD_FLAG_ALWAYS_ON;
319*4882a593Smuzhiyun 	} else if (pd->flags & PD_NO_CR) {
320*4882a593Smuzhiyun 		/*
321*4882a593Smuzhiyun 		 * This domain cannot be turned off.
322*4882a593Smuzhiyun 		 */
323*4882a593Smuzhiyun 		genpd->flags |= GENPD_FLAG_ALWAYS_ON;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (!(pd->flags & (PD_CPU | PD_SCU))) {
327*4882a593Smuzhiyun 		/* Enable Clock Domain for I/O devices */
328*4882a593Smuzhiyun 		genpd->flags |= GENPD_FLAG_PM_CLK | GENPD_FLAG_ACTIVE_WAKEUP;
329*4882a593Smuzhiyun 		genpd->attach_dev = cpg_mssr_attach_dev;
330*4882a593Smuzhiyun 		genpd->detach_dev = cpg_mssr_detach_dev;
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	genpd->power_off = r8a779a0_sysc_pd_power_off;
334*4882a593Smuzhiyun 	genpd->power_on = r8a779a0_sysc_pd_power_on;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (pd->flags & (PD_CPU | PD_NO_CR)) {
337*4882a593Smuzhiyun 		/* Skip CPUs (handled by SMP code) and areas without control */
338*4882a593Smuzhiyun 		pr_debug("%s: Not touching %s\n", __func__, genpd->name);
339*4882a593Smuzhiyun 		goto finalize;
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (!r8a779a0_sysc_power_is_off(pd->pdr)) {
343*4882a593Smuzhiyun 		pr_debug("%s: %s is already powered\n", __func__, genpd->name);
344*4882a593Smuzhiyun 		goto finalize;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	r8a779a0_sysc_power(pd->pdr, true);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun finalize:
350*4882a593Smuzhiyun 	error = pm_genpd_init(genpd, &simple_qos_governor, false);
351*4882a593Smuzhiyun 	if (error)
352*4882a593Smuzhiyun 		pr_err("Failed to init PM domain %s: %d\n", name, error);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return error;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static const struct of_device_id r8a779a0_sysc_matches[] __initconst = {
358*4882a593Smuzhiyun 	{ .compatible = "renesas,r8a779a0-sysc", .data = &r8a779a0_sysc_info },
359*4882a593Smuzhiyun 	{ /* sentinel */ }
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun struct r8a779a0_pm_domains {
363*4882a593Smuzhiyun 	struct genpd_onecell_data onecell_data;
364*4882a593Smuzhiyun 	struct generic_pm_domain *domains[R8A779A0_PD_ALWAYS_ON + 1];
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static struct genpd_onecell_data *r8a779a0_sysc_onecell_data;
368*4882a593Smuzhiyun 
r8a779a0_sysc_pd_init(void)369*4882a593Smuzhiyun static int __init r8a779a0_sysc_pd_init(void)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	const struct r8a779a0_sysc_info *info;
372*4882a593Smuzhiyun 	const struct of_device_id *match;
373*4882a593Smuzhiyun 	struct r8a779a0_pm_domains *domains;
374*4882a593Smuzhiyun 	struct device_node *np;
375*4882a593Smuzhiyun 	void __iomem *base;
376*4882a593Smuzhiyun 	unsigned int i;
377*4882a593Smuzhiyun 	int error;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	np = of_find_matching_node_and_match(NULL, r8a779a0_sysc_matches, &match);
380*4882a593Smuzhiyun 	if (!np)
381*4882a593Smuzhiyun 		return -ENODEV;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	info = match->data;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	base = of_iomap(np, 0);
386*4882a593Smuzhiyun 	if (!base) {
387*4882a593Smuzhiyun 		pr_warn("%pOF: Cannot map regs\n", np);
388*4882a593Smuzhiyun 		error = -ENOMEM;
389*4882a593Smuzhiyun 		goto out_put;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	r8a779a0_sysc_base = base;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	domains = kzalloc(sizeof(*domains), GFP_KERNEL);
395*4882a593Smuzhiyun 	if (!domains) {
396*4882a593Smuzhiyun 		error = -ENOMEM;
397*4882a593Smuzhiyun 		goto out_put;
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	domains->onecell_data.domains = domains->domains;
401*4882a593Smuzhiyun 	domains->onecell_data.num_domains = ARRAY_SIZE(domains->domains);
402*4882a593Smuzhiyun 	r8a779a0_sysc_onecell_data = &domains->onecell_data;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	for (i = 0; i < info->num_areas; i++) {
405*4882a593Smuzhiyun 		const struct r8a779a0_sysc_area *area = &info->areas[i];
406*4882a593Smuzhiyun 		struct r8a779a0_sysc_pd *pd;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		if (!area->name) {
409*4882a593Smuzhiyun 			/* Skip NULLified area */
410*4882a593Smuzhiyun 			continue;
411*4882a593Smuzhiyun 		}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		pd = kzalloc(sizeof(*pd) + strlen(area->name) + 1, GFP_KERNEL);
414*4882a593Smuzhiyun 		if (!pd) {
415*4882a593Smuzhiyun 			error = -ENOMEM;
416*4882a593Smuzhiyun 			goto out_put;
417*4882a593Smuzhiyun 		}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 		strcpy(pd->name, area->name);
420*4882a593Smuzhiyun 		pd->genpd.name = pd->name;
421*4882a593Smuzhiyun 		pd->pdr = area->pdr;
422*4882a593Smuzhiyun 		pd->flags = area->flags;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		error = r8a779a0_sysc_pd_setup(pd);
425*4882a593Smuzhiyun 		if (error)
426*4882a593Smuzhiyun 			goto out_put;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		domains->domains[area->pdr] = &pd->genpd;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		if (area->parent < 0)
431*4882a593Smuzhiyun 			continue;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 		error = pm_genpd_add_subdomain(domains->domains[area->parent],
434*4882a593Smuzhiyun 					       &pd->genpd);
435*4882a593Smuzhiyun 		if (error) {
436*4882a593Smuzhiyun 			pr_warn("Failed to add PM subdomain %s to parent %u\n",
437*4882a593Smuzhiyun 				area->name, area->parent);
438*4882a593Smuzhiyun 			goto out_put;
439*4882a593Smuzhiyun 		}
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	error = of_genpd_add_provider_onecell(np, &domains->onecell_data);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun out_put:
445*4882a593Smuzhiyun 	of_node_put(np);
446*4882a593Smuzhiyun 	return error;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun early_initcall(r8a779a0_sysc_pd_init);
449