1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2009-2017, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun * Copyright (c) 2017-2019, Linaro Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/debugfs.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/random.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/soc/qcom/smem.h>
14*4882a593Smuzhiyun #include <linux/string.h>
15*4882a593Smuzhiyun #include <linux/sys_soc.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * SoC version type with major number in the upper 16 bits and minor
20*4882a593Smuzhiyun * number in the lower 16 bits.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #define SOCINFO_MAJOR(ver) (((ver) >> 16) & 0xffff)
23*4882a593Smuzhiyun #define SOCINFO_MINOR(ver) ((ver) & 0xffff)
24*4882a593Smuzhiyun #define SOCINFO_VERSION(maj, min) ((((maj) & 0xffff) << 16)|((min) & 0xffff))
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define SMEM_SOCINFO_BUILD_ID_LENGTH 32
27*4882a593Smuzhiyun #define SMEM_SOCINFO_CHIP_ID_LENGTH 32
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * SMEM item id, used to acquire handles to respective
31*4882a593Smuzhiyun * SMEM region.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun #define SMEM_HW_SW_BUILD_ID 137
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
36*4882a593Smuzhiyun #define SMEM_IMAGE_VERSION_BLOCKS_COUNT 32
37*4882a593Smuzhiyun #define SMEM_IMAGE_VERSION_SIZE 4096
38*4882a593Smuzhiyun #define SMEM_IMAGE_VERSION_NAME_SIZE 75
39*4882a593Smuzhiyun #define SMEM_IMAGE_VERSION_VARIANT_SIZE 20
40*4882a593Smuzhiyun #define SMEM_IMAGE_VERSION_OEM_SIZE 32
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * SMEM Image table indices
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun #define SMEM_IMAGE_TABLE_BOOT_INDEX 0
46*4882a593Smuzhiyun #define SMEM_IMAGE_TABLE_TZ_INDEX 1
47*4882a593Smuzhiyun #define SMEM_IMAGE_TABLE_RPM_INDEX 3
48*4882a593Smuzhiyun #define SMEM_IMAGE_TABLE_APPS_INDEX 10
49*4882a593Smuzhiyun #define SMEM_IMAGE_TABLE_MPSS_INDEX 11
50*4882a593Smuzhiyun #define SMEM_IMAGE_TABLE_ADSP_INDEX 12
51*4882a593Smuzhiyun #define SMEM_IMAGE_TABLE_CNSS_INDEX 13
52*4882a593Smuzhiyun #define SMEM_IMAGE_TABLE_VIDEO_INDEX 14
53*4882a593Smuzhiyun #define SMEM_IMAGE_VERSION_TABLE 469
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * SMEM Image table names
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun static const char *const socinfo_image_names[] = {
59*4882a593Smuzhiyun [SMEM_IMAGE_TABLE_ADSP_INDEX] = "adsp",
60*4882a593Smuzhiyun [SMEM_IMAGE_TABLE_APPS_INDEX] = "apps",
61*4882a593Smuzhiyun [SMEM_IMAGE_TABLE_BOOT_INDEX] = "boot",
62*4882a593Smuzhiyun [SMEM_IMAGE_TABLE_CNSS_INDEX] = "cnss",
63*4882a593Smuzhiyun [SMEM_IMAGE_TABLE_MPSS_INDEX] = "mpss",
64*4882a593Smuzhiyun [SMEM_IMAGE_TABLE_RPM_INDEX] = "rpm",
65*4882a593Smuzhiyun [SMEM_IMAGE_TABLE_TZ_INDEX] = "tz",
66*4882a593Smuzhiyun [SMEM_IMAGE_TABLE_VIDEO_INDEX] = "video",
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const char *const pmic_models[] = {
70*4882a593Smuzhiyun [0] = "Unknown PMIC model",
71*4882a593Smuzhiyun [9] = "PM8994",
72*4882a593Smuzhiyun [11] = "PM8916",
73*4882a593Smuzhiyun [13] = "PM8058",
74*4882a593Smuzhiyun [14] = "PM8028",
75*4882a593Smuzhiyun [15] = "PM8901",
76*4882a593Smuzhiyun [16] = "PM8027",
77*4882a593Smuzhiyun [17] = "ISL9519",
78*4882a593Smuzhiyun [18] = "PM8921",
79*4882a593Smuzhiyun [19] = "PM8018",
80*4882a593Smuzhiyun [20] = "PM8015",
81*4882a593Smuzhiyun [21] = "PM8014",
82*4882a593Smuzhiyun [22] = "PM8821",
83*4882a593Smuzhiyun [23] = "PM8038",
84*4882a593Smuzhiyun [24] = "PM8922",
85*4882a593Smuzhiyun [25] = "PM8917",
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Socinfo SMEM item structure */
90*4882a593Smuzhiyun struct socinfo {
91*4882a593Smuzhiyun __le32 fmt;
92*4882a593Smuzhiyun __le32 id;
93*4882a593Smuzhiyun __le32 ver;
94*4882a593Smuzhiyun char build_id[SMEM_SOCINFO_BUILD_ID_LENGTH];
95*4882a593Smuzhiyun /* Version 2 */
96*4882a593Smuzhiyun __le32 raw_id;
97*4882a593Smuzhiyun __le32 raw_ver;
98*4882a593Smuzhiyun /* Version 3 */
99*4882a593Smuzhiyun __le32 hw_plat;
100*4882a593Smuzhiyun /* Version 4 */
101*4882a593Smuzhiyun __le32 plat_ver;
102*4882a593Smuzhiyun /* Version 5 */
103*4882a593Smuzhiyun __le32 accessory_chip;
104*4882a593Smuzhiyun /* Version 6 */
105*4882a593Smuzhiyun __le32 hw_plat_subtype;
106*4882a593Smuzhiyun /* Version 7 */
107*4882a593Smuzhiyun __le32 pmic_model;
108*4882a593Smuzhiyun __le32 pmic_die_rev;
109*4882a593Smuzhiyun /* Version 8 */
110*4882a593Smuzhiyun __le32 pmic_model_1;
111*4882a593Smuzhiyun __le32 pmic_die_rev_1;
112*4882a593Smuzhiyun __le32 pmic_model_2;
113*4882a593Smuzhiyun __le32 pmic_die_rev_2;
114*4882a593Smuzhiyun /* Version 9 */
115*4882a593Smuzhiyun __le32 foundry_id;
116*4882a593Smuzhiyun /* Version 10 */
117*4882a593Smuzhiyun __le32 serial_num;
118*4882a593Smuzhiyun /* Version 11 */
119*4882a593Smuzhiyun __le32 num_pmics;
120*4882a593Smuzhiyun __le32 pmic_array_offset;
121*4882a593Smuzhiyun /* Version 12 */
122*4882a593Smuzhiyun __le32 chip_family;
123*4882a593Smuzhiyun __le32 raw_device_family;
124*4882a593Smuzhiyun __le32 raw_device_num;
125*4882a593Smuzhiyun /* Version 13 */
126*4882a593Smuzhiyun __le32 nproduct_id;
127*4882a593Smuzhiyun char chip_id[SMEM_SOCINFO_CHIP_ID_LENGTH];
128*4882a593Smuzhiyun /* Version 14 */
129*4882a593Smuzhiyun __le32 num_clusters;
130*4882a593Smuzhiyun __le32 ncluster_array_offset;
131*4882a593Smuzhiyun __le32 num_defective_parts;
132*4882a593Smuzhiyun __le32 ndefective_parts_array_offset;
133*4882a593Smuzhiyun /* Version 15 */
134*4882a593Smuzhiyun __le32 nmodem_supported;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
138*4882a593Smuzhiyun struct socinfo_params {
139*4882a593Smuzhiyun u32 raw_device_family;
140*4882a593Smuzhiyun u32 hw_plat_subtype;
141*4882a593Smuzhiyun u32 accessory_chip;
142*4882a593Smuzhiyun u32 raw_device_num;
143*4882a593Smuzhiyun u32 chip_family;
144*4882a593Smuzhiyun u32 foundry_id;
145*4882a593Smuzhiyun u32 plat_ver;
146*4882a593Smuzhiyun u32 raw_ver;
147*4882a593Smuzhiyun u32 hw_plat;
148*4882a593Smuzhiyun u32 fmt;
149*4882a593Smuzhiyun u32 nproduct_id;
150*4882a593Smuzhiyun u32 num_clusters;
151*4882a593Smuzhiyun u32 ncluster_array_offset;
152*4882a593Smuzhiyun u32 num_defective_parts;
153*4882a593Smuzhiyun u32 ndefective_parts_array_offset;
154*4882a593Smuzhiyun u32 nmodem_supported;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct smem_image_version {
158*4882a593Smuzhiyun char name[SMEM_IMAGE_VERSION_NAME_SIZE];
159*4882a593Smuzhiyun char variant[SMEM_IMAGE_VERSION_VARIANT_SIZE];
160*4882a593Smuzhiyun char pad;
161*4882a593Smuzhiyun char oem[SMEM_IMAGE_VERSION_OEM_SIZE];
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun struct qcom_socinfo {
166*4882a593Smuzhiyun struct soc_device *soc_dev;
167*4882a593Smuzhiyun struct soc_device_attribute attr;
168*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
169*4882a593Smuzhiyun struct dentry *dbg_root;
170*4882a593Smuzhiyun struct socinfo_params info;
171*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun struct soc_id {
175*4882a593Smuzhiyun unsigned int id;
176*4882a593Smuzhiyun const char *name;
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct soc_id soc_id[] = {
180*4882a593Smuzhiyun { 87, "MSM8960" },
181*4882a593Smuzhiyun { 109, "APQ8064" },
182*4882a593Smuzhiyun { 122, "MSM8660A" },
183*4882a593Smuzhiyun { 123, "MSM8260A" },
184*4882a593Smuzhiyun { 124, "APQ8060A" },
185*4882a593Smuzhiyun { 126, "MSM8974" },
186*4882a593Smuzhiyun { 130, "MPQ8064" },
187*4882a593Smuzhiyun { 138, "MSM8960AB" },
188*4882a593Smuzhiyun { 139, "APQ8060AB" },
189*4882a593Smuzhiyun { 140, "MSM8260AB" },
190*4882a593Smuzhiyun { 141, "MSM8660AB" },
191*4882a593Smuzhiyun { 178, "APQ8084" },
192*4882a593Smuzhiyun { 184, "APQ8074" },
193*4882a593Smuzhiyun { 185, "MSM8274" },
194*4882a593Smuzhiyun { 186, "MSM8674" },
195*4882a593Smuzhiyun { 194, "MSM8974PRO" },
196*4882a593Smuzhiyun { 206, "MSM8916" },
197*4882a593Smuzhiyun { 207, "MSM8994" },
198*4882a593Smuzhiyun { 208, "APQ8074-AA" },
199*4882a593Smuzhiyun { 209, "APQ8074-AB" },
200*4882a593Smuzhiyun { 210, "APQ8074PRO" },
201*4882a593Smuzhiyun { 211, "MSM8274-AA" },
202*4882a593Smuzhiyun { 212, "MSM8274-AB" },
203*4882a593Smuzhiyun { 213, "MSM8274PRO" },
204*4882a593Smuzhiyun { 214, "MSM8674-AA" },
205*4882a593Smuzhiyun { 215, "MSM8674-AB" },
206*4882a593Smuzhiyun { 216, "MSM8674PRO" },
207*4882a593Smuzhiyun { 217, "MSM8974-AA" },
208*4882a593Smuzhiyun { 218, "MSM8974-AB" },
209*4882a593Smuzhiyun { 233, "MSM8936" },
210*4882a593Smuzhiyun { 239, "MSM8939" },
211*4882a593Smuzhiyun { 240, "APQ8036" },
212*4882a593Smuzhiyun { 241, "APQ8039" },
213*4882a593Smuzhiyun { 246, "MSM8996" },
214*4882a593Smuzhiyun { 247, "APQ8016" },
215*4882a593Smuzhiyun { 248, "MSM8216" },
216*4882a593Smuzhiyun { 249, "MSM8116" },
217*4882a593Smuzhiyun { 250, "MSM8616" },
218*4882a593Smuzhiyun { 251, "MSM8992" },
219*4882a593Smuzhiyun { 253, "APQ8094" },
220*4882a593Smuzhiyun { 291, "APQ8096" },
221*4882a593Smuzhiyun { 305, "MSM8996SG" },
222*4882a593Smuzhiyun { 310, "MSM8996AU" },
223*4882a593Smuzhiyun { 311, "APQ8096AU" },
224*4882a593Smuzhiyun { 312, "APQ8096SG" },
225*4882a593Smuzhiyun { 318, "SDM630" },
226*4882a593Smuzhiyun { 321, "SDM845" },
227*4882a593Smuzhiyun { 341, "SDA845" },
228*4882a593Smuzhiyun { 356, "SM8250" },
229*4882a593Smuzhiyun { 402, "IPQ6018" },
230*4882a593Smuzhiyun { 425, "SC7180" },
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
socinfo_machine(struct device * dev,unsigned int id)233*4882a593Smuzhiyun static const char *socinfo_machine(struct device *dev, unsigned int id)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun int idx;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun for (idx = 0; idx < ARRAY_SIZE(soc_id); idx++) {
238*4882a593Smuzhiyun if (soc_id[idx].id == id)
239*4882a593Smuzhiyun return soc_id[idx].name;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return NULL;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define QCOM_OPEN(name, _func) \
248*4882a593Smuzhiyun static int qcom_open_##name(struct inode *inode, struct file *file) \
249*4882a593Smuzhiyun { \
250*4882a593Smuzhiyun return single_open(file, _func, inode->i_private); \
251*4882a593Smuzhiyun } \
252*4882a593Smuzhiyun \
253*4882a593Smuzhiyun static const struct file_operations qcom_ ##name## _ops = { \
254*4882a593Smuzhiyun .open = qcom_open_##name, \
255*4882a593Smuzhiyun .read = seq_read, \
256*4882a593Smuzhiyun .llseek = seq_lseek, \
257*4882a593Smuzhiyun .release = single_release, \
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun #define DEBUGFS_ADD(info, name) \
261*4882a593Smuzhiyun debugfs_create_file(__stringify(name), 0400, \
262*4882a593Smuzhiyun qcom_socinfo->dbg_root, \
263*4882a593Smuzhiyun info, &qcom_ ##name## _ops)
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun
qcom_show_build_id(struct seq_file * seq,void * p)266*4882a593Smuzhiyun static int qcom_show_build_id(struct seq_file *seq, void *p)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct socinfo *socinfo = seq->private;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun seq_printf(seq, "%s\n", socinfo->build_id);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
qcom_show_pmic_model(struct seq_file * seq,void * p)275*4882a593Smuzhiyun static int qcom_show_pmic_model(struct seq_file *seq, void *p)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct socinfo *socinfo = seq->private;
278*4882a593Smuzhiyun int model = SOCINFO_MINOR(le32_to_cpu(socinfo->pmic_model));
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (model < 0)
281*4882a593Smuzhiyun return -EINVAL;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (model < ARRAY_SIZE(pmic_models) && pmic_models[model])
284*4882a593Smuzhiyun seq_printf(seq, "%s\n", pmic_models[model]);
285*4882a593Smuzhiyun else
286*4882a593Smuzhiyun seq_printf(seq, "unknown (%d)\n", model);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
qcom_show_pmic_die_revision(struct seq_file * seq,void * p)291*4882a593Smuzhiyun static int qcom_show_pmic_die_revision(struct seq_file *seq, void *p)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct socinfo *socinfo = seq->private;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun seq_printf(seq, "%u.%u\n",
296*4882a593Smuzhiyun SOCINFO_MAJOR(le32_to_cpu(socinfo->pmic_die_rev)),
297*4882a593Smuzhiyun SOCINFO_MINOR(le32_to_cpu(socinfo->pmic_die_rev)));
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
qcom_show_chip_id(struct seq_file * seq,void * p)302*4882a593Smuzhiyun static int qcom_show_chip_id(struct seq_file *seq, void *p)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct socinfo *socinfo = seq->private;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun seq_printf(seq, "%s\n", socinfo->chip_id);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun QCOM_OPEN(build_id, qcom_show_build_id);
312*4882a593Smuzhiyun QCOM_OPEN(pmic_model, qcom_show_pmic_model);
313*4882a593Smuzhiyun QCOM_OPEN(pmic_die_rev, qcom_show_pmic_die_revision);
314*4882a593Smuzhiyun QCOM_OPEN(chip_id, qcom_show_chip_id);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define DEFINE_IMAGE_OPS(type) \
317*4882a593Smuzhiyun static int show_image_##type(struct seq_file *seq, void *p) \
318*4882a593Smuzhiyun { \
319*4882a593Smuzhiyun struct smem_image_version *image_version = seq->private; \
320*4882a593Smuzhiyun seq_puts(seq, image_version->type); \
321*4882a593Smuzhiyun seq_putc(seq, '\n'); \
322*4882a593Smuzhiyun return 0; \
323*4882a593Smuzhiyun } \
324*4882a593Smuzhiyun static int open_image_##type(struct inode *inode, struct file *file) \
325*4882a593Smuzhiyun { \
326*4882a593Smuzhiyun return single_open(file, show_image_##type, inode->i_private); \
327*4882a593Smuzhiyun } \
328*4882a593Smuzhiyun \
329*4882a593Smuzhiyun static const struct file_operations qcom_image_##type##_ops = { \
330*4882a593Smuzhiyun .open = open_image_##type, \
331*4882a593Smuzhiyun .read = seq_read, \
332*4882a593Smuzhiyun .llseek = seq_lseek, \
333*4882a593Smuzhiyun .release = single_release, \
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun DEFINE_IMAGE_OPS(name);
337*4882a593Smuzhiyun DEFINE_IMAGE_OPS(variant);
338*4882a593Smuzhiyun DEFINE_IMAGE_OPS(oem);
339*4882a593Smuzhiyun
socinfo_debugfs_init(struct qcom_socinfo * qcom_socinfo,struct socinfo * info)340*4882a593Smuzhiyun static void socinfo_debugfs_init(struct qcom_socinfo *qcom_socinfo,
341*4882a593Smuzhiyun struct socinfo *info)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun struct smem_image_version *versions;
344*4882a593Smuzhiyun struct dentry *dentry;
345*4882a593Smuzhiyun size_t size;
346*4882a593Smuzhiyun int i;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun qcom_socinfo->dbg_root = debugfs_create_dir("qcom_socinfo", NULL);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun qcom_socinfo->info.fmt = __le32_to_cpu(info->fmt);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun debugfs_create_x32("info_fmt", 0400, qcom_socinfo->dbg_root,
353*4882a593Smuzhiyun &qcom_socinfo->info.fmt);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun switch (qcom_socinfo->info.fmt) {
356*4882a593Smuzhiyun case SOCINFO_VERSION(0, 15):
357*4882a593Smuzhiyun qcom_socinfo->info.nmodem_supported = __le32_to_cpu(info->nmodem_supported);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun debugfs_create_u32("nmodem_supported", 0400, qcom_socinfo->dbg_root,
360*4882a593Smuzhiyun &qcom_socinfo->info.nmodem_supported);
361*4882a593Smuzhiyun fallthrough;
362*4882a593Smuzhiyun case SOCINFO_VERSION(0, 14):
363*4882a593Smuzhiyun qcom_socinfo->info.num_clusters = __le32_to_cpu(info->num_clusters);
364*4882a593Smuzhiyun qcom_socinfo->info.ncluster_array_offset = __le32_to_cpu(info->ncluster_array_offset);
365*4882a593Smuzhiyun qcom_socinfo->info.num_defective_parts = __le32_to_cpu(info->num_defective_parts);
366*4882a593Smuzhiyun qcom_socinfo->info.ndefective_parts_array_offset = __le32_to_cpu(info->ndefective_parts_array_offset);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun debugfs_create_u32("num_clusters", 0400, qcom_socinfo->dbg_root,
369*4882a593Smuzhiyun &qcom_socinfo->info.num_clusters);
370*4882a593Smuzhiyun debugfs_create_u32("ncluster_array_offset", 0400, qcom_socinfo->dbg_root,
371*4882a593Smuzhiyun &qcom_socinfo->info.ncluster_array_offset);
372*4882a593Smuzhiyun debugfs_create_u32("num_defective_parts", 0400, qcom_socinfo->dbg_root,
373*4882a593Smuzhiyun &qcom_socinfo->info.num_defective_parts);
374*4882a593Smuzhiyun debugfs_create_u32("ndefective_parts_array_offset", 0400, qcom_socinfo->dbg_root,
375*4882a593Smuzhiyun &qcom_socinfo->info.ndefective_parts_array_offset);
376*4882a593Smuzhiyun fallthrough;
377*4882a593Smuzhiyun case SOCINFO_VERSION(0, 13):
378*4882a593Smuzhiyun qcom_socinfo->info.nproduct_id = __le32_to_cpu(info->nproduct_id);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun debugfs_create_u32("nproduct_id", 0400, qcom_socinfo->dbg_root,
381*4882a593Smuzhiyun &qcom_socinfo->info.nproduct_id);
382*4882a593Smuzhiyun DEBUGFS_ADD(info, chip_id);
383*4882a593Smuzhiyun fallthrough;
384*4882a593Smuzhiyun case SOCINFO_VERSION(0, 12):
385*4882a593Smuzhiyun qcom_socinfo->info.chip_family =
386*4882a593Smuzhiyun __le32_to_cpu(info->chip_family);
387*4882a593Smuzhiyun qcom_socinfo->info.raw_device_family =
388*4882a593Smuzhiyun __le32_to_cpu(info->raw_device_family);
389*4882a593Smuzhiyun qcom_socinfo->info.raw_device_num =
390*4882a593Smuzhiyun __le32_to_cpu(info->raw_device_num);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun debugfs_create_x32("chip_family", 0400, qcom_socinfo->dbg_root,
393*4882a593Smuzhiyun &qcom_socinfo->info.chip_family);
394*4882a593Smuzhiyun debugfs_create_x32("raw_device_family", 0400,
395*4882a593Smuzhiyun qcom_socinfo->dbg_root,
396*4882a593Smuzhiyun &qcom_socinfo->info.raw_device_family);
397*4882a593Smuzhiyun debugfs_create_x32("raw_device_number", 0400,
398*4882a593Smuzhiyun qcom_socinfo->dbg_root,
399*4882a593Smuzhiyun &qcom_socinfo->info.raw_device_num);
400*4882a593Smuzhiyun fallthrough;
401*4882a593Smuzhiyun case SOCINFO_VERSION(0, 11):
402*4882a593Smuzhiyun case SOCINFO_VERSION(0, 10):
403*4882a593Smuzhiyun case SOCINFO_VERSION(0, 9):
404*4882a593Smuzhiyun qcom_socinfo->info.foundry_id = __le32_to_cpu(info->foundry_id);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun debugfs_create_u32("foundry_id", 0400, qcom_socinfo->dbg_root,
407*4882a593Smuzhiyun &qcom_socinfo->info.foundry_id);
408*4882a593Smuzhiyun fallthrough;
409*4882a593Smuzhiyun case SOCINFO_VERSION(0, 8):
410*4882a593Smuzhiyun case SOCINFO_VERSION(0, 7):
411*4882a593Smuzhiyun DEBUGFS_ADD(info, pmic_model);
412*4882a593Smuzhiyun DEBUGFS_ADD(info, pmic_die_rev);
413*4882a593Smuzhiyun fallthrough;
414*4882a593Smuzhiyun case SOCINFO_VERSION(0, 6):
415*4882a593Smuzhiyun qcom_socinfo->info.hw_plat_subtype =
416*4882a593Smuzhiyun __le32_to_cpu(info->hw_plat_subtype);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun debugfs_create_u32("hardware_platform_subtype", 0400,
419*4882a593Smuzhiyun qcom_socinfo->dbg_root,
420*4882a593Smuzhiyun &qcom_socinfo->info.hw_plat_subtype);
421*4882a593Smuzhiyun fallthrough;
422*4882a593Smuzhiyun case SOCINFO_VERSION(0, 5):
423*4882a593Smuzhiyun qcom_socinfo->info.accessory_chip =
424*4882a593Smuzhiyun __le32_to_cpu(info->accessory_chip);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun debugfs_create_u32("accessory_chip", 0400,
427*4882a593Smuzhiyun qcom_socinfo->dbg_root,
428*4882a593Smuzhiyun &qcom_socinfo->info.accessory_chip);
429*4882a593Smuzhiyun fallthrough;
430*4882a593Smuzhiyun case SOCINFO_VERSION(0, 4):
431*4882a593Smuzhiyun qcom_socinfo->info.plat_ver = __le32_to_cpu(info->plat_ver);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun debugfs_create_u32("platform_version", 0400,
434*4882a593Smuzhiyun qcom_socinfo->dbg_root,
435*4882a593Smuzhiyun &qcom_socinfo->info.plat_ver);
436*4882a593Smuzhiyun fallthrough;
437*4882a593Smuzhiyun case SOCINFO_VERSION(0, 3):
438*4882a593Smuzhiyun qcom_socinfo->info.hw_plat = __le32_to_cpu(info->hw_plat);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun debugfs_create_u32("hardware_platform", 0400,
441*4882a593Smuzhiyun qcom_socinfo->dbg_root,
442*4882a593Smuzhiyun &qcom_socinfo->info.hw_plat);
443*4882a593Smuzhiyun fallthrough;
444*4882a593Smuzhiyun case SOCINFO_VERSION(0, 2):
445*4882a593Smuzhiyun qcom_socinfo->info.raw_ver = __le32_to_cpu(info->raw_ver);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun debugfs_create_u32("raw_version", 0400, qcom_socinfo->dbg_root,
448*4882a593Smuzhiyun &qcom_socinfo->info.raw_ver);
449*4882a593Smuzhiyun fallthrough;
450*4882a593Smuzhiyun case SOCINFO_VERSION(0, 1):
451*4882a593Smuzhiyun DEBUGFS_ADD(info, build_id);
452*4882a593Smuzhiyun break;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun versions = qcom_smem_get(QCOM_SMEM_HOST_ANY, SMEM_IMAGE_VERSION_TABLE,
456*4882a593Smuzhiyun &size);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(socinfo_image_names); i++) {
459*4882a593Smuzhiyun if (!socinfo_image_names[i])
460*4882a593Smuzhiyun continue;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun dentry = debugfs_create_dir(socinfo_image_names[i],
463*4882a593Smuzhiyun qcom_socinfo->dbg_root);
464*4882a593Smuzhiyun debugfs_create_file("name", 0400, dentry, &versions[i],
465*4882a593Smuzhiyun &qcom_image_name_ops);
466*4882a593Smuzhiyun debugfs_create_file("variant", 0400, dentry, &versions[i],
467*4882a593Smuzhiyun &qcom_image_variant_ops);
468*4882a593Smuzhiyun debugfs_create_file("oem", 0400, dentry, &versions[i],
469*4882a593Smuzhiyun &qcom_image_oem_ops);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
socinfo_debugfs_exit(struct qcom_socinfo * qcom_socinfo)473*4882a593Smuzhiyun static void socinfo_debugfs_exit(struct qcom_socinfo *qcom_socinfo)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun debugfs_remove_recursive(qcom_socinfo->dbg_root);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun #else
socinfo_debugfs_init(struct qcom_socinfo * qcom_socinfo,struct socinfo * info)478*4882a593Smuzhiyun static void socinfo_debugfs_init(struct qcom_socinfo *qcom_socinfo,
479*4882a593Smuzhiyun struct socinfo *info)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun }
socinfo_debugfs_exit(struct qcom_socinfo * qcom_socinfo)482*4882a593Smuzhiyun static void socinfo_debugfs_exit(struct qcom_socinfo *qcom_socinfo) { }
483*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
484*4882a593Smuzhiyun
qcom_socinfo_probe(struct platform_device * pdev)485*4882a593Smuzhiyun static int qcom_socinfo_probe(struct platform_device *pdev)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct qcom_socinfo *qs;
488*4882a593Smuzhiyun struct socinfo *info;
489*4882a593Smuzhiyun size_t item_size;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun info = qcom_smem_get(QCOM_SMEM_HOST_ANY, SMEM_HW_SW_BUILD_ID,
492*4882a593Smuzhiyun &item_size);
493*4882a593Smuzhiyun if (IS_ERR(info)) {
494*4882a593Smuzhiyun dev_err(&pdev->dev, "Couldn't find socinfo\n");
495*4882a593Smuzhiyun return PTR_ERR(info);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun qs = devm_kzalloc(&pdev->dev, sizeof(*qs), GFP_KERNEL);
499*4882a593Smuzhiyun if (!qs)
500*4882a593Smuzhiyun return -ENOMEM;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun qs->attr.family = "Snapdragon";
503*4882a593Smuzhiyun qs->attr.machine = socinfo_machine(&pdev->dev,
504*4882a593Smuzhiyun le32_to_cpu(info->id));
505*4882a593Smuzhiyun qs->attr.soc_id = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%u",
506*4882a593Smuzhiyun le32_to_cpu(info->id));
507*4882a593Smuzhiyun qs->attr.revision = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%u.%u",
508*4882a593Smuzhiyun SOCINFO_MAJOR(le32_to_cpu(info->ver)),
509*4882a593Smuzhiyun SOCINFO_MINOR(le32_to_cpu(info->ver)));
510*4882a593Smuzhiyun if (offsetof(struct socinfo, serial_num) <= item_size)
511*4882a593Smuzhiyun qs->attr.serial_number = devm_kasprintf(&pdev->dev, GFP_KERNEL,
512*4882a593Smuzhiyun "%u",
513*4882a593Smuzhiyun le32_to_cpu(info->serial_num));
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun qs->soc_dev = soc_device_register(&qs->attr);
516*4882a593Smuzhiyun if (IS_ERR(qs->soc_dev))
517*4882a593Smuzhiyun return PTR_ERR(qs->soc_dev);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun socinfo_debugfs_init(qs, info);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* Feed the soc specific unique data into entropy pool */
522*4882a593Smuzhiyun add_device_randomness(info, item_size);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun platform_set_drvdata(pdev, qs);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
qcom_socinfo_remove(struct platform_device * pdev)529*4882a593Smuzhiyun static int qcom_socinfo_remove(struct platform_device *pdev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct qcom_socinfo *qs = platform_get_drvdata(pdev);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun soc_device_unregister(qs->soc_dev);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun socinfo_debugfs_exit(qs);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun static struct platform_driver qcom_socinfo_driver = {
541*4882a593Smuzhiyun .probe = qcom_socinfo_probe,
542*4882a593Smuzhiyun .remove = qcom_socinfo_remove,
543*4882a593Smuzhiyun .driver = {
544*4882a593Smuzhiyun .name = "qcom-socinfo",
545*4882a593Smuzhiyun },
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun module_platform_driver(qcom_socinfo_driver);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm SoCinfo driver");
551*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
552*4882a593Smuzhiyun MODULE_ALIAS("platform:qcom-socinfo");
553