xref: /OK3568_Linux_fs/kernel/drivers/soc/qcom/qcom_gsbi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, The Linux foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <dt-bindings/soc/qcom,gsbi.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define GSBI_CTRL_REG		0x0000
18*4882a593Smuzhiyun #define GSBI_PROTOCOL_SHIFT	4
19*4882a593Smuzhiyun #define MAX_GSBI		12
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define TCSR_ADM_CRCI_BASE	0x70
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct crci_config {
24*4882a593Smuzhiyun 	u32 num_rows;
25*4882a593Smuzhiyun 	const u32 (*array)[MAX_GSBI];
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const u32 crci_ipq8064[][MAX_GSBI] = {
29*4882a593Smuzhiyun 	{
30*4882a593Smuzhiyun 		0x000003, 0x00000c, 0x000030, 0x0000c0,
31*4882a593Smuzhiyun 		0x000300, 0x000c00, 0x003000, 0x00c000,
32*4882a593Smuzhiyun 		0x030000, 0x0c0000, 0x300000, 0xc00000
33*4882a593Smuzhiyun 	},
34*4882a593Smuzhiyun 	{
35*4882a593Smuzhiyun 		0x000003, 0x00000c, 0x000030, 0x0000c0,
36*4882a593Smuzhiyun 		0x000300, 0x000c00, 0x003000, 0x00c000,
37*4882a593Smuzhiyun 		0x030000, 0x0c0000, 0x300000, 0xc00000
38*4882a593Smuzhiyun 	},
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const struct crci_config config_ipq8064 = {
42*4882a593Smuzhiyun 	.num_rows = ARRAY_SIZE(crci_ipq8064),
43*4882a593Smuzhiyun 	.array = crci_ipq8064,
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const unsigned int crci_apq8064[][MAX_GSBI] = {
47*4882a593Smuzhiyun 	{
48*4882a593Smuzhiyun 		0x001800, 0x006000, 0x000030, 0x0000c0,
49*4882a593Smuzhiyun 		0x000300, 0x000400, 0x000000, 0x000000,
50*4882a593Smuzhiyun 		0x000000, 0x000000, 0x000000, 0x000000
51*4882a593Smuzhiyun 	},
52*4882a593Smuzhiyun 	{
53*4882a593Smuzhiyun 		0x000000, 0x000000, 0x000000, 0x000000,
54*4882a593Smuzhiyun 		0x000000, 0x000020, 0x0000c0, 0x000000,
55*4882a593Smuzhiyun 		0x000000, 0x000000, 0x000000, 0x000000
56*4882a593Smuzhiyun 	},
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const struct crci_config config_apq8064 = {
60*4882a593Smuzhiyun 	.num_rows = ARRAY_SIZE(crci_apq8064),
61*4882a593Smuzhiyun 	.array = crci_apq8064,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static const unsigned int crci_msm8960[][MAX_GSBI] = {
65*4882a593Smuzhiyun 	{
66*4882a593Smuzhiyun 		0x000003, 0x00000c, 0x000030, 0x0000c0,
67*4882a593Smuzhiyun 		0x000300, 0x000400, 0x000000, 0x000000,
68*4882a593Smuzhiyun 		0x000000, 0x000000, 0x000000, 0x000000
69*4882a593Smuzhiyun 	},
70*4882a593Smuzhiyun 	{
71*4882a593Smuzhiyun 		0x000000, 0x000000, 0x000000, 0x000000,
72*4882a593Smuzhiyun 		0x000000, 0x000020, 0x0000c0, 0x000300,
73*4882a593Smuzhiyun 		0x001800, 0x006000, 0x000000, 0x000000
74*4882a593Smuzhiyun 	},
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static const struct crci_config config_msm8960 = {
78*4882a593Smuzhiyun 	.num_rows = ARRAY_SIZE(crci_msm8960),
79*4882a593Smuzhiyun 	.array = crci_msm8960,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static const unsigned int crci_msm8660[][MAX_GSBI] = {
83*4882a593Smuzhiyun 	{	/* ADM 0 - B */
84*4882a593Smuzhiyun 		0x000003, 0x00000c, 0x000030, 0x0000c0,
85*4882a593Smuzhiyun 		0x000300, 0x000c00, 0x003000, 0x00c000,
86*4882a593Smuzhiyun 		0x030000, 0x0c0000, 0x300000, 0xc00000
87*4882a593Smuzhiyun 	},
88*4882a593Smuzhiyun 	{	/* ADM 0 - B */
89*4882a593Smuzhiyun 		0x000003, 0x00000c, 0x000030, 0x0000c0,
90*4882a593Smuzhiyun 		0x000300, 0x000c00, 0x003000, 0x00c000,
91*4882a593Smuzhiyun 		0x030000, 0x0c0000, 0x300000, 0xc00000
92*4882a593Smuzhiyun 	},
93*4882a593Smuzhiyun 	{	/* ADM 1 - A */
94*4882a593Smuzhiyun 		0x000003, 0x00000c, 0x000030, 0x0000c0,
95*4882a593Smuzhiyun 		0x000300, 0x000c00, 0x003000, 0x00c000,
96*4882a593Smuzhiyun 		0x030000, 0x0c0000, 0x300000, 0xc00000
97*4882a593Smuzhiyun 	},
98*4882a593Smuzhiyun 	{	/* ADM 1 - B */
99*4882a593Smuzhiyun 		0x000003, 0x00000c, 0x000030, 0x0000c0,
100*4882a593Smuzhiyun 		0x000300, 0x000c00, 0x003000, 0x00c000,
101*4882a593Smuzhiyun 		0x030000, 0x0c0000, 0x300000, 0xc00000
102*4882a593Smuzhiyun 	},
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const struct crci_config config_msm8660 = {
106*4882a593Smuzhiyun 	.num_rows = ARRAY_SIZE(crci_msm8660),
107*4882a593Smuzhiyun 	.array = crci_msm8660,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun struct gsbi_info {
111*4882a593Smuzhiyun 	struct clk *hclk;
112*4882a593Smuzhiyun 	u32 mode;
113*4882a593Smuzhiyun 	u32 crci;
114*4882a593Smuzhiyun 	struct regmap *tcsr;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static const struct of_device_id tcsr_dt_match[] = {
118*4882a593Smuzhiyun 	{ .compatible = "qcom,tcsr-ipq8064", .data = &config_ipq8064},
119*4882a593Smuzhiyun 	{ .compatible = "qcom,tcsr-apq8064", .data = &config_apq8064},
120*4882a593Smuzhiyun 	{ .compatible = "qcom,tcsr-msm8960", .data = &config_msm8960},
121*4882a593Smuzhiyun 	{ .compatible = "qcom,tcsr-msm8660", .data = &config_msm8660},
122*4882a593Smuzhiyun 	{ },
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
gsbi_probe(struct platform_device * pdev)125*4882a593Smuzhiyun static int gsbi_probe(struct platform_device *pdev)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
128*4882a593Smuzhiyun 	struct device_node *tcsr_node;
129*4882a593Smuzhiyun 	const struct of_device_id *match;
130*4882a593Smuzhiyun 	struct resource *res;
131*4882a593Smuzhiyun 	void __iomem *base;
132*4882a593Smuzhiyun 	struct gsbi_info *gsbi;
133*4882a593Smuzhiyun 	int i, ret;
134*4882a593Smuzhiyun 	u32 mask, gsbi_num;
135*4882a593Smuzhiyun 	const struct crci_config *config = NULL;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	gsbi = devm_kzalloc(&pdev->dev, sizeof(*gsbi), GFP_KERNEL);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (!gsbi)
140*4882a593Smuzhiyun 		return -ENOMEM;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
143*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, res);
144*4882a593Smuzhiyun 	if (IS_ERR(base))
145*4882a593Smuzhiyun 		return PTR_ERR(base);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* get the tcsr node and setup the config and regmap */
148*4882a593Smuzhiyun 	gsbi->tcsr = syscon_regmap_lookup_by_phandle(node, "syscon-tcsr");
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	if (!IS_ERR(gsbi->tcsr)) {
151*4882a593Smuzhiyun 		tcsr_node = of_parse_phandle(node, "syscon-tcsr", 0);
152*4882a593Smuzhiyun 		if (tcsr_node) {
153*4882a593Smuzhiyun 			match = of_match_node(tcsr_dt_match, tcsr_node);
154*4882a593Smuzhiyun 			if (match)
155*4882a593Smuzhiyun 				config = match->data;
156*4882a593Smuzhiyun 			else
157*4882a593Smuzhiyun 				dev_warn(&pdev->dev, "no matching TCSR\n");
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 			of_node_put(tcsr_node);
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (of_property_read_u32(node, "cell-index", &gsbi_num)) {
164*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing cell-index\n");
165*4882a593Smuzhiyun 		return -EINVAL;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (gsbi_num < 1 || gsbi_num > MAX_GSBI) {
169*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid cell-index\n");
170*4882a593Smuzhiyun 		return -EINVAL;
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	if (of_property_read_u32(node, "qcom,mode", &gsbi->mode)) {
174*4882a593Smuzhiyun 		dev_err(&pdev->dev, "missing mode configuration\n");
175*4882a593Smuzhiyun 		return -EINVAL;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* not required, so default to 0 if not present */
179*4882a593Smuzhiyun 	of_property_read_u32(node, "qcom,crci", &gsbi->crci);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	dev_info(&pdev->dev, "GSBI port protocol: %d crci: %d\n",
182*4882a593Smuzhiyun 		 gsbi->mode, gsbi->crci);
183*4882a593Smuzhiyun 	gsbi->hclk = devm_clk_get(&pdev->dev, "iface");
184*4882a593Smuzhiyun 	if (IS_ERR(gsbi->hclk))
185*4882a593Smuzhiyun 		return PTR_ERR(gsbi->hclk);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	clk_prepare_enable(gsbi->hclk);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	writel_relaxed((gsbi->mode << GSBI_PROTOCOL_SHIFT) | gsbi->crci,
190*4882a593Smuzhiyun 				base + GSBI_CTRL_REG);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/*
193*4882a593Smuzhiyun 	 * modify tcsr to reflect mode and ADM CRCI mux
194*4882a593Smuzhiyun 	 * Each gsbi contains a pair of bits, one for RX and one for TX
195*4882a593Smuzhiyun 	 * SPI mode requires both bits cleared, otherwise they are set
196*4882a593Smuzhiyun 	 */
197*4882a593Smuzhiyun 	if (config) {
198*4882a593Smuzhiyun 		for (i = 0; i < config->num_rows; i++) {
199*4882a593Smuzhiyun 			mask = config->array[i][gsbi_num - 1];
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 			if (gsbi->mode == GSBI_PROT_SPI)
202*4882a593Smuzhiyun 				regmap_update_bits(gsbi->tcsr,
203*4882a593Smuzhiyun 					TCSR_ADM_CRCI_BASE + 4 * i, mask, 0);
204*4882a593Smuzhiyun 			else
205*4882a593Smuzhiyun 				regmap_update_bits(gsbi->tcsr,
206*4882a593Smuzhiyun 					TCSR_ADM_CRCI_BASE + 4 * i, mask, mask);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 		}
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* make sure the gsbi control write is not reordered */
212*4882a593Smuzhiyun 	wmb();
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	platform_set_drvdata(pdev, gsbi);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
217*4882a593Smuzhiyun 	if (ret)
218*4882a593Smuzhiyun 		clk_disable_unprepare(gsbi->hclk);
219*4882a593Smuzhiyun 	return ret;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
gsbi_remove(struct platform_device * pdev)222*4882a593Smuzhiyun static int gsbi_remove(struct platform_device *pdev)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct gsbi_info *gsbi = platform_get_drvdata(pdev);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	clk_disable_unprepare(gsbi->hclk);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static const struct of_device_id gsbi_dt_match[] = {
232*4882a593Smuzhiyun 	{ .compatible = "qcom,gsbi-v1.0.0", },
233*4882a593Smuzhiyun 	{ },
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gsbi_dt_match);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static struct platform_driver gsbi_driver = {
239*4882a593Smuzhiyun 	.driver = {
240*4882a593Smuzhiyun 		.name		= "gsbi",
241*4882a593Smuzhiyun 		.of_match_table	= gsbi_dt_match,
242*4882a593Smuzhiyun 	},
243*4882a593Smuzhiyun 	.probe = gsbi_probe,
244*4882a593Smuzhiyun 	.remove	= gsbi_remove,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun module_platform_driver(gsbi_driver);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun MODULE_AUTHOR("Andy Gross <agross@codeaurora.org>");
250*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM GSBI driver");
251*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
252