1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * The On Chip Memory (OCMEM) allocator allows various clients to allocate
4*4882a593Smuzhiyun * memory from OCMEM based on performance, latency and power requirements.
5*4882a593Smuzhiyun * This is typically used by the GPU, camera/video, and audio components on
6*4882a593Smuzhiyun * some Snapdragon SoCs.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2019 Brian Masney <masneyb@onstation.org>
9*4882a593Smuzhiyun * Copyright (C) 2015 Red Hat. Author: Rob Clark <robdclark@gmail.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bitfield.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/qcom_scm.h>
20*4882a593Smuzhiyun #include <linux/sizes.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun #include <soc/qcom/ocmem.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun enum region_mode {
26*4882a593Smuzhiyun WIDE_MODE = 0x0,
27*4882a593Smuzhiyun THIN_MODE,
28*4882a593Smuzhiyun MODE_DEFAULT = WIDE_MODE,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum ocmem_macro_state {
32*4882a593Smuzhiyun PASSTHROUGH = 0,
33*4882a593Smuzhiyun PERI_ON = 1,
34*4882a593Smuzhiyun CORE_ON = 2,
35*4882a593Smuzhiyun CLK_OFF = 4,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct ocmem_region {
39*4882a593Smuzhiyun bool interleaved;
40*4882a593Smuzhiyun enum region_mode mode;
41*4882a593Smuzhiyun unsigned int num_macros;
42*4882a593Smuzhiyun enum ocmem_macro_state macro_state[4];
43*4882a593Smuzhiyun unsigned long macro_size;
44*4882a593Smuzhiyun unsigned long region_size;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct ocmem_config {
48*4882a593Smuzhiyun uint8_t num_regions;
49*4882a593Smuzhiyun unsigned long macro_size;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct ocmem {
53*4882a593Smuzhiyun struct device *dev;
54*4882a593Smuzhiyun const struct ocmem_config *config;
55*4882a593Smuzhiyun struct resource *memory;
56*4882a593Smuzhiyun void __iomem *mmio;
57*4882a593Smuzhiyun unsigned int num_ports;
58*4882a593Smuzhiyun unsigned int num_macros;
59*4882a593Smuzhiyun bool interleaved;
60*4882a593Smuzhiyun struct ocmem_region *regions;
61*4882a593Smuzhiyun unsigned long active_allocations;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define OCMEM_MIN_ALIGN SZ_64K
65*4882a593Smuzhiyun #define OCMEM_MIN_ALLOC SZ_64K
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define OCMEM_REG_HW_VERSION 0x00000000
68*4882a593Smuzhiyun #define OCMEM_REG_HW_PROFILE 0x00000004
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define OCMEM_REG_REGION_MODE_CTL 0x00001000
71*4882a593Smuzhiyun #define OCMEM_REGION_MODE_CTL_REG0_THIN 0x00000001
72*4882a593Smuzhiyun #define OCMEM_REGION_MODE_CTL_REG1_THIN 0x00000002
73*4882a593Smuzhiyun #define OCMEM_REGION_MODE_CTL_REG2_THIN 0x00000004
74*4882a593Smuzhiyun #define OCMEM_REGION_MODE_CTL_REG3_THIN 0x00000008
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define OCMEM_REG_GFX_MPU_START 0x00001004
77*4882a593Smuzhiyun #define OCMEM_REG_GFX_MPU_END 0x00001008
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define OCMEM_HW_PROFILE_NUM_PORTS(val) FIELD_PREP(0x0000000f, (val))
80*4882a593Smuzhiyun #define OCMEM_HW_PROFILE_NUM_MACROS(val) FIELD_PREP(0x00003f00, (val))
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define OCMEM_HW_PROFILE_LAST_REGN_HALFSIZE 0x00010000
83*4882a593Smuzhiyun #define OCMEM_HW_PROFILE_INTERLEAVING 0x00020000
84*4882a593Smuzhiyun #define OCMEM_REG_GEN_STATUS 0x0000000c
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define OCMEM_REG_PSGSC_STATUS 0x00000038
87*4882a593Smuzhiyun #define OCMEM_REG_PSGSC_CTL(i0) (0x0000003c + 0x1*(i0))
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define OCMEM_PSGSC_CTL_MACRO0_MODE(val) FIELD_PREP(0x00000007, (val))
90*4882a593Smuzhiyun #define OCMEM_PSGSC_CTL_MACRO1_MODE(val) FIELD_PREP(0x00000070, (val))
91*4882a593Smuzhiyun #define OCMEM_PSGSC_CTL_MACRO2_MODE(val) FIELD_PREP(0x00000700, (val))
92*4882a593Smuzhiyun #define OCMEM_PSGSC_CTL_MACRO3_MODE(val) FIELD_PREP(0x00007000, (val))
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define OCMEM_CLK_CORE_IDX 0
95*4882a593Smuzhiyun static struct clk_bulk_data ocmem_clks[] = {
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun .id = "core",
98*4882a593Smuzhiyun },
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun .id = "iface",
101*4882a593Smuzhiyun },
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
ocmem_write(struct ocmem * ocmem,u32 reg,u32 data)104*4882a593Smuzhiyun static inline void ocmem_write(struct ocmem *ocmem, u32 reg, u32 data)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun writel(data, ocmem->mmio + reg);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
ocmem_read(struct ocmem * ocmem,u32 reg)109*4882a593Smuzhiyun static inline u32 ocmem_read(struct ocmem *ocmem, u32 reg)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return readl(ocmem->mmio + reg);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
update_ocmem(struct ocmem * ocmem)114*4882a593Smuzhiyun static void update_ocmem(struct ocmem *ocmem)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun uint32_t region_mode_ctrl = 0x0;
117*4882a593Smuzhiyun int i;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (!qcom_scm_ocmem_lock_available()) {
120*4882a593Smuzhiyun for (i = 0; i < ocmem->config->num_regions; i++) {
121*4882a593Smuzhiyun struct ocmem_region *region = &ocmem->regions[i];
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (region->mode == THIN_MODE)
124*4882a593Smuzhiyun region_mode_ctrl |= BIT(i);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun dev_dbg(ocmem->dev, "ocmem_region_mode_control %x\n",
128*4882a593Smuzhiyun region_mode_ctrl);
129*4882a593Smuzhiyun ocmem_write(ocmem, OCMEM_REG_REGION_MODE_CTL, region_mode_ctrl);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun for (i = 0; i < ocmem->config->num_regions; i++) {
133*4882a593Smuzhiyun struct ocmem_region *region = &ocmem->regions[i];
134*4882a593Smuzhiyun u32 data;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun data = OCMEM_PSGSC_CTL_MACRO0_MODE(region->macro_state[0]) |
137*4882a593Smuzhiyun OCMEM_PSGSC_CTL_MACRO1_MODE(region->macro_state[1]) |
138*4882a593Smuzhiyun OCMEM_PSGSC_CTL_MACRO2_MODE(region->macro_state[2]) |
139*4882a593Smuzhiyun OCMEM_PSGSC_CTL_MACRO3_MODE(region->macro_state[3]);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun ocmem_write(ocmem, OCMEM_REG_PSGSC_CTL(i), data);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
phys_to_offset(struct ocmem * ocmem,unsigned long addr)145*4882a593Smuzhiyun static unsigned long phys_to_offset(struct ocmem *ocmem,
146*4882a593Smuzhiyun unsigned long addr)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun if (addr < ocmem->memory->start || addr >= ocmem->memory->end)
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return addr - ocmem->memory->start;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
device_address(struct ocmem * ocmem,enum ocmem_client client,unsigned long addr)154*4882a593Smuzhiyun static unsigned long device_address(struct ocmem *ocmem,
155*4882a593Smuzhiyun enum ocmem_client client,
156*4882a593Smuzhiyun unsigned long addr)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun WARN_ON(client != OCMEM_GRAPHICS);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* TODO: gpu uses phys_to_offset, but others do not.. */
161*4882a593Smuzhiyun return phys_to_offset(ocmem, addr);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
update_range(struct ocmem * ocmem,struct ocmem_buf * buf,enum ocmem_macro_state mstate,enum region_mode rmode)164*4882a593Smuzhiyun static void update_range(struct ocmem *ocmem, struct ocmem_buf *buf,
165*4882a593Smuzhiyun enum ocmem_macro_state mstate, enum region_mode rmode)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun unsigned long offset = 0;
168*4882a593Smuzhiyun int i, j;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun for (i = 0; i < ocmem->config->num_regions; i++) {
171*4882a593Smuzhiyun struct ocmem_region *region = &ocmem->regions[i];
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (buf->offset <= offset && offset < buf->offset + buf->len)
174*4882a593Smuzhiyun region->mode = rmode;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun for (j = 0; j < region->num_macros; j++) {
177*4882a593Smuzhiyun if (buf->offset <= offset &&
178*4882a593Smuzhiyun offset < buf->offset + buf->len)
179*4882a593Smuzhiyun region->macro_state[j] = mstate;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun offset += region->macro_size;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun update_ocmem(ocmem);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
of_get_ocmem(struct device * dev)188*4882a593Smuzhiyun struct ocmem *of_get_ocmem(struct device *dev)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct platform_device *pdev;
191*4882a593Smuzhiyun struct device_node *devnode;
192*4882a593Smuzhiyun struct ocmem *ocmem;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun devnode = of_parse_phandle(dev->of_node, "sram", 0);
195*4882a593Smuzhiyun if (!devnode || !devnode->parent) {
196*4882a593Smuzhiyun dev_err(dev, "Cannot look up sram phandle\n");
197*4882a593Smuzhiyun of_node_put(devnode);
198*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun pdev = of_find_device_by_node(devnode->parent);
202*4882a593Smuzhiyun if (!pdev) {
203*4882a593Smuzhiyun dev_err(dev, "Cannot find device node %s\n", devnode->name);
204*4882a593Smuzhiyun of_node_put(devnode);
205*4882a593Smuzhiyun return ERR_PTR(-EPROBE_DEFER);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun of_node_put(devnode);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun ocmem = platform_get_drvdata(pdev);
210*4882a593Smuzhiyun if (!ocmem) {
211*4882a593Smuzhiyun dev_err(dev, "Cannot get ocmem\n");
212*4882a593Smuzhiyun put_device(&pdev->dev);
213*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun return ocmem;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun EXPORT_SYMBOL(of_get_ocmem);
218*4882a593Smuzhiyun
ocmem_allocate(struct ocmem * ocmem,enum ocmem_client client,unsigned long size)219*4882a593Smuzhiyun struct ocmem_buf *ocmem_allocate(struct ocmem *ocmem, enum ocmem_client client,
220*4882a593Smuzhiyun unsigned long size)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct ocmem_buf *buf;
223*4882a593Smuzhiyun int ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* TODO: add support for other clients... */
226*4882a593Smuzhiyun if (WARN_ON(client != OCMEM_GRAPHICS))
227*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (size < OCMEM_MIN_ALLOC || !IS_ALIGNED(size, OCMEM_MIN_ALIGN))
230*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (test_and_set_bit_lock(BIT(client), &ocmem->active_allocations))
233*4882a593Smuzhiyun return ERR_PTR(-EBUSY);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun buf = kzalloc(sizeof(*buf), GFP_KERNEL);
236*4882a593Smuzhiyun if (!buf) {
237*4882a593Smuzhiyun ret = -ENOMEM;
238*4882a593Smuzhiyun goto err_unlock;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun buf->offset = 0;
242*4882a593Smuzhiyun buf->addr = device_address(ocmem, client, buf->offset);
243*4882a593Smuzhiyun buf->len = size;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun update_range(ocmem, buf, CORE_ON, WIDE_MODE);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (qcom_scm_ocmem_lock_available()) {
248*4882a593Smuzhiyun ret = qcom_scm_ocmem_lock(QCOM_SCM_OCMEM_GRAPHICS_ID,
249*4882a593Smuzhiyun buf->offset, buf->len, WIDE_MODE);
250*4882a593Smuzhiyun if (ret) {
251*4882a593Smuzhiyun dev_err(ocmem->dev, "could not lock: %d\n", ret);
252*4882a593Smuzhiyun ret = -EINVAL;
253*4882a593Smuzhiyun goto err_kfree;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun } else {
256*4882a593Smuzhiyun ocmem_write(ocmem, OCMEM_REG_GFX_MPU_START, buf->offset);
257*4882a593Smuzhiyun ocmem_write(ocmem, OCMEM_REG_GFX_MPU_END,
258*4882a593Smuzhiyun buf->offset + buf->len);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun dev_dbg(ocmem->dev, "using %ldK of OCMEM at 0x%08lx for client %d\n",
262*4882a593Smuzhiyun size / 1024, buf->addr, client);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return buf;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun err_kfree:
267*4882a593Smuzhiyun kfree(buf);
268*4882a593Smuzhiyun err_unlock:
269*4882a593Smuzhiyun clear_bit_unlock(BIT(client), &ocmem->active_allocations);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun return ERR_PTR(ret);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun EXPORT_SYMBOL(ocmem_allocate);
274*4882a593Smuzhiyun
ocmem_free(struct ocmem * ocmem,enum ocmem_client client,struct ocmem_buf * buf)275*4882a593Smuzhiyun void ocmem_free(struct ocmem *ocmem, enum ocmem_client client,
276*4882a593Smuzhiyun struct ocmem_buf *buf)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun /* TODO: add support for other clients... */
279*4882a593Smuzhiyun if (WARN_ON(client != OCMEM_GRAPHICS))
280*4882a593Smuzhiyun return;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun update_range(ocmem, buf, CLK_OFF, MODE_DEFAULT);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (qcom_scm_ocmem_lock_available()) {
285*4882a593Smuzhiyun int ret;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ret = qcom_scm_ocmem_unlock(QCOM_SCM_OCMEM_GRAPHICS_ID,
288*4882a593Smuzhiyun buf->offset, buf->len);
289*4882a593Smuzhiyun if (ret)
290*4882a593Smuzhiyun dev_err(ocmem->dev, "could not unlock: %d\n", ret);
291*4882a593Smuzhiyun } else {
292*4882a593Smuzhiyun ocmem_write(ocmem, OCMEM_REG_GFX_MPU_START, 0x0);
293*4882a593Smuzhiyun ocmem_write(ocmem, OCMEM_REG_GFX_MPU_END, 0x0);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun kfree(buf);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun clear_bit_unlock(BIT(client), &ocmem->active_allocations);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun EXPORT_SYMBOL(ocmem_free);
301*4882a593Smuzhiyun
ocmem_dev_probe(struct platform_device * pdev)302*4882a593Smuzhiyun static int ocmem_dev_probe(struct platform_device *pdev)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct device *dev = &pdev->dev;
305*4882a593Smuzhiyun unsigned long reg, region_size;
306*4882a593Smuzhiyun int i, j, ret, num_banks;
307*4882a593Smuzhiyun struct resource *res;
308*4882a593Smuzhiyun struct ocmem *ocmem;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (!qcom_scm_is_available())
311*4882a593Smuzhiyun return -EPROBE_DEFER;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ocmem = devm_kzalloc(dev, sizeof(*ocmem), GFP_KERNEL);
314*4882a593Smuzhiyun if (!ocmem)
315*4882a593Smuzhiyun return -ENOMEM;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun ocmem->dev = dev;
318*4882a593Smuzhiyun ocmem->config = device_get_match_data(dev);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun ret = devm_clk_bulk_get(dev, ARRAY_SIZE(ocmem_clks), ocmem_clks);
321*4882a593Smuzhiyun if (ret) {
322*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
323*4882a593Smuzhiyun dev_err(dev, "Unable to get clocks\n");
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return ret;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ctrl");
329*4882a593Smuzhiyun ocmem->mmio = devm_ioremap_resource(&pdev->dev, res);
330*4882a593Smuzhiyun if (IS_ERR(ocmem->mmio)) {
331*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to ioremap ocmem_ctrl resource\n");
332*4882a593Smuzhiyun return PTR_ERR(ocmem->mmio);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun ocmem->memory = platform_get_resource_byname(pdev, IORESOURCE_MEM,
336*4882a593Smuzhiyun "mem");
337*4882a593Smuzhiyun if (!ocmem->memory) {
338*4882a593Smuzhiyun dev_err(dev, "Could not get mem region\n");
339*4882a593Smuzhiyun return -ENXIO;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* The core clock is synchronous with graphics */
343*4882a593Smuzhiyun WARN_ON(clk_set_rate(ocmem_clks[OCMEM_CLK_CORE_IDX].clk, 1000) < 0);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(ARRAY_SIZE(ocmem_clks), ocmem_clks);
346*4882a593Smuzhiyun if (ret) {
347*4882a593Smuzhiyun dev_info(ocmem->dev, "Failed to enable clocks\n");
348*4882a593Smuzhiyun return ret;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (qcom_scm_restore_sec_cfg_available()) {
352*4882a593Smuzhiyun dev_dbg(dev, "configuring scm\n");
353*4882a593Smuzhiyun ret = qcom_scm_restore_sec_cfg(QCOM_SCM_OCMEM_DEV_ID, 0);
354*4882a593Smuzhiyun if (ret) {
355*4882a593Smuzhiyun dev_err(dev, "Could not enable secure configuration\n");
356*4882a593Smuzhiyun goto err_clk_disable;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun reg = ocmem_read(ocmem, OCMEM_REG_HW_PROFILE);
361*4882a593Smuzhiyun ocmem->num_ports = OCMEM_HW_PROFILE_NUM_PORTS(reg);
362*4882a593Smuzhiyun ocmem->num_macros = OCMEM_HW_PROFILE_NUM_MACROS(reg);
363*4882a593Smuzhiyun ocmem->interleaved = !!(reg & OCMEM_HW_PROFILE_INTERLEAVING);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun num_banks = ocmem->num_ports / 2;
366*4882a593Smuzhiyun region_size = ocmem->config->macro_size * num_banks;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun dev_info(dev, "%u ports, %u regions, %u macros, %sinterleaved\n",
369*4882a593Smuzhiyun ocmem->num_ports, ocmem->config->num_regions,
370*4882a593Smuzhiyun ocmem->num_macros, ocmem->interleaved ? "" : "not ");
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ocmem->regions = devm_kcalloc(dev, ocmem->config->num_regions,
373*4882a593Smuzhiyun sizeof(struct ocmem_region), GFP_KERNEL);
374*4882a593Smuzhiyun if (!ocmem->regions) {
375*4882a593Smuzhiyun ret = -ENOMEM;
376*4882a593Smuzhiyun goto err_clk_disable;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun for (i = 0; i < ocmem->config->num_regions; i++) {
380*4882a593Smuzhiyun struct ocmem_region *region = &ocmem->regions[i];
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (WARN_ON(num_banks > ARRAY_SIZE(region->macro_state))) {
383*4882a593Smuzhiyun ret = -EINVAL;
384*4882a593Smuzhiyun goto err_clk_disable;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun region->mode = MODE_DEFAULT;
388*4882a593Smuzhiyun region->num_macros = num_banks;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (i == (ocmem->config->num_regions - 1) &&
391*4882a593Smuzhiyun reg & OCMEM_HW_PROFILE_LAST_REGN_HALFSIZE) {
392*4882a593Smuzhiyun region->macro_size = ocmem->config->macro_size / 2;
393*4882a593Smuzhiyun region->region_size = region_size / 2;
394*4882a593Smuzhiyun } else {
395*4882a593Smuzhiyun region->macro_size = ocmem->config->macro_size;
396*4882a593Smuzhiyun region->region_size = region_size;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun for (j = 0; j < ARRAY_SIZE(region->macro_state); j++)
400*4882a593Smuzhiyun region->macro_state[j] = CLK_OFF;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun platform_set_drvdata(pdev, ocmem);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return 0;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun err_clk_disable:
408*4882a593Smuzhiyun clk_bulk_disable_unprepare(ARRAY_SIZE(ocmem_clks), ocmem_clks);
409*4882a593Smuzhiyun return ret;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
ocmem_dev_remove(struct platform_device * pdev)412*4882a593Smuzhiyun static int ocmem_dev_remove(struct platform_device *pdev)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun clk_bulk_disable_unprepare(ARRAY_SIZE(ocmem_clks), ocmem_clks);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static const struct ocmem_config ocmem_8974_config = {
420*4882a593Smuzhiyun .num_regions = 3,
421*4882a593Smuzhiyun .macro_size = SZ_128K,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun static const struct of_device_id ocmem_of_match[] = {
425*4882a593Smuzhiyun { .compatible = "qcom,msm8974-ocmem", .data = &ocmem_8974_config },
426*4882a593Smuzhiyun { }
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ocmem_of_match);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static struct platform_driver ocmem_driver = {
432*4882a593Smuzhiyun .probe = ocmem_dev_probe,
433*4882a593Smuzhiyun .remove = ocmem_dev_remove,
434*4882a593Smuzhiyun .driver = {
435*4882a593Smuzhiyun .name = "ocmem",
436*4882a593Smuzhiyun .of_match_table = ocmem_of_match,
437*4882a593Smuzhiyun },
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun module_platform_driver(ocmem_driver);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun MODULE_DESCRIPTION("On Chip Memory (OCMEM) allocator for some Snapdragon SoCs");
443*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
444