1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun * Copyright (c) 2019, Linaro Limited
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/debugfs.h>
10*4882a593Smuzhiyun #include <linux/string.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/list.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/bitops.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pm_domain.h>
21*4882a593Smuzhiyun #include <linux/pm_opp.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
25*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
26*4882a593Smuzhiyun #include <linux/clk.h>
27*4882a593Smuzhiyun #include <linux/nvmem-consumer.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Register Offsets for RB-CPR and Bit Definitions */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* RBCPR Version Register */
32*4882a593Smuzhiyun #define REG_RBCPR_VERSION 0
33*4882a593Smuzhiyun #define RBCPR_VER_2 0x02
34*4882a593Smuzhiyun #define FLAGS_IGNORE_1ST_IRQ_STATUS BIT(0)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* RBCPR Gate Count and Target Registers */
37*4882a593Smuzhiyun #define REG_RBCPR_GCNT_TARGET(n) (0x60 + 4 * (n))
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define RBCPR_GCNT_TARGET_TARGET_SHIFT 0
40*4882a593Smuzhiyun #define RBCPR_GCNT_TARGET_TARGET_MASK GENMASK(11, 0)
41*4882a593Smuzhiyun #define RBCPR_GCNT_TARGET_GCNT_SHIFT 12
42*4882a593Smuzhiyun #define RBCPR_GCNT_TARGET_GCNT_MASK GENMASK(9, 0)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* RBCPR Timer Control */
45*4882a593Smuzhiyun #define REG_RBCPR_TIMER_INTERVAL 0x44
46*4882a593Smuzhiyun #define REG_RBIF_TIMER_ADJUST 0x4c
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define RBIF_TIMER_ADJ_CONS_UP_MASK GENMASK(3, 0)
49*4882a593Smuzhiyun #define RBIF_TIMER_ADJ_CONS_UP_SHIFT 0
50*4882a593Smuzhiyun #define RBIF_TIMER_ADJ_CONS_DOWN_MASK GENMASK(3, 0)
51*4882a593Smuzhiyun #define RBIF_TIMER_ADJ_CONS_DOWN_SHIFT 4
52*4882a593Smuzhiyun #define RBIF_TIMER_ADJ_CLAMP_INT_MASK GENMASK(7, 0)
53*4882a593Smuzhiyun #define RBIF_TIMER_ADJ_CLAMP_INT_SHIFT 8
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* RBCPR Config Register */
56*4882a593Smuzhiyun #define REG_RBIF_LIMIT 0x48
57*4882a593Smuzhiyun #define RBIF_LIMIT_CEILING_MASK GENMASK(5, 0)
58*4882a593Smuzhiyun #define RBIF_LIMIT_CEILING_SHIFT 6
59*4882a593Smuzhiyun #define RBIF_LIMIT_FLOOR_BITS 6
60*4882a593Smuzhiyun #define RBIF_LIMIT_FLOOR_MASK GENMASK(5, 0)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define RBIF_LIMIT_CEILING_DEFAULT RBIF_LIMIT_CEILING_MASK
63*4882a593Smuzhiyun #define RBIF_LIMIT_FLOOR_DEFAULT 0
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define REG_RBIF_SW_VLEVEL 0x94
66*4882a593Smuzhiyun #define RBIF_SW_VLEVEL_DEFAULT 0x20
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define REG_RBCPR_STEP_QUOT 0x80
69*4882a593Smuzhiyun #define RBCPR_STEP_QUOT_STEPQUOT_MASK GENMASK(7, 0)
70*4882a593Smuzhiyun #define RBCPR_STEP_QUOT_IDLE_CLK_MASK GENMASK(3, 0)
71*4882a593Smuzhiyun #define RBCPR_STEP_QUOT_IDLE_CLK_SHIFT 8
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* RBCPR Control Register */
74*4882a593Smuzhiyun #define REG_RBCPR_CTL 0x90
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define RBCPR_CTL_LOOP_EN BIT(0)
77*4882a593Smuzhiyun #define RBCPR_CTL_TIMER_EN BIT(3)
78*4882a593Smuzhiyun #define RBCPR_CTL_SW_AUTO_CONT_ACK_EN BIT(5)
79*4882a593Smuzhiyun #define RBCPR_CTL_SW_AUTO_CONT_NACK_DN_EN BIT(6)
80*4882a593Smuzhiyun #define RBCPR_CTL_COUNT_MODE BIT(10)
81*4882a593Smuzhiyun #define RBCPR_CTL_UP_THRESHOLD_MASK GENMASK(3, 0)
82*4882a593Smuzhiyun #define RBCPR_CTL_UP_THRESHOLD_SHIFT 24
83*4882a593Smuzhiyun #define RBCPR_CTL_DN_THRESHOLD_MASK GENMASK(3, 0)
84*4882a593Smuzhiyun #define RBCPR_CTL_DN_THRESHOLD_SHIFT 28
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* RBCPR Ack/Nack Response */
87*4882a593Smuzhiyun #define REG_RBIF_CONT_ACK_CMD 0x98
88*4882a593Smuzhiyun #define REG_RBIF_CONT_NACK_CMD 0x9c
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* RBCPR Result status Register */
91*4882a593Smuzhiyun #define REG_RBCPR_RESULT_0 0xa0
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define RBCPR_RESULT0_BUSY_SHIFT 19
94*4882a593Smuzhiyun #define RBCPR_RESULT0_BUSY_MASK BIT(RBCPR_RESULT0_BUSY_SHIFT)
95*4882a593Smuzhiyun #define RBCPR_RESULT0_ERROR_LT0_SHIFT 18
96*4882a593Smuzhiyun #define RBCPR_RESULT0_ERROR_SHIFT 6
97*4882a593Smuzhiyun #define RBCPR_RESULT0_ERROR_MASK GENMASK(11, 0)
98*4882a593Smuzhiyun #define RBCPR_RESULT0_ERROR_STEPS_SHIFT 2
99*4882a593Smuzhiyun #define RBCPR_RESULT0_ERROR_STEPS_MASK GENMASK(3, 0)
100*4882a593Smuzhiyun #define RBCPR_RESULT0_STEP_UP_SHIFT 1
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* RBCPR Interrupt Control Register */
103*4882a593Smuzhiyun #define REG_RBIF_IRQ_EN(n) (0x100 + 4 * (n))
104*4882a593Smuzhiyun #define REG_RBIF_IRQ_CLEAR 0x110
105*4882a593Smuzhiyun #define REG_RBIF_IRQ_STATUS 0x114
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define CPR_INT_DONE BIT(0)
108*4882a593Smuzhiyun #define CPR_INT_MIN BIT(1)
109*4882a593Smuzhiyun #define CPR_INT_DOWN BIT(2)
110*4882a593Smuzhiyun #define CPR_INT_MID BIT(3)
111*4882a593Smuzhiyun #define CPR_INT_UP BIT(4)
112*4882a593Smuzhiyun #define CPR_INT_MAX BIT(5)
113*4882a593Smuzhiyun #define CPR_INT_CLAMP BIT(6)
114*4882a593Smuzhiyun #define CPR_INT_ALL (CPR_INT_DONE | CPR_INT_MIN | CPR_INT_DOWN | \
115*4882a593Smuzhiyun CPR_INT_MID | CPR_INT_UP | CPR_INT_MAX | CPR_INT_CLAMP)
116*4882a593Smuzhiyun #define CPR_INT_DEFAULT (CPR_INT_UP | CPR_INT_DOWN)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define CPR_NUM_RING_OSC 8
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* CPR eFuse parameters */
121*4882a593Smuzhiyun #define CPR_FUSE_TARGET_QUOT_BITS_MASK GENMASK(11, 0)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define CPR_FUSE_MIN_QUOT_DIFF 50
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define FUSE_REVISION_UNKNOWN (-1)
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun enum voltage_change_dir {
128*4882a593Smuzhiyun NO_CHANGE,
129*4882a593Smuzhiyun DOWN,
130*4882a593Smuzhiyun UP,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct cpr_fuse {
134*4882a593Smuzhiyun char *ring_osc;
135*4882a593Smuzhiyun char *init_voltage;
136*4882a593Smuzhiyun char *quotient;
137*4882a593Smuzhiyun char *quotient_offset;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct fuse_corner_data {
141*4882a593Smuzhiyun int ref_uV;
142*4882a593Smuzhiyun int max_uV;
143*4882a593Smuzhiyun int min_uV;
144*4882a593Smuzhiyun int max_volt_scale;
145*4882a593Smuzhiyun int max_quot_scale;
146*4882a593Smuzhiyun /* fuse quot */
147*4882a593Smuzhiyun int quot_offset;
148*4882a593Smuzhiyun int quot_scale;
149*4882a593Smuzhiyun int quot_adjust;
150*4882a593Smuzhiyun /* fuse quot_offset */
151*4882a593Smuzhiyun int quot_offset_scale;
152*4882a593Smuzhiyun int quot_offset_adjust;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun struct cpr_fuses {
156*4882a593Smuzhiyun int init_voltage_step;
157*4882a593Smuzhiyun int init_voltage_width;
158*4882a593Smuzhiyun struct fuse_corner_data *fuse_corner_data;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun struct corner_data {
162*4882a593Smuzhiyun unsigned int fuse_corner;
163*4882a593Smuzhiyun unsigned long freq;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct cpr_desc {
167*4882a593Smuzhiyun unsigned int num_fuse_corners;
168*4882a593Smuzhiyun int min_diff_quot;
169*4882a593Smuzhiyun int *step_quot;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun unsigned int timer_delay_us;
172*4882a593Smuzhiyun unsigned int timer_cons_up;
173*4882a593Smuzhiyun unsigned int timer_cons_down;
174*4882a593Smuzhiyun unsigned int up_threshold;
175*4882a593Smuzhiyun unsigned int down_threshold;
176*4882a593Smuzhiyun unsigned int idle_clocks;
177*4882a593Smuzhiyun unsigned int gcnt_us;
178*4882a593Smuzhiyun unsigned int vdd_apc_step_up_limit;
179*4882a593Smuzhiyun unsigned int vdd_apc_step_down_limit;
180*4882a593Smuzhiyun unsigned int clamp_timer_interval;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun struct cpr_fuses cpr_fuses;
183*4882a593Smuzhiyun bool reduce_to_fuse_uV;
184*4882a593Smuzhiyun bool reduce_to_corner_uV;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun struct acc_desc {
188*4882a593Smuzhiyun unsigned int enable_reg;
189*4882a593Smuzhiyun u32 enable_mask;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun struct reg_sequence *config;
192*4882a593Smuzhiyun struct reg_sequence *settings;
193*4882a593Smuzhiyun int num_regs_per_fuse;
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun struct cpr_acc_desc {
197*4882a593Smuzhiyun const struct cpr_desc *cpr_desc;
198*4882a593Smuzhiyun const struct acc_desc *acc_desc;
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun struct fuse_corner {
202*4882a593Smuzhiyun int min_uV;
203*4882a593Smuzhiyun int max_uV;
204*4882a593Smuzhiyun int uV;
205*4882a593Smuzhiyun int quot;
206*4882a593Smuzhiyun int step_quot;
207*4882a593Smuzhiyun const struct reg_sequence *accs;
208*4882a593Smuzhiyun int num_accs;
209*4882a593Smuzhiyun unsigned long max_freq;
210*4882a593Smuzhiyun u8 ring_osc_idx;
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun struct corner {
214*4882a593Smuzhiyun int min_uV;
215*4882a593Smuzhiyun int max_uV;
216*4882a593Smuzhiyun int uV;
217*4882a593Smuzhiyun int last_uV;
218*4882a593Smuzhiyun int quot_adjust;
219*4882a593Smuzhiyun u32 save_ctl;
220*4882a593Smuzhiyun u32 save_irq;
221*4882a593Smuzhiyun unsigned long freq;
222*4882a593Smuzhiyun struct fuse_corner *fuse_corner;
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun struct cpr_drv {
226*4882a593Smuzhiyun unsigned int num_corners;
227*4882a593Smuzhiyun unsigned int ref_clk_khz;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun struct generic_pm_domain pd;
230*4882a593Smuzhiyun struct device *dev;
231*4882a593Smuzhiyun struct device *attached_cpu_dev;
232*4882a593Smuzhiyun struct mutex lock;
233*4882a593Smuzhiyun void __iomem *base;
234*4882a593Smuzhiyun struct corner *corner;
235*4882a593Smuzhiyun struct regulator *vdd_apc;
236*4882a593Smuzhiyun struct clk *cpu_clk;
237*4882a593Smuzhiyun struct regmap *tcsr;
238*4882a593Smuzhiyun bool loop_disabled;
239*4882a593Smuzhiyun u32 gcnt;
240*4882a593Smuzhiyun unsigned long flags;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun struct fuse_corner *fuse_corners;
243*4882a593Smuzhiyun struct corner *corners;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun const struct cpr_desc *desc;
246*4882a593Smuzhiyun const struct acc_desc *acc_desc;
247*4882a593Smuzhiyun const struct cpr_fuse *cpr_fuses;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun struct dentry *debugfs;
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
cpr_is_allowed(struct cpr_drv * drv)252*4882a593Smuzhiyun static bool cpr_is_allowed(struct cpr_drv *drv)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun return !drv->loop_disabled;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
cpr_write(struct cpr_drv * drv,u32 offset,u32 value)257*4882a593Smuzhiyun static void cpr_write(struct cpr_drv *drv, u32 offset, u32 value)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun writel_relaxed(value, drv->base + offset);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
cpr_read(struct cpr_drv * drv,u32 offset)262*4882a593Smuzhiyun static u32 cpr_read(struct cpr_drv *drv, u32 offset)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun return readl_relaxed(drv->base + offset);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static void
cpr_masked_write(struct cpr_drv * drv,u32 offset,u32 mask,u32 value)268*4882a593Smuzhiyun cpr_masked_write(struct cpr_drv *drv, u32 offset, u32 mask, u32 value)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun u32 val;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun val = readl_relaxed(drv->base + offset);
273*4882a593Smuzhiyun val &= ~mask;
274*4882a593Smuzhiyun val |= value & mask;
275*4882a593Smuzhiyun writel_relaxed(val, drv->base + offset);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
cpr_irq_clr(struct cpr_drv * drv)278*4882a593Smuzhiyun static void cpr_irq_clr(struct cpr_drv *drv)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_IRQ_CLEAR, CPR_INT_ALL);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
cpr_irq_clr_nack(struct cpr_drv * drv)283*4882a593Smuzhiyun static void cpr_irq_clr_nack(struct cpr_drv *drv)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun cpr_irq_clr(drv);
286*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_CONT_NACK_CMD, 1);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
cpr_irq_clr_ack(struct cpr_drv * drv)289*4882a593Smuzhiyun static void cpr_irq_clr_ack(struct cpr_drv *drv)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun cpr_irq_clr(drv);
292*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_CONT_ACK_CMD, 1);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
cpr_irq_set(struct cpr_drv * drv,u32 int_bits)295*4882a593Smuzhiyun static void cpr_irq_set(struct cpr_drv *drv, u32 int_bits)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_IRQ_EN(0), int_bits);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
cpr_ctl_modify(struct cpr_drv * drv,u32 mask,u32 value)300*4882a593Smuzhiyun static void cpr_ctl_modify(struct cpr_drv *drv, u32 mask, u32 value)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun cpr_masked_write(drv, REG_RBCPR_CTL, mask, value);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
cpr_ctl_enable(struct cpr_drv * drv,struct corner * corner)305*4882a593Smuzhiyun static void cpr_ctl_enable(struct cpr_drv *drv, struct corner *corner)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun u32 val, mask;
308*4882a593Smuzhiyun const struct cpr_desc *desc = drv->desc;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Program Consecutive Up & Down */
311*4882a593Smuzhiyun val = desc->timer_cons_down << RBIF_TIMER_ADJ_CONS_DOWN_SHIFT;
312*4882a593Smuzhiyun val |= desc->timer_cons_up << RBIF_TIMER_ADJ_CONS_UP_SHIFT;
313*4882a593Smuzhiyun mask = RBIF_TIMER_ADJ_CONS_UP_MASK | RBIF_TIMER_ADJ_CONS_DOWN_MASK;
314*4882a593Smuzhiyun cpr_masked_write(drv, REG_RBIF_TIMER_ADJUST, mask, val);
315*4882a593Smuzhiyun cpr_masked_write(drv, REG_RBCPR_CTL,
316*4882a593Smuzhiyun RBCPR_CTL_SW_AUTO_CONT_NACK_DN_EN |
317*4882a593Smuzhiyun RBCPR_CTL_SW_AUTO_CONT_ACK_EN,
318*4882a593Smuzhiyun corner->save_ctl);
319*4882a593Smuzhiyun cpr_irq_set(drv, corner->save_irq);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (cpr_is_allowed(drv) && corner->max_uV > corner->min_uV)
322*4882a593Smuzhiyun val = RBCPR_CTL_LOOP_EN;
323*4882a593Smuzhiyun else
324*4882a593Smuzhiyun val = 0;
325*4882a593Smuzhiyun cpr_ctl_modify(drv, RBCPR_CTL_LOOP_EN, val);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
cpr_ctl_disable(struct cpr_drv * drv)328*4882a593Smuzhiyun static void cpr_ctl_disable(struct cpr_drv *drv)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun cpr_irq_set(drv, 0);
331*4882a593Smuzhiyun cpr_ctl_modify(drv, RBCPR_CTL_SW_AUTO_CONT_NACK_DN_EN |
332*4882a593Smuzhiyun RBCPR_CTL_SW_AUTO_CONT_ACK_EN, 0);
333*4882a593Smuzhiyun cpr_masked_write(drv, REG_RBIF_TIMER_ADJUST,
334*4882a593Smuzhiyun RBIF_TIMER_ADJ_CONS_UP_MASK |
335*4882a593Smuzhiyun RBIF_TIMER_ADJ_CONS_DOWN_MASK, 0);
336*4882a593Smuzhiyun cpr_irq_clr(drv);
337*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_CONT_ACK_CMD, 1);
338*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_CONT_NACK_CMD, 1);
339*4882a593Smuzhiyun cpr_ctl_modify(drv, RBCPR_CTL_LOOP_EN, 0);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
cpr_ctl_is_enabled(struct cpr_drv * drv)342*4882a593Smuzhiyun static bool cpr_ctl_is_enabled(struct cpr_drv *drv)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun u32 reg_val;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun reg_val = cpr_read(drv, REG_RBCPR_CTL);
347*4882a593Smuzhiyun return reg_val & RBCPR_CTL_LOOP_EN;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
cpr_ctl_is_busy(struct cpr_drv * drv)350*4882a593Smuzhiyun static bool cpr_ctl_is_busy(struct cpr_drv *drv)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun u32 reg_val;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun reg_val = cpr_read(drv, REG_RBCPR_RESULT_0);
355*4882a593Smuzhiyun return reg_val & RBCPR_RESULT0_BUSY_MASK;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
cpr_corner_save(struct cpr_drv * drv,struct corner * corner)358*4882a593Smuzhiyun static void cpr_corner_save(struct cpr_drv *drv, struct corner *corner)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun corner->save_ctl = cpr_read(drv, REG_RBCPR_CTL);
361*4882a593Smuzhiyun corner->save_irq = cpr_read(drv, REG_RBIF_IRQ_EN(0));
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
cpr_corner_restore(struct cpr_drv * drv,struct corner * corner)364*4882a593Smuzhiyun static void cpr_corner_restore(struct cpr_drv *drv, struct corner *corner)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun u32 gcnt, ctl, irq, ro_sel, step_quot;
367*4882a593Smuzhiyun struct fuse_corner *fuse = corner->fuse_corner;
368*4882a593Smuzhiyun const struct cpr_desc *desc = drv->desc;
369*4882a593Smuzhiyun int i;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ro_sel = fuse->ring_osc_idx;
372*4882a593Smuzhiyun gcnt = drv->gcnt;
373*4882a593Smuzhiyun gcnt |= fuse->quot - corner->quot_adjust;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Program the step quotient and idle clocks */
376*4882a593Smuzhiyun step_quot = desc->idle_clocks << RBCPR_STEP_QUOT_IDLE_CLK_SHIFT;
377*4882a593Smuzhiyun step_quot |= fuse->step_quot & RBCPR_STEP_QUOT_STEPQUOT_MASK;
378*4882a593Smuzhiyun cpr_write(drv, REG_RBCPR_STEP_QUOT, step_quot);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Clear the target quotient value and gate count of all ROs */
381*4882a593Smuzhiyun for (i = 0; i < CPR_NUM_RING_OSC; i++)
382*4882a593Smuzhiyun cpr_write(drv, REG_RBCPR_GCNT_TARGET(i), 0);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun cpr_write(drv, REG_RBCPR_GCNT_TARGET(ro_sel), gcnt);
385*4882a593Smuzhiyun ctl = corner->save_ctl;
386*4882a593Smuzhiyun cpr_write(drv, REG_RBCPR_CTL, ctl);
387*4882a593Smuzhiyun irq = corner->save_irq;
388*4882a593Smuzhiyun cpr_irq_set(drv, irq);
389*4882a593Smuzhiyun dev_dbg(drv->dev, "gcnt = %#08x, ctl = %#08x, irq = %#08x\n", gcnt,
390*4882a593Smuzhiyun ctl, irq);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
cpr_set_acc(struct regmap * tcsr,struct fuse_corner * f,struct fuse_corner * end)393*4882a593Smuzhiyun static void cpr_set_acc(struct regmap *tcsr, struct fuse_corner *f,
394*4882a593Smuzhiyun struct fuse_corner *end)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun if (f == end)
397*4882a593Smuzhiyun return;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (f < end) {
400*4882a593Smuzhiyun for (f += 1; f <= end; f++)
401*4882a593Smuzhiyun regmap_multi_reg_write(tcsr, f->accs, f->num_accs);
402*4882a593Smuzhiyun } else {
403*4882a593Smuzhiyun for (f -= 1; f >= end; f--)
404*4882a593Smuzhiyun regmap_multi_reg_write(tcsr, f->accs, f->num_accs);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
cpr_pre_voltage(struct cpr_drv * drv,struct fuse_corner * fuse_corner,enum voltage_change_dir dir)408*4882a593Smuzhiyun static int cpr_pre_voltage(struct cpr_drv *drv,
409*4882a593Smuzhiyun struct fuse_corner *fuse_corner,
410*4882a593Smuzhiyun enum voltage_change_dir dir)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct fuse_corner *prev_fuse_corner = drv->corner->fuse_corner;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (drv->tcsr && dir == DOWN)
415*4882a593Smuzhiyun cpr_set_acc(drv->tcsr, prev_fuse_corner, fuse_corner);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
cpr_post_voltage(struct cpr_drv * drv,struct fuse_corner * fuse_corner,enum voltage_change_dir dir)420*4882a593Smuzhiyun static int cpr_post_voltage(struct cpr_drv *drv,
421*4882a593Smuzhiyun struct fuse_corner *fuse_corner,
422*4882a593Smuzhiyun enum voltage_change_dir dir)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct fuse_corner *prev_fuse_corner = drv->corner->fuse_corner;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (drv->tcsr && dir == UP)
427*4882a593Smuzhiyun cpr_set_acc(drv->tcsr, prev_fuse_corner, fuse_corner);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
cpr_scale_voltage(struct cpr_drv * drv,struct corner * corner,int new_uV,enum voltage_change_dir dir)432*4882a593Smuzhiyun static int cpr_scale_voltage(struct cpr_drv *drv, struct corner *corner,
433*4882a593Smuzhiyun int new_uV, enum voltage_change_dir dir)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun int ret;
436*4882a593Smuzhiyun struct fuse_corner *fuse_corner = corner->fuse_corner;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun ret = cpr_pre_voltage(drv, fuse_corner, dir);
439*4882a593Smuzhiyun if (ret)
440*4882a593Smuzhiyun return ret;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun ret = regulator_set_voltage(drv->vdd_apc, new_uV, new_uV);
443*4882a593Smuzhiyun if (ret) {
444*4882a593Smuzhiyun dev_err_ratelimited(drv->dev, "failed to set apc voltage %d\n",
445*4882a593Smuzhiyun new_uV);
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun ret = cpr_post_voltage(drv, fuse_corner, dir);
450*4882a593Smuzhiyun if (ret)
451*4882a593Smuzhiyun return ret;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun return 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
cpr_get_cur_perf_state(struct cpr_drv * drv)456*4882a593Smuzhiyun static unsigned int cpr_get_cur_perf_state(struct cpr_drv *drv)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun return drv->corner ? drv->corner - drv->corners + 1 : 0;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
cpr_scale(struct cpr_drv * drv,enum voltage_change_dir dir)461*4882a593Smuzhiyun static int cpr_scale(struct cpr_drv *drv, enum voltage_change_dir dir)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun u32 val, error_steps, reg_mask;
464*4882a593Smuzhiyun int last_uV, new_uV, step_uV, ret;
465*4882a593Smuzhiyun struct corner *corner;
466*4882a593Smuzhiyun const struct cpr_desc *desc = drv->desc;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (dir != UP && dir != DOWN)
469*4882a593Smuzhiyun return 0;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun step_uV = regulator_get_linear_step(drv->vdd_apc);
472*4882a593Smuzhiyun if (!step_uV)
473*4882a593Smuzhiyun return -EINVAL;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun corner = drv->corner;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun val = cpr_read(drv, REG_RBCPR_RESULT_0);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun error_steps = val >> RBCPR_RESULT0_ERROR_STEPS_SHIFT;
480*4882a593Smuzhiyun error_steps &= RBCPR_RESULT0_ERROR_STEPS_MASK;
481*4882a593Smuzhiyun last_uV = corner->last_uV;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (dir == UP) {
484*4882a593Smuzhiyun if (desc->clamp_timer_interval &&
485*4882a593Smuzhiyun error_steps < desc->up_threshold) {
486*4882a593Smuzhiyun /*
487*4882a593Smuzhiyun * Handle the case where another measurement started
488*4882a593Smuzhiyun * after the interrupt was triggered due to a core
489*4882a593Smuzhiyun * exiting from power collapse.
490*4882a593Smuzhiyun */
491*4882a593Smuzhiyun error_steps = max(desc->up_threshold,
492*4882a593Smuzhiyun desc->vdd_apc_step_up_limit);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (last_uV >= corner->max_uV) {
496*4882a593Smuzhiyun cpr_irq_clr_nack(drv);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Maximize the UP threshold */
499*4882a593Smuzhiyun reg_mask = RBCPR_CTL_UP_THRESHOLD_MASK;
500*4882a593Smuzhiyun reg_mask <<= RBCPR_CTL_UP_THRESHOLD_SHIFT;
501*4882a593Smuzhiyun val = reg_mask;
502*4882a593Smuzhiyun cpr_ctl_modify(drv, reg_mask, val);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* Disable UP interrupt */
505*4882a593Smuzhiyun cpr_irq_set(drv, CPR_INT_DEFAULT & ~CPR_INT_UP);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (error_steps > desc->vdd_apc_step_up_limit)
511*4882a593Smuzhiyun error_steps = desc->vdd_apc_step_up_limit;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Calculate new voltage */
514*4882a593Smuzhiyun new_uV = last_uV + error_steps * step_uV;
515*4882a593Smuzhiyun new_uV = min(new_uV, corner->max_uV);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun dev_dbg(drv->dev,
518*4882a593Smuzhiyun "UP: -> new_uV: %d last_uV: %d perf state: %u\n",
519*4882a593Smuzhiyun new_uV, last_uV, cpr_get_cur_perf_state(drv));
520*4882a593Smuzhiyun } else {
521*4882a593Smuzhiyun if (desc->clamp_timer_interval &&
522*4882a593Smuzhiyun error_steps < desc->down_threshold) {
523*4882a593Smuzhiyun /*
524*4882a593Smuzhiyun * Handle the case where another measurement started
525*4882a593Smuzhiyun * after the interrupt was triggered due to a core
526*4882a593Smuzhiyun * exiting from power collapse.
527*4882a593Smuzhiyun */
528*4882a593Smuzhiyun error_steps = max(desc->down_threshold,
529*4882a593Smuzhiyun desc->vdd_apc_step_down_limit);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun if (last_uV <= corner->min_uV) {
533*4882a593Smuzhiyun cpr_irq_clr_nack(drv);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* Enable auto nack down */
536*4882a593Smuzhiyun reg_mask = RBCPR_CTL_SW_AUTO_CONT_NACK_DN_EN;
537*4882a593Smuzhiyun val = RBCPR_CTL_SW_AUTO_CONT_NACK_DN_EN;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun cpr_ctl_modify(drv, reg_mask, val);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* Disable DOWN interrupt */
542*4882a593Smuzhiyun cpr_irq_set(drv, CPR_INT_DEFAULT & ~CPR_INT_DOWN);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun return 0;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (error_steps > desc->vdd_apc_step_down_limit)
548*4882a593Smuzhiyun error_steps = desc->vdd_apc_step_down_limit;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* Calculate new voltage */
551*4882a593Smuzhiyun new_uV = last_uV - error_steps * step_uV;
552*4882a593Smuzhiyun new_uV = max(new_uV, corner->min_uV);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun dev_dbg(drv->dev,
555*4882a593Smuzhiyun "DOWN: -> new_uV: %d last_uV: %d perf state: %u\n",
556*4882a593Smuzhiyun new_uV, last_uV, cpr_get_cur_perf_state(drv));
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun ret = cpr_scale_voltage(drv, corner, new_uV, dir);
560*4882a593Smuzhiyun if (ret) {
561*4882a593Smuzhiyun cpr_irq_clr_nack(drv);
562*4882a593Smuzhiyun return ret;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun drv->corner->last_uV = new_uV;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if (dir == UP) {
567*4882a593Smuzhiyun /* Disable auto nack down */
568*4882a593Smuzhiyun reg_mask = RBCPR_CTL_SW_AUTO_CONT_NACK_DN_EN;
569*4882a593Smuzhiyun val = 0;
570*4882a593Smuzhiyun } else {
571*4882a593Smuzhiyun /* Restore default threshold for UP */
572*4882a593Smuzhiyun reg_mask = RBCPR_CTL_UP_THRESHOLD_MASK;
573*4882a593Smuzhiyun reg_mask <<= RBCPR_CTL_UP_THRESHOLD_SHIFT;
574*4882a593Smuzhiyun val = desc->up_threshold;
575*4882a593Smuzhiyun val <<= RBCPR_CTL_UP_THRESHOLD_SHIFT;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun cpr_ctl_modify(drv, reg_mask, val);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* Re-enable default interrupts */
581*4882a593Smuzhiyun cpr_irq_set(drv, CPR_INT_DEFAULT);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* Ack */
584*4882a593Smuzhiyun cpr_irq_clr_ack(drv);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
cpr_irq_handler(int irq,void * dev)589*4882a593Smuzhiyun static irqreturn_t cpr_irq_handler(int irq, void *dev)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct cpr_drv *drv = dev;
592*4882a593Smuzhiyun const struct cpr_desc *desc = drv->desc;
593*4882a593Smuzhiyun irqreturn_t ret = IRQ_HANDLED;
594*4882a593Smuzhiyun u32 val;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun mutex_lock(&drv->lock);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun val = cpr_read(drv, REG_RBIF_IRQ_STATUS);
599*4882a593Smuzhiyun if (drv->flags & FLAGS_IGNORE_1ST_IRQ_STATUS)
600*4882a593Smuzhiyun val = cpr_read(drv, REG_RBIF_IRQ_STATUS);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun dev_dbg(drv->dev, "IRQ_STATUS = %#02x\n", val);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (!cpr_ctl_is_enabled(drv)) {
605*4882a593Smuzhiyun dev_dbg(drv->dev, "CPR is disabled\n");
606*4882a593Smuzhiyun ret = IRQ_NONE;
607*4882a593Smuzhiyun } else if (cpr_ctl_is_busy(drv) && !desc->clamp_timer_interval) {
608*4882a593Smuzhiyun dev_dbg(drv->dev, "CPR measurement is not ready\n");
609*4882a593Smuzhiyun } else if (!cpr_is_allowed(drv)) {
610*4882a593Smuzhiyun val = cpr_read(drv, REG_RBCPR_CTL);
611*4882a593Smuzhiyun dev_err_ratelimited(drv->dev,
612*4882a593Smuzhiyun "Interrupt broken? RBCPR_CTL = %#02x\n",
613*4882a593Smuzhiyun val);
614*4882a593Smuzhiyun ret = IRQ_NONE;
615*4882a593Smuzhiyun } else {
616*4882a593Smuzhiyun /*
617*4882a593Smuzhiyun * Following sequence of handling is as per each IRQ's
618*4882a593Smuzhiyun * priority
619*4882a593Smuzhiyun */
620*4882a593Smuzhiyun if (val & CPR_INT_UP) {
621*4882a593Smuzhiyun cpr_scale(drv, UP);
622*4882a593Smuzhiyun } else if (val & CPR_INT_DOWN) {
623*4882a593Smuzhiyun cpr_scale(drv, DOWN);
624*4882a593Smuzhiyun } else if (val & CPR_INT_MIN) {
625*4882a593Smuzhiyun cpr_irq_clr_nack(drv);
626*4882a593Smuzhiyun } else if (val & CPR_INT_MAX) {
627*4882a593Smuzhiyun cpr_irq_clr_nack(drv);
628*4882a593Smuzhiyun } else if (val & CPR_INT_MID) {
629*4882a593Smuzhiyun /* RBCPR_CTL_SW_AUTO_CONT_ACK_EN is enabled */
630*4882a593Smuzhiyun dev_dbg(drv->dev, "IRQ occurred for Mid Flag\n");
631*4882a593Smuzhiyun } else {
632*4882a593Smuzhiyun dev_dbg(drv->dev,
633*4882a593Smuzhiyun "IRQ occurred for unknown flag (%#08x)\n", val);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* Save register values for the corner */
637*4882a593Smuzhiyun cpr_corner_save(drv, drv->corner);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun mutex_unlock(&drv->lock);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun return ret;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
cpr_enable(struct cpr_drv * drv)645*4882a593Smuzhiyun static int cpr_enable(struct cpr_drv *drv)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun int ret;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun ret = regulator_enable(drv->vdd_apc);
650*4882a593Smuzhiyun if (ret)
651*4882a593Smuzhiyun return ret;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun mutex_lock(&drv->lock);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if (cpr_is_allowed(drv) && drv->corner) {
656*4882a593Smuzhiyun cpr_irq_clr(drv);
657*4882a593Smuzhiyun cpr_corner_restore(drv, drv->corner);
658*4882a593Smuzhiyun cpr_ctl_enable(drv, drv->corner);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun mutex_unlock(&drv->lock);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun return 0;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
cpr_disable(struct cpr_drv * drv)666*4882a593Smuzhiyun static int cpr_disable(struct cpr_drv *drv)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun mutex_lock(&drv->lock);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (cpr_is_allowed(drv)) {
671*4882a593Smuzhiyun cpr_ctl_disable(drv);
672*4882a593Smuzhiyun cpr_irq_clr(drv);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun mutex_unlock(&drv->lock);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun return regulator_disable(drv->vdd_apc);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
cpr_config(struct cpr_drv * drv)680*4882a593Smuzhiyun static int cpr_config(struct cpr_drv *drv)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun int i;
683*4882a593Smuzhiyun u32 val, gcnt;
684*4882a593Smuzhiyun struct corner *corner;
685*4882a593Smuzhiyun const struct cpr_desc *desc = drv->desc;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /* Disable interrupt and CPR */
688*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_IRQ_EN(0), 0);
689*4882a593Smuzhiyun cpr_write(drv, REG_RBCPR_CTL, 0);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* Program the default HW ceiling, floor and vlevel */
692*4882a593Smuzhiyun val = (RBIF_LIMIT_CEILING_DEFAULT & RBIF_LIMIT_CEILING_MASK)
693*4882a593Smuzhiyun << RBIF_LIMIT_CEILING_SHIFT;
694*4882a593Smuzhiyun val |= RBIF_LIMIT_FLOOR_DEFAULT & RBIF_LIMIT_FLOOR_MASK;
695*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_LIMIT, val);
696*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_SW_VLEVEL, RBIF_SW_VLEVEL_DEFAULT);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /*
699*4882a593Smuzhiyun * Clear the target quotient value and gate count of all
700*4882a593Smuzhiyun * ring oscillators
701*4882a593Smuzhiyun */
702*4882a593Smuzhiyun for (i = 0; i < CPR_NUM_RING_OSC; i++)
703*4882a593Smuzhiyun cpr_write(drv, REG_RBCPR_GCNT_TARGET(i), 0);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* Init and save gcnt */
706*4882a593Smuzhiyun gcnt = (drv->ref_clk_khz * desc->gcnt_us) / 1000;
707*4882a593Smuzhiyun gcnt = gcnt & RBCPR_GCNT_TARGET_GCNT_MASK;
708*4882a593Smuzhiyun gcnt <<= RBCPR_GCNT_TARGET_GCNT_SHIFT;
709*4882a593Smuzhiyun drv->gcnt = gcnt;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Program the delay count for the timer */
712*4882a593Smuzhiyun val = (drv->ref_clk_khz * desc->timer_delay_us) / 1000;
713*4882a593Smuzhiyun cpr_write(drv, REG_RBCPR_TIMER_INTERVAL, val);
714*4882a593Smuzhiyun dev_dbg(drv->dev, "Timer count: %#0x (for %d us)\n", val,
715*4882a593Smuzhiyun desc->timer_delay_us);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Program Consecutive Up & Down */
718*4882a593Smuzhiyun val = desc->timer_cons_down << RBIF_TIMER_ADJ_CONS_DOWN_SHIFT;
719*4882a593Smuzhiyun val |= desc->timer_cons_up << RBIF_TIMER_ADJ_CONS_UP_SHIFT;
720*4882a593Smuzhiyun val |= desc->clamp_timer_interval << RBIF_TIMER_ADJ_CLAMP_INT_SHIFT;
721*4882a593Smuzhiyun cpr_write(drv, REG_RBIF_TIMER_ADJUST, val);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* Program the control register */
724*4882a593Smuzhiyun val = desc->up_threshold << RBCPR_CTL_UP_THRESHOLD_SHIFT;
725*4882a593Smuzhiyun val |= desc->down_threshold << RBCPR_CTL_DN_THRESHOLD_SHIFT;
726*4882a593Smuzhiyun val |= RBCPR_CTL_TIMER_EN | RBCPR_CTL_COUNT_MODE;
727*4882a593Smuzhiyun val |= RBCPR_CTL_SW_AUTO_CONT_ACK_EN;
728*4882a593Smuzhiyun cpr_write(drv, REG_RBCPR_CTL, val);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun for (i = 0; i < drv->num_corners; i++) {
731*4882a593Smuzhiyun corner = &drv->corners[i];
732*4882a593Smuzhiyun corner->save_ctl = val;
733*4882a593Smuzhiyun corner->save_irq = CPR_INT_DEFAULT;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun cpr_irq_set(drv, CPR_INT_DEFAULT);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun val = cpr_read(drv, REG_RBCPR_VERSION);
739*4882a593Smuzhiyun if (val <= RBCPR_VER_2)
740*4882a593Smuzhiyun drv->flags |= FLAGS_IGNORE_1ST_IRQ_STATUS;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun return 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
cpr_set_performance_state(struct generic_pm_domain * domain,unsigned int state)745*4882a593Smuzhiyun static int cpr_set_performance_state(struct generic_pm_domain *domain,
746*4882a593Smuzhiyun unsigned int state)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun struct cpr_drv *drv = container_of(domain, struct cpr_drv, pd);
749*4882a593Smuzhiyun struct corner *corner, *end;
750*4882a593Smuzhiyun enum voltage_change_dir dir;
751*4882a593Smuzhiyun int ret = 0, new_uV;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun mutex_lock(&drv->lock);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun dev_dbg(drv->dev, "%s: setting perf state: %u (prev state: %u)\n",
756*4882a593Smuzhiyun __func__, state, cpr_get_cur_perf_state(drv));
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /*
759*4882a593Smuzhiyun * Determine new corner we're going to.
760*4882a593Smuzhiyun * Remove one since lowest performance state is 1.
761*4882a593Smuzhiyun */
762*4882a593Smuzhiyun corner = drv->corners + state - 1;
763*4882a593Smuzhiyun end = &drv->corners[drv->num_corners - 1];
764*4882a593Smuzhiyun if (corner > end || corner < drv->corners) {
765*4882a593Smuzhiyun ret = -EINVAL;
766*4882a593Smuzhiyun goto unlock;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* Determine direction */
770*4882a593Smuzhiyun if (drv->corner > corner)
771*4882a593Smuzhiyun dir = DOWN;
772*4882a593Smuzhiyun else if (drv->corner < corner)
773*4882a593Smuzhiyun dir = UP;
774*4882a593Smuzhiyun else
775*4882a593Smuzhiyun dir = NO_CHANGE;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (cpr_is_allowed(drv))
778*4882a593Smuzhiyun new_uV = corner->last_uV;
779*4882a593Smuzhiyun else
780*4882a593Smuzhiyun new_uV = corner->uV;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (cpr_is_allowed(drv))
783*4882a593Smuzhiyun cpr_ctl_disable(drv);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun ret = cpr_scale_voltage(drv, corner, new_uV, dir);
786*4882a593Smuzhiyun if (ret)
787*4882a593Smuzhiyun goto unlock;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (cpr_is_allowed(drv)) {
790*4882a593Smuzhiyun cpr_irq_clr(drv);
791*4882a593Smuzhiyun if (drv->corner != corner)
792*4882a593Smuzhiyun cpr_corner_restore(drv, corner);
793*4882a593Smuzhiyun cpr_ctl_enable(drv, corner);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun drv->corner = corner;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun unlock:
799*4882a593Smuzhiyun mutex_unlock(&drv->lock);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun return ret;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
cpr_read_efuse(struct device * dev,const char * cname,u32 * data)804*4882a593Smuzhiyun static int cpr_read_efuse(struct device *dev, const char *cname, u32 *data)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun struct nvmem_cell *cell;
807*4882a593Smuzhiyun ssize_t len;
808*4882a593Smuzhiyun char *ret;
809*4882a593Smuzhiyun int i;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun *data = 0;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun cell = nvmem_cell_get(dev, cname);
814*4882a593Smuzhiyun if (IS_ERR(cell)) {
815*4882a593Smuzhiyun if (PTR_ERR(cell) != -EPROBE_DEFER)
816*4882a593Smuzhiyun dev_err(dev, "undefined cell %s\n", cname);
817*4882a593Smuzhiyun return PTR_ERR(cell);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun ret = nvmem_cell_read(cell, &len);
821*4882a593Smuzhiyun nvmem_cell_put(cell);
822*4882a593Smuzhiyun if (IS_ERR(ret)) {
823*4882a593Smuzhiyun dev_err(dev, "can't read cell %s\n", cname);
824*4882a593Smuzhiyun return PTR_ERR(ret);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun for (i = 0; i < len; i++)
828*4882a593Smuzhiyun *data |= ret[i] << (8 * i);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun kfree(ret);
831*4882a593Smuzhiyun dev_dbg(dev, "efuse read(%s) = %x, bytes %zd\n", cname, *data, len);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun return 0;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun static int
cpr_populate_ring_osc_idx(struct cpr_drv * drv)837*4882a593Smuzhiyun cpr_populate_ring_osc_idx(struct cpr_drv *drv)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct fuse_corner *fuse = drv->fuse_corners;
840*4882a593Smuzhiyun struct fuse_corner *end = fuse + drv->desc->num_fuse_corners;
841*4882a593Smuzhiyun const struct cpr_fuse *fuses = drv->cpr_fuses;
842*4882a593Smuzhiyun u32 data;
843*4882a593Smuzhiyun int ret;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun for (; fuse < end; fuse++, fuses++) {
846*4882a593Smuzhiyun ret = cpr_read_efuse(drv->dev, fuses->ring_osc,
847*4882a593Smuzhiyun &data);
848*4882a593Smuzhiyun if (ret)
849*4882a593Smuzhiyun return ret;
850*4882a593Smuzhiyun fuse->ring_osc_idx = data;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
cpr_read_fuse_uV(const struct cpr_desc * desc,const struct fuse_corner_data * fdata,const char * init_v_efuse,int step_volt,struct cpr_drv * drv)856*4882a593Smuzhiyun static int cpr_read_fuse_uV(const struct cpr_desc *desc,
857*4882a593Smuzhiyun const struct fuse_corner_data *fdata,
858*4882a593Smuzhiyun const char *init_v_efuse,
859*4882a593Smuzhiyun int step_volt,
860*4882a593Smuzhiyun struct cpr_drv *drv)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun int step_size_uV, steps, uV;
863*4882a593Smuzhiyun u32 bits = 0;
864*4882a593Smuzhiyun int ret;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun ret = cpr_read_efuse(drv->dev, init_v_efuse, &bits);
867*4882a593Smuzhiyun if (ret)
868*4882a593Smuzhiyun return ret;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun steps = bits & ~BIT(desc->cpr_fuses.init_voltage_width - 1);
871*4882a593Smuzhiyun /* Not two's complement.. instead highest bit is sign bit */
872*4882a593Smuzhiyun if (bits & BIT(desc->cpr_fuses.init_voltage_width - 1))
873*4882a593Smuzhiyun steps = -steps;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun step_size_uV = desc->cpr_fuses.init_voltage_step;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun uV = fdata->ref_uV + steps * step_size_uV;
878*4882a593Smuzhiyun return DIV_ROUND_UP(uV, step_volt) * step_volt;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
cpr_fuse_corner_init(struct cpr_drv * drv)881*4882a593Smuzhiyun static int cpr_fuse_corner_init(struct cpr_drv *drv)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun const struct cpr_desc *desc = drv->desc;
884*4882a593Smuzhiyun const struct cpr_fuse *fuses = drv->cpr_fuses;
885*4882a593Smuzhiyun const struct acc_desc *acc_desc = drv->acc_desc;
886*4882a593Smuzhiyun int i;
887*4882a593Smuzhiyun unsigned int step_volt;
888*4882a593Smuzhiyun struct fuse_corner_data *fdata;
889*4882a593Smuzhiyun struct fuse_corner *fuse, *end;
890*4882a593Smuzhiyun int uV;
891*4882a593Smuzhiyun const struct reg_sequence *accs;
892*4882a593Smuzhiyun int ret;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun accs = acc_desc->settings;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun step_volt = regulator_get_linear_step(drv->vdd_apc);
897*4882a593Smuzhiyun if (!step_volt)
898*4882a593Smuzhiyun return -EINVAL;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /* Populate fuse_corner members */
901*4882a593Smuzhiyun fuse = drv->fuse_corners;
902*4882a593Smuzhiyun end = &fuse[desc->num_fuse_corners - 1];
903*4882a593Smuzhiyun fdata = desc->cpr_fuses.fuse_corner_data;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun for (i = 0; fuse <= end; fuse++, fuses++, i++, fdata++) {
906*4882a593Smuzhiyun /*
907*4882a593Smuzhiyun * Update SoC voltages: platforms might choose a different
908*4882a593Smuzhiyun * regulators than the one used to characterize the algorithms
909*4882a593Smuzhiyun * (ie, init_voltage_step).
910*4882a593Smuzhiyun */
911*4882a593Smuzhiyun fdata->min_uV = roundup(fdata->min_uV, step_volt);
912*4882a593Smuzhiyun fdata->max_uV = roundup(fdata->max_uV, step_volt);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* Populate uV */
915*4882a593Smuzhiyun uV = cpr_read_fuse_uV(desc, fdata, fuses->init_voltage,
916*4882a593Smuzhiyun step_volt, drv);
917*4882a593Smuzhiyun if (uV < 0)
918*4882a593Smuzhiyun return uV;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun fuse->min_uV = fdata->min_uV;
921*4882a593Smuzhiyun fuse->max_uV = fdata->max_uV;
922*4882a593Smuzhiyun fuse->uV = clamp(uV, fuse->min_uV, fuse->max_uV);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (fuse == end) {
925*4882a593Smuzhiyun /*
926*4882a593Smuzhiyun * Allow the highest fuse corner's PVS voltage to
927*4882a593Smuzhiyun * define the ceiling voltage for that corner in order
928*4882a593Smuzhiyun * to support SoC's in which variable ceiling values
929*4882a593Smuzhiyun * are required.
930*4882a593Smuzhiyun */
931*4882a593Smuzhiyun end->max_uV = max(end->max_uV, end->uV);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* Populate target quotient by scaling */
935*4882a593Smuzhiyun ret = cpr_read_efuse(drv->dev, fuses->quotient, &fuse->quot);
936*4882a593Smuzhiyun if (ret)
937*4882a593Smuzhiyun return ret;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun fuse->quot *= fdata->quot_scale;
940*4882a593Smuzhiyun fuse->quot += fdata->quot_offset;
941*4882a593Smuzhiyun fuse->quot += fdata->quot_adjust;
942*4882a593Smuzhiyun fuse->step_quot = desc->step_quot[fuse->ring_osc_idx];
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Populate acc settings */
945*4882a593Smuzhiyun fuse->accs = accs;
946*4882a593Smuzhiyun fuse->num_accs = acc_desc->num_regs_per_fuse;
947*4882a593Smuzhiyun accs += acc_desc->num_regs_per_fuse;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun * Restrict all fuse corner PVS voltages based upon per corner
952*4882a593Smuzhiyun * ceiling and floor voltages.
953*4882a593Smuzhiyun */
954*4882a593Smuzhiyun for (fuse = drv->fuse_corners, i = 0; fuse <= end; fuse++, i++) {
955*4882a593Smuzhiyun if (fuse->uV > fuse->max_uV)
956*4882a593Smuzhiyun fuse->uV = fuse->max_uV;
957*4882a593Smuzhiyun else if (fuse->uV < fuse->min_uV)
958*4882a593Smuzhiyun fuse->uV = fuse->min_uV;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun ret = regulator_is_supported_voltage(drv->vdd_apc,
961*4882a593Smuzhiyun fuse->min_uV,
962*4882a593Smuzhiyun fuse->min_uV);
963*4882a593Smuzhiyun if (!ret) {
964*4882a593Smuzhiyun dev_err(drv->dev,
965*4882a593Smuzhiyun "min uV: %d (fuse corner: %d) not supported by regulator\n",
966*4882a593Smuzhiyun fuse->min_uV, i);
967*4882a593Smuzhiyun return -EINVAL;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun ret = regulator_is_supported_voltage(drv->vdd_apc,
971*4882a593Smuzhiyun fuse->max_uV,
972*4882a593Smuzhiyun fuse->max_uV);
973*4882a593Smuzhiyun if (!ret) {
974*4882a593Smuzhiyun dev_err(drv->dev,
975*4882a593Smuzhiyun "max uV: %d (fuse corner: %d) not supported by regulator\n",
976*4882a593Smuzhiyun fuse->max_uV, i);
977*4882a593Smuzhiyun return -EINVAL;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun dev_dbg(drv->dev,
981*4882a593Smuzhiyun "fuse corner %d: [%d %d %d] RO%hhu quot %d squot %d\n",
982*4882a593Smuzhiyun i, fuse->min_uV, fuse->uV, fuse->max_uV,
983*4882a593Smuzhiyun fuse->ring_osc_idx, fuse->quot, fuse->step_quot);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun return 0;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
cpr_calculate_scaling(const char * quot_offset,struct cpr_drv * drv,const struct fuse_corner_data * fdata,const struct corner * corner)989*4882a593Smuzhiyun static int cpr_calculate_scaling(const char *quot_offset,
990*4882a593Smuzhiyun struct cpr_drv *drv,
991*4882a593Smuzhiyun const struct fuse_corner_data *fdata,
992*4882a593Smuzhiyun const struct corner *corner)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun u32 quot_diff = 0;
995*4882a593Smuzhiyun unsigned long freq_diff;
996*4882a593Smuzhiyun int scaling;
997*4882a593Smuzhiyun const struct fuse_corner *fuse, *prev_fuse;
998*4882a593Smuzhiyun int ret;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun fuse = corner->fuse_corner;
1001*4882a593Smuzhiyun prev_fuse = fuse - 1;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if (quot_offset) {
1004*4882a593Smuzhiyun ret = cpr_read_efuse(drv->dev, quot_offset, "_diff);
1005*4882a593Smuzhiyun if (ret)
1006*4882a593Smuzhiyun return ret;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun quot_diff *= fdata->quot_offset_scale;
1009*4882a593Smuzhiyun quot_diff += fdata->quot_offset_adjust;
1010*4882a593Smuzhiyun } else {
1011*4882a593Smuzhiyun quot_diff = fuse->quot - prev_fuse->quot;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun freq_diff = fuse->max_freq - prev_fuse->max_freq;
1015*4882a593Smuzhiyun freq_diff /= 1000000; /* Convert to MHz */
1016*4882a593Smuzhiyun scaling = 1000 * quot_diff / freq_diff;
1017*4882a593Smuzhiyun return min(scaling, fdata->max_quot_scale);
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
cpr_interpolate(const struct corner * corner,int step_volt,const struct fuse_corner_data * fdata)1020*4882a593Smuzhiyun static int cpr_interpolate(const struct corner *corner, int step_volt,
1021*4882a593Smuzhiyun const struct fuse_corner_data *fdata)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun unsigned long f_high, f_low, f_diff;
1024*4882a593Smuzhiyun int uV_high, uV_low, uV;
1025*4882a593Smuzhiyun u64 temp, temp_limit;
1026*4882a593Smuzhiyun const struct fuse_corner *fuse, *prev_fuse;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun fuse = corner->fuse_corner;
1029*4882a593Smuzhiyun prev_fuse = fuse - 1;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun f_high = fuse->max_freq;
1032*4882a593Smuzhiyun f_low = prev_fuse->max_freq;
1033*4882a593Smuzhiyun uV_high = fuse->uV;
1034*4882a593Smuzhiyun uV_low = prev_fuse->uV;
1035*4882a593Smuzhiyun f_diff = fuse->max_freq - corner->freq;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /*
1038*4882a593Smuzhiyun * Don't interpolate in the wrong direction. This could happen
1039*4882a593Smuzhiyun * if the adjusted fuse voltage overlaps with the previous fuse's
1040*4882a593Smuzhiyun * adjusted voltage.
1041*4882a593Smuzhiyun */
1042*4882a593Smuzhiyun if (f_high <= f_low || uV_high <= uV_low || f_high <= corner->freq)
1043*4882a593Smuzhiyun return corner->uV;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun temp = f_diff * (uV_high - uV_low);
1046*4882a593Smuzhiyun temp = div64_ul(temp, f_high - f_low);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /*
1049*4882a593Smuzhiyun * max_volt_scale has units of uV/MHz while freq values
1050*4882a593Smuzhiyun * have units of Hz. Divide by 1000000 to convert to.
1051*4882a593Smuzhiyun */
1052*4882a593Smuzhiyun temp_limit = f_diff * fdata->max_volt_scale;
1053*4882a593Smuzhiyun do_div(temp_limit, 1000000);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun uV = uV_high - min(temp, temp_limit);
1056*4882a593Smuzhiyun return roundup(uV, step_volt);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
cpr_get_fuse_corner(struct dev_pm_opp * opp)1059*4882a593Smuzhiyun static unsigned int cpr_get_fuse_corner(struct dev_pm_opp *opp)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun struct device_node *np;
1062*4882a593Smuzhiyun unsigned int fuse_corner = 0;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun np = dev_pm_opp_get_of_node(opp);
1065*4882a593Smuzhiyun if (of_property_read_u32(np, "qcom,opp-fuse-level", &fuse_corner))
1066*4882a593Smuzhiyun pr_err("%s: missing 'qcom,opp-fuse-level' property\n",
1067*4882a593Smuzhiyun __func__);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun of_node_put(np);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun return fuse_corner;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
cpr_get_opp_hz_for_req(struct dev_pm_opp * ref,struct device * cpu_dev)1074*4882a593Smuzhiyun static unsigned long cpr_get_opp_hz_for_req(struct dev_pm_opp *ref,
1075*4882a593Smuzhiyun struct device *cpu_dev)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun u64 rate = 0;
1078*4882a593Smuzhiyun struct device_node *ref_np;
1079*4882a593Smuzhiyun struct device_node *desc_np;
1080*4882a593Smuzhiyun struct device_node *child_np = NULL;
1081*4882a593Smuzhiyun struct device_node *child_req_np = NULL;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun desc_np = dev_pm_opp_of_get_opp_desc_node(cpu_dev);
1084*4882a593Smuzhiyun if (!desc_np)
1085*4882a593Smuzhiyun return 0;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun ref_np = dev_pm_opp_get_of_node(ref);
1088*4882a593Smuzhiyun if (!ref_np)
1089*4882a593Smuzhiyun goto out_ref;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun do {
1092*4882a593Smuzhiyun of_node_put(child_req_np);
1093*4882a593Smuzhiyun child_np = of_get_next_available_child(desc_np, child_np);
1094*4882a593Smuzhiyun child_req_np = of_parse_phandle(child_np, "required-opps", 0);
1095*4882a593Smuzhiyun } while (child_np && child_req_np != ref_np);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (child_np && child_req_np == ref_np)
1098*4882a593Smuzhiyun of_property_read_u64(child_np, "opp-hz", &rate);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun of_node_put(child_req_np);
1101*4882a593Smuzhiyun of_node_put(child_np);
1102*4882a593Smuzhiyun of_node_put(ref_np);
1103*4882a593Smuzhiyun out_ref:
1104*4882a593Smuzhiyun of_node_put(desc_np);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun return (unsigned long) rate;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
cpr_corner_init(struct cpr_drv * drv)1109*4882a593Smuzhiyun static int cpr_corner_init(struct cpr_drv *drv)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun const struct cpr_desc *desc = drv->desc;
1112*4882a593Smuzhiyun const struct cpr_fuse *fuses = drv->cpr_fuses;
1113*4882a593Smuzhiyun int i, level, scaling = 0;
1114*4882a593Smuzhiyun unsigned int fnum, fc;
1115*4882a593Smuzhiyun const char *quot_offset;
1116*4882a593Smuzhiyun struct fuse_corner *fuse, *prev_fuse;
1117*4882a593Smuzhiyun struct corner *corner, *end;
1118*4882a593Smuzhiyun struct corner_data *cdata;
1119*4882a593Smuzhiyun const struct fuse_corner_data *fdata;
1120*4882a593Smuzhiyun bool apply_scaling;
1121*4882a593Smuzhiyun unsigned long freq_diff, freq_diff_mhz;
1122*4882a593Smuzhiyun unsigned long freq;
1123*4882a593Smuzhiyun int step_volt = regulator_get_linear_step(drv->vdd_apc);
1124*4882a593Smuzhiyun struct dev_pm_opp *opp;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (!step_volt)
1127*4882a593Smuzhiyun return -EINVAL;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun corner = drv->corners;
1130*4882a593Smuzhiyun end = &corner[drv->num_corners - 1];
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun cdata = devm_kcalloc(drv->dev, drv->num_corners,
1133*4882a593Smuzhiyun sizeof(struct corner_data),
1134*4882a593Smuzhiyun GFP_KERNEL);
1135*4882a593Smuzhiyun if (!cdata)
1136*4882a593Smuzhiyun return -ENOMEM;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /*
1139*4882a593Smuzhiyun * Store maximum frequency for each fuse corner based on the frequency
1140*4882a593Smuzhiyun * plan
1141*4882a593Smuzhiyun */
1142*4882a593Smuzhiyun for (level = 1; level <= drv->num_corners; level++) {
1143*4882a593Smuzhiyun opp = dev_pm_opp_find_level_exact(&drv->pd.dev, level);
1144*4882a593Smuzhiyun if (IS_ERR(opp))
1145*4882a593Smuzhiyun return -EINVAL;
1146*4882a593Smuzhiyun fc = cpr_get_fuse_corner(opp);
1147*4882a593Smuzhiyun if (!fc) {
1148*4882a593Smuzhiyun dev_pm_opp_put(opp);
1149*4882a593Smuzhiyun return -EINVAL;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun fnum = fc - 1;
1152*4882a593Smuzhiyun freq = cpr_get_opp_hz_for_req(opp, drv->attached_cpu_dev);
1153*4882a593Smuzhiyun if (!freq) {
1154*4882a593Smuzhiyun dev_pm_opp_put(opp);
1155*4882a593Smuzhiyun return -EINVAL;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun cdata[level - 1].fuse_corner = fnum;
1158*4882a593Smuzhiyun cdata[level - 1].freq = freq;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun fuse = &drv->fuse_corners[fnum];
1161*4882a593Smuzhiyun dev_dbg(drv->dev, "freq: %lu level: %u fuse level: %u\n",
1162*4882a593Smuzhiyun freq, dev_pm_opp_get_level(opp) - 1, fnum);
1163*4882a593Smuzhiyun if (freq > fuse->max_freq)
1164*4882a593Smuzhiyun fuse->max_freq = freq;
1165*4882a593Smuzhiyun dev_pm_opp_put(opp);
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /*
1169*4882a593Smuzhiyun * Get the quotient adjustment scaling factor, according to:
1170*4882a593Smuzhiyun *
1171*4882a593Smuzhiyun * scaling = min(1000 * (QUOT(corner_N) - QUOT(corner_N-1))
1172*4882a593Smuzhiyun * / (freq(corner_N) - freq(corner_N-1)), max_factor)
1173*4882a593Smuzhiyun *
1174*4882a593Smuzhiyun * QUOT(corner_N): quotient read from fuse for fuse corner N
1175*4882a593Smuzhiyun * QUOT(corner_N-1): quotient read from fuse for fuse corner (N - 1)
1176*4882a593Smuzhiyun * freq(corner_N): max frequency in MHz supported by fuse corner N
1177*4882a593Smuzhiyun * freq(corner_N-1): max frequency in MHz supported by fuse corner
1178*4882a593Smuzhiyun * (N - 1)
1179*4882a593Smuzhiyun *
1180*4882a593Smuzhiyun * Then walk through the corners mapped to each fuse corner
1181*4882a593Smuzhiyun * and calculate the quotient adjustment for each one using the
1182*4882a593Smuzhiyun * following formula:
1183*4882a593Smuzhiyun *
1184*4882a593Smuzhiyun * quot_adjust = (freq_max - freq_corner) * scaling / 1000
1185*4882a593Smuzhiyun *
1186*4882a593Smuzhiyun * freq_max: max frequency in MHz supported by the fuse corner
1187*4882a593Smuzhiyun * freq_corner: frequency in MHz corresponding to the corner
1188*4882a593Smuzhiyun * scaling: calculated from above equation
1189*4882a593Smuzhiyun *
1190*4882a593Smuzhiyun *
1191*4882a593Smuzhiyun * + +
1192*4882a593Smuzhiyun * | v |
1193*4882a593Smuzhiyun * q | f c o | f c
1194*4882a593Smuzhiyun * u | c l | c
1195*4882a593Smuzhiyun * o | f t | f
1196*4882a593Smuzhiyun * t | c a | c
1197*4882a593Smuzhiyun * | c f g | c f
1198*4882a593Smuzhiyun * | e |
1199*4882a593Smuzhiyun * +--------------- +----------------
1200*4882a593Smuzhiyun * 0 1 2 3 4 5 6 0 1 2 3 4 5 6
1201*4882a593Smuzhiyun * corner corner
1202*4882a593Smuzhiyun *
1203*4882a593Smuzhiyun * c = corner
1204*4882a593Smuzhiyun * f = fuse corner
1205*4882a593Smuzhiyun *
1206*4882a593Smuzhiyun */
1207*4882a593Smuzhiyun for (apply_scaling = false, i = 0; corner <= end; corner++, i++) {
1208*4882a593Smuzhiyun fnum = cdata[i].fuse_corner;
1209*4882a593Smuzhiyun fdata = &desc->cpr_fuses.fuse_corner_data[fnum];
1210*4882a593Smuzhiyun quot_offset = fuses[fnum].quotient_offset;
1211*4882a593Smuzhiyun fuse = &drv->fuse_corners[fnum];
1212*4882a593Smuzhiyun if (fnum)
1213*4882a593Smuzhiyun prev_fuse = &drv->fuse_corners[fnum - 1];
1214*4882a593Smuzhiyun else
1215*4882a593Smuzhiyun prev_fuse = NULL;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun corner->fuse_corner = fuse;
1218*4882a593Smuzhiyun corner->freq = cdata[i].freq;
1219*4882a593Smuzhiyun corner->uV = fuse->uV;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun if (prev_fuse && cdata[i - 1].freq == prev_fuse->max_freq) {
1222*4882a593Smuzhiyun scaling = cpr_calculate_scaling(quot_offset, drv,
1223*4882a593Smuzhiyun fdata, corner);
1224*4882a593Smuzhiyun if (scaling < 0)
1225*4882a593Smuzhiyun return scaling;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun apply_scaling = true;
1228*4882a593Smuzhiyun } else if (corner->freq == fuse->max_freq) {
1229*4882a593Smuzhiyun /* This is a fuse corner; don't scale anything */
1230*4882a593Smuzhiyun apply_scaling = false;
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun if (apply_scaling) {
1234*4882a593Smuzhiyun freq_diff = fuse->max_freq - corner->freq;
1235*4882a593Smuzhiyun freq_diff_mhz = freq_diff / 1000000;
1236*4882a593Smuzhiyun corner->quot_adjust = scaling * freq_diff_mhz / 1000;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun corner->uV = cpr_interpolate(corner, step_volt, fdata);
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun corner->max_uV = fuse->max_uV;
1242*4882a593Smuzhiyun corner->min_uV = fuse->min_uV;
1243*4882a593Smuzhiyun corner->uV = clamp(corner->uV, corner->min_uV, corner->max_uV);
1244*4882a593Smuzhiyun corner->last_uV = corner->uV;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun /* Reduce the ceiling voltage if needed */
1247*4882a593Smuzhiyun if (desc->reduce_to_corner_uV && corner->uV < corner->max_uV)
1248*4882a593Smuzhiyun corner->max_uV = corner->uV;
1249*4882a593Smuzhiyun else if (desc->reduce_to_fuse_uV && fuse->uV < corner->max_uV)
1250*4882a593Smuzhiyun corner->max_uV = max(corner->min_uV, fuse->uV);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun dev_dbg(drv->dev, "corner %d: [%d %d %d] quot %d\n", i,
1253*4882a593Smuzhiyun corner->min_uV, corner->uV, corner->max_uV,
1254*4882a593Smuzhiyun fuse->quot - corner->quot_adjust);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun return 0;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
cpr_get_fuses(struct cpr_drv * drv)1260*4882a593Smuzhiyun static const struct cpr_fuse *cpr_get_fuses(struct cpr_drv *drv)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun const struct cpr_desc *desc = drv->desc;
1263*4882a593Smuzhiyun struct cpr_fuse *fuses;
1264*4882a593Smuzhiyun int i;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun fuses = devm_kcalloc(drv->dev, desc->num_fuse_corners,
1267*4882a593Smuzhiyun sizeof(struct cpr_fuse),
1268*4882a593Smuzhiyun GFP_KERNEL);
1269*4882a593Smuzhiyun if (!fuses)
1270*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun for (i = 0; i < desc->num_fuse_corners; i++) {
1273*4882a593Smuzhiyun char tbuf[32];
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun snprintf(tbuf, 32, "cpr_ring_osc%d", i + 1);
1276*4882a593Smuzhiyun fuses[i].ring_osc = devm_kstrdup(drv->dev, tbuf, GFP_KERNEL);
1277*4882a593Smuzhiyun if (!fuses[i].ring_osc)
1278*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun snprintf(tbuf, 32, "cpr_init_voltage%d", i + 1);
1281*4882a593Smuzhiyun fuses[i].init_voltage = devm_kstrdup(drv->dev, tbuf,
1282*4882a593Smuzhiyun GFP_KERNEL);
1283*4882a593Smuzhiyun if (!fuses[i].init_voltage)
1284*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun snprintf(tbuf, 32, "cpr_quotient%d", i + 1);
1287*4882a593Smuzhiyun fuses[i].quotient = devm_kstrdup(drv->dev, tbuf, GFP_KERNEL);
1288*4882a593Smuzhiyun if (!fuses[i].quotient)
1289*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun snprintf(tbuf, 32, "cpr_quotient_offset%d", i + 1);
1292*4882a593Smuzhiyun fuses[i].quotient_offset = devm_kstrdup(drv->dev, tbuf,
1293*4882a593Smuzhiyun GFP_KERNEL);
1294*4882a593Smuzhiyun if (!fuses[i].quotient_offset)
1295*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return fuses;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
cpr_set_loop_allowed(struct cpr_drv * drv)1301*4882a593Smuzhiyun static void cpr_set_loop_allowed(struct cpr_drv *drv)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun drv->loop_disabled = false;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
cpr_init_parameters(struct cpr_drv * drv)1306*4882a593Smuzhiyun static int cpr_init_parameters(struct cpr_drv *drv)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun const struct cpr_desc *desc = drv->desc;
1309*4882a593Smuzhiyun struct clk *clk;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun clk = clk_get(drv->dev, "ref");
1312*4882a593Smuzhiyun if (IS_ERR(clk))
1313*4882a593Smuzhiyun return PTR_ERR(clk);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun drv->ref_clk_khz = clk_get_rate(clk) / 1000;
1316*4882a593Smuzhiyun clk_put(clk);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if (desc->timer_cons_up > RBIF_TIMER_ADJ_CONS_UP_MASK ||
1319*4882a593Smuzhiyun desc->timer_cons_down > RBIF_TIMER_ADJ_CONS_DOWN_MASK ||
1320*4882a593Smuzhiyun desc->up_threshold > RBCPR_CTL_UP_THRESHOLD_MASK ||
1321*4882a593Smuzhiyun desc->down_threshold > RBCPR_CTL_DN_THRESHOLD_MASK ||
1322*4882a593Smuzhiyun desc->idle_clocks > RBCPR_STEP_QUOT_IDLE_CLK_MASK ||
1323*4882a593Smuzhiyun desc->clamp_timer_interval > RBIF_TIMER_ADJ_CLAMP_INT_MASK)
1324*4882a593Smuzhiyun return -EINVAL;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun dev_dbg(drv->dev, "up threshold = %u, down threshold = %u\n",
1327*4882a593Smuzhiyun desc->up_threshold, desc->down_threshold);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun return 0;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
cpr_find_initial_corner(struct cpr_drv * drv)1332*4882a593Smuzhiyun static int cpr_find_initial_corner(struct cpr_drv *drv)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun unsigned long rate;
1335*4882a593Smuzhiyun const struct corner *end;
1336*4882a593Smuzhiyun struct corner *iter;
1337*4882a593Smuzhiyun unsigned int i = 0;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun if (!drv->cpu_clk) {
1340*4882a593Smuzhiyun dev_err(drv->dev, "cannot get rate from NULL clk\n");
1341*4882a593Smuzhiyun return -EINVAL;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun end = &drv->corners[drv->num_corners - 1];
1345*4882a593Smuzhiyun rate = clk_get_rate(drv->cpu_clk);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /*
1348*4882a593Smuzhiyun * Some bootloaders set a CPU clock frequency that is not defined
1349*4882a593Smuzhiyun * in the OPP table. When running at an unlisted frequency,
1350*4882a593Smuzhiyun * cpufreq_online() will change to the OPP which has the lowest
1351*4882a593Smuzhiyun * frequency, at or above the unlisted frequency.
1352*4882a593Smuzhiyun * Since cpufreq_online() always "rounds up" in the case of an
1353*4882a593Smuzhiyun * unlisted frequency, this function always "rounds down" in case
1354*4882a593Smuzhiyun * of an unlisted frequency. That way, when cpufreq_online()
1355*4882a593Smuzhiyun * triggers the first ever call to cpr_set_performance_state(),
1356*4882a593Smuzhiyun * it will correctly determine the direction as UP.
1357*4882a593Smuzhiyun */
1358*4882a593Smuzhiyun for (iter = drv->corners; iter <= end; iter++) {
1359*4882a593Smuzhiyun if (iter->freq > rate)
1360*4882a593Smuzhiyun break;
1361*4882a593Smuzhiyun i++;
1362*4882a593Smuzhiyun if (iter->freq == rate) {
1363*4882a593Smuzhiyun drv->corner = iter;
1364*4882a593Smuzhiyun break;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun if (iter->freq < rate)
1367*4882a593Smuzhiyun drv->corner = iter;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun if (!drv->corner) {
1371*4882a593Smuzhiyun dev_err(drv->dev, "boot up corner not found\n");
1372*4882a593Smuzhiyun return -EINVAL;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun dev_dbg(drv->dev, "boot up perf state: %u\n", i);
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun return 0;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun static const struct cpr_desc qcs404_cpr_desc = {
1381*4882a593Smuzhiyun .num_fuse_corners = 3,
1382*4882a593Smuzhiyun .min_diff_quot = CPR_FUSE_MIN_QUOT_DIFF,
1383*4882a593Smuzhiyun .step_quot = (int []){ 25, 25, 25, },
1384*4882a593Smuzhiyun .timer_delay_us = 5000,
1385*4882a593Smuzhiyun .timer_cons_up = 0,
1386*4882a593Smuzhiyun .timer_cons_down = 2,
1387*4882a593Smuzhiyun .up_threshold = 1,
1388*4882a593Smuzhiyun .down_threshold = 3,
1389*4882a593Smuzhiyun .idle_clocks = 15,
1390*4882a593Smuzhiyun .gcnt_us = 1,
1391*4882a593Smuzhiyun .vdd_apc_step_up_limit = 1,
1392*4882a593Smuzhiyun .vdd_apc_step_down_limit = 1,
1393*4882a593Smuzhiyun .cpr_fuses = {
1394*4882a593Smuzhiyun .init_voltage_step = 8000,
1395*4882a593Smuzhiyun .init_voltage_width = 6,
1396*4882a593Smuzhiyun .fuse_corner_data = (struct fuse_corner_data[]){
1397*4882a593Smuzhiyun /* fuse corner 0 */
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun .ref_uV = 1224000,
1400*4882a593Smuzhiyun .max_uV = 1224000,
1401*4882a593Smuzhiyun .min_uV = 1048000,
1402*4882a593Smuzhiyun .max_volt_scale = 0,
1403*4882a593Smuzhiyun .max_quot_scale = 0,
1404*4882a593Smuzhiyun .quot_offset = 0,
1405*4882a593Smuzhiyun .quot_scale = 1,
1406*4882a593Smuzhiyun .quot_adjust = 0,
1407*4882a593Smuzhiyun .quot_offset_scale = 5,
1408*4882a593Smuzhiyun .quot_offset_adjust = 0,
1409*4882a593Smuzhiyun },
1410*4882a593Smuzhiyun /* fuse corner 1 */
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun .ref_uV = 1288000,
1413*4882a593Smuzhiyun .max_uV = 1288000,
1414*4882a593Smuzhiyun .min_uV = 1048000,
1415*4882a593Smuzhiyun .max_volt_scale = 2000,
1416*4882a593Smuzhiyun .max_quot_scale = 1400,
1417*4882a593Smuzhiyun .quot_offset = 0,
1418*4882a593Smuzhiyun .quot_scale = 1,
1419*4882a593Smuzhiyun .quot_adjust = -20,
1420*4882a593Smuzhiyun .quot_offset_scale = 5,
1421*4882a593Smuzhiyun .quot_offset_adjust = 0,
1422*4882a593Smuzhiyun },
1423*4882a593Smuzhiyun /* fuse corner 2 */
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun .ref_uV = 1352000,
1426*4882a593Smuzhiyun .max_uV = 1384000,
1427*4882a593Smuzhiyun .min_uV = 1088000,
1428*4882a593Smuzhiyun .max_volt_scale = 2000,
1429*4882a593Smuzhiyun .max_quot_scale = 1400,
1430*4882a593Smuzhiyun .quot_offset = 0,
1431*4882a593Smuzhiyun .quot_scale = 1,
1432*4882a593Smuzhiyun .quot_adjust = 0,
1433*4882a593Smuzhiyun .quot_offset_scale = 5,
1434*4882a593Smuzhiyun .quot_offset_adjust = 0,
1435*4882a593Smuzhiyun },
1436*4882a593Smuzhiyun },
1437*4882a593Smuzhiyun },
1438*4882a593Smuzhiyun };
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun static const struct acc_desc qcs404_acc_desc = {
1441*4882a593Smuzhiyun .settings = (struct reg_sequence[]){
1442*4882a593Smuzhiyun { 0xb120, 0x1041040 },
1443*4882a593Smuzhiyun { 0xb124, 0x41 },
1444*4882a593Smuzhiyun { 0xb120, 0x0 },
1445*4882a593Smuzhiyun { 0xb124, 0x0 },
1446*4882a593Smuzhiyun { 0xb120, 0x0 },
1447*4882a593Smuzhiyun { 0xb124, 0x0 },
1448*4882a593Smuzhiyun },
1449*4882a593Smuzhiyun .config = (struct reg_sequence[]){
1450*4882a593Smuzhiyun { 0xb138, 0xff },
1451*4882a593Smuzhiyun { 0xb130, 0x5555 },
1452*4882a593Smuzhiyun },
1453*4882a593Smuzhiyun .num_regs_per_fuse = 2,
1454*4882a593Smuzhiyun };
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun static const struct cpr_acc_desc qcs404_cpr_acc_desc = {
1457*4882a593Smuzhiyun .cpr_desc = &qcs404_cpr_desc,
1458*4882a593Smuzhiyun .acc_desc = &qcs404_acc_desc,
1459*4882a593Smuzhiyun };
1460*4882a593Smuzhiyun
cpr_get_performance_state(struct generic_pm_domain * genpd,struct dev_pm_opp * opp)1461*4882a593Smuzhiyun static unsigned int cpr_get_performance_state(struct generic_pm_domain *genpd,
1462*4882a593Smuzhiyun struct dev_pm_opp *opp)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun return dev_pm_opp_get_level(opp);
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
cpr_power_off(struct generic_pm_domain * domain)1467*4882a593Smuzhiyun static int cpr_power_off(struct generic_pm_domain *domain)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun struct cpr_drv *drv = container_of(domain, struct cpr_drv, pd);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun return cpr_disable(drv);
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
cpr_power_on(struct generic_pm_domain * domain)1474*4882a593Smuzhiyun static int cpr_power_on(struct generic_pm_domain *domain)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun struct cpr_drv *drv = container_of(domain, struct cpr_drv, pd);
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun return cpr_enable(drv);
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
cpr_pd_attach_dev(struct generic_pm_domain * domain,struct device * dev)1481*4882a593Smuzhiyun static int cpr_pd_attach_dev(struct generic_pm_domain *domain,
1482*4882a593Smuzhiyun struct device *dev)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun struct cpr_drv *drv = container_of(domain, struct cpr_drv, pd);
1485*4882a593Smuzhiyun const struct acc_desc *acc_desc = drv->acc_desc;
1486*4882a593Smuzhiyun int ret = 0;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun mutex_lock(&drv->lock);
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun dev_dbg(drv->dev, "attach callback for: %s\n", dev_name(dev));
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /*
1493*4882a593Smuzhiyun * This driver only supports scaling voltage for a CPU cluster
1494*4882a593Smuzhiyun * where all CPUs in the cluster share a single regulator.
1495*4882a593Smuzhiyun * Therefore, save the struct device pointer only for the first
1496*4882a593Smuzhiyun * CPU device that gets attached. There is no need to do any
1497*4882a593Smuzhiyun * additional initialization when further CPUs get attached.
1498*4882a593Smuzhiyun */
1499*4882a593Smuzhiyun if (drv->attached_cpu_dev)
1500*4882a593Smuzhiyun goto unlock;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /*
1503*4882a593Smuzhiyun * cpr_scale_voltage() requires the direction (if we are changing
1504*4882a593Smuzhiyun * to a higher or lower OPP). The first time
1505*4882a593Smuzhiyun * cpr_set_performance_state() is called, there is no previous
1506*4882a593Smuzhiyun * performance state defined. Therefore, we call
1507*4882a593Smuzhiyun * cpr_find_initial_corner() that gets the CPU clock frequency
1508*4882a593Smuzhiyun * set by the bootloader, so that we can determine the direction
1509*4882a593Smuzhiyun * the first time cpr_set_performance_state() is called.
1510*4882a593Smuzhiyun */
1511*4882a593Smuzhiyun drv->cpu_clk = devm_clk_get(dev, NULL);
1512*4882a593Smuzhiyun if (IS_ERR(drv->cpu_clk)) {
1513*4882a593Smuzhiyun ret = PTR_ERR(drv->cpu_clk);
1514*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1515*4882a593Smuzhiyun dev_err(drv->dev, "could not get cpu clk: %d\n", ret);
1516*4882a593Smuzhiyun goto unlock;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun drv->attached_cpu_dev = dev;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun dev_dbg(drv->dev, "using cpu clk from: %s\n",
1521*4882a593Smuzhiyun dev_name(drv->attached_cpu_dev));
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun /*
1524*4882a593Smuzhiyun * Everything related to (virtual) corners has to be initialized
1525*4882a593Smuzhiyun * here, when attaching to the power domain, since we need to know
1526*4882a593Smuzhiyun * the maximum frequency for each fuse corner, and this is only
1527*4882a593Smuzhiyun * available after the cpufreq driver has attached to us.
1528*4882a593Smuzhiyun * The reason for this is that we need to know the highest
1529*4882a593Smuzhiyun * frequency associated with each fuse corner.
1530*4882a593Smuzhiyun */
1531*4882a593Smuzhiyun ret = dev_pm_opp_get_opp_count(&drv->pd.dev);
1532*4882a593Smuzhiyun if (ret < 0) {
1533*4882a593Smuzhiyun dev_err(drv->dev, "could not get OPP count\n");
1534*4882a593Smuzhiyun goto unlock;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun drv->num_corners = ret;
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun if (drv->num_corners < 2) {
1539*4882a593Smuzhiyun dev_err(drv->dev, "need at least 2 OPPs to use CPR\n");
1540*4882a593Smuzhiyun ret = -EINVAL;
1541*4882a593Smuzhiyun goto unlock;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun drv->corners = devm_kcalloc(drv->dev, drv->num_corners,
1545*4882a593Smuzhiyun sizeof(*drv->corners),
1546*4882a593Smuzhiyun GFP_KERNEL);
1547*4882a593Smuzhiyun if (!drv->corners) {
1548*4882a593Smuzhiyun ret = -ENOMEM;
1549*4882a593Smuzhiyun goto unlock;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun ret = cpr_corner_init(drv);
1553*4882a593Smuzhiyun if (ret)
1554*4882a593Smuzhiyun goto unlock;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun cpr_set_loop_allowed(drv);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun ret = cpr_init_parameters(drv);
1559*4882a593Smuzhiyun if (ret)
1560*4882a593Smuzhiyun goto unlock;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /* Configure CPR HW but keep it disabled */
1563*4882a593Smuzhiyun ret = cpr_config(drv);
1564*4882a593Smuzhiyun if (ret)
1565*4882a593Smuzhiyun goto unlock;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun ret = cpr_find_initial_corner(drv);
1568*4882a593Smuzhiyun if (ret)
1569*4882a593Smuzhiyun goto unlock;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun if (acc_desc->config)
1572*4882a593Smuzhiyun regmap_multi_reg_write(drv->tcsr, acc_desc->config,
1573*4882a593Smuzhiyun acc_desc->num_regs_per_fuse);
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun /* Enable ACC if required */
1576*4882a593Smuzhiyun if (acc_desc->enable_mask)
1577*4882a593Smuzhiyun regmap_update_bits(drv->tcsr, acc_desc->enable_reg,
1578*4882a593Smuzhiyun acc_desc->enable_mask,
1579*4882a593Smuzhiyun acc_desc->enable_mask);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun dev_info(drv->dev, "driver initialized with %u OPPs\n",
1582*4882a593Smuzhiyun drv->num_corners);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun unlock:
1585*4882a593Smuzhiyun mutex_unlock(&drv->lock);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun return ret;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
cpr_debug_info_show(struct seq_file * s,void * unused)1590*4882a593Smuzhiyun static int cpr_debug_info_show(struct seq_file *s, void *unused)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun u32 gcnt, ro_sel, ctl, irq_status, reg, error_steps;
1593*4882a593Smuzhiyun u32 step_dn, step_up, error, error_lt0, busy;
1594*4882a593Smuzhiyun struct cpr_drv *drv = s->private;
1595*4882a593Smuzhiyun struct fuse_corner *fuse_corner;
1596*4882a593Smuzhiyun struct corner *corner;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun corner = drv->corner;
1599*4882a593Smuzhiyun fuse_corner = corner->fuse_corner;
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun seq_printf(s, "corner, current_volt = %d uV\n",
1602*4882a593Smuzhiyun corner->last_uV);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun ro_sel = fuse_corner->ring_osc_idx;
1605*4882a593Smuzhiyun gcnt = cpr_read(drv, REG_RBCPR_GCNT_TARGET(ro_sel));
1606*4882a593Smuzhiyun seq_printf(s, "rbcpr_gcnt_target (%u) = %#02X\n", ro_sel, gcnt);
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun ctl = cpr_read(drv, REG_RBCPR_CTL);
1609*4882a593Smuzhiyun seq_printf(s, "rbcpr_ctl = %#02X\n", ctl);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun irq_status = cpr_read(drv, REG_RBIF_IRQ_STATUS);
1612*4882a593Smuzhiyun seq_printf(s, "rbcpr_irq_status = %#02X\n", irq_status);
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun reg = cpr_read(drv, REG_RBCPR_RESULT_0);
1615*4882a593Smuzhiyun seq_printf(s, "rbcpr_result_0 = %#02X\n", reg);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun step_dn = reg & 0x01;
1618*4882a593Smuzhiyun step_up = (reg >> RBCPR_RESULT0_STEP_UP_SHIFT) & 0x01;
1619*4882a593Smuzhiyun seq_printf(s, " [step_dn = %u", step_dn);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun seq_printf(s, ", step_up = %u", step_up);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun error_steps = (reg >> RBCPR_RESULT0_ERROR_STEPS_SHIFT)
1624*4882a593Smuzhiyun & RBCPR_RESULT0_ERROR_STEPS_MASK;
1625*4882a593Smuzhiyun seq_printf(s, ", error_steps = %u", error_steps);
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun error = (reg >> RBCPR_RESULT0_ERROR_SHIFT) & RBCPR_RESULT0_ERROR_MASK;
1628*4882a593Smuzhiyun seq_printf(s, ", error = %u", error);
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun error_lt0 = (reg >> RBCPR_RESULT0_ERROR_LT0_SHIFT) & 0x01;
1631*4882a593Smuzhiyun seq_printf(s, ", error_lt_0 = %u", error_lt0);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun busy = (reg >> RBCPR_RESULT0_BUSY_SHIFT) & 0x01;
1634*4882a593Smuzhiyun seq_printf(s, ", busy = %u]\n", busy);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun return 0;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(cpr_debug_info);
1639*4882a593Smuzhiyun
cpr_debugfs_init(struct cpr_drv * drv)1640*4882a593Smuzhiyun static void cpr_debugfs_init(struct cpr_drv *drv)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun drv->debugfs = debugfs_create_dir("qcom_cpr", NULL);
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun debugfs_create_file("debug_info", 0444, drv->debugfs,
1645*4882a593Smuzhiyun drv, &cpr_debug_info_fops);
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun
cpr_probe(struct platform_device * pdev)1648*4882a593Smuzhiyun static int cpr_probe(struct platform_device *pdev)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun struct resource *res;
1651*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1652*4882a593Smuzhiyun struct cpr_drv *drv;
1653*4882a593Smuzhiyun int irq, ret;
1654*4882a593Smuzhiyun const struct cpr_acc_desc *data;
1655*4882a593Smuzhiyun struct device_node *np;
1656*4882a593Smuzhiyun u32 cpr_rev = FUSE_REVISION_UNKNOWN;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun data = of_device_get_match_data(dev);
1659*4882a593Smuzhiyun if (!data || !data->cpr_desc || !data->acc_desc)
1660*4882a593Smuzhiyun return -EINVAL;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun drv = devm_kzalloc(dev, sizeof(*drv), GFP_KERNEL);
1663*4882a593Smuzhiyun if (!drv)
1664*4882a593Smuzhiyun return -ENOMEM;
1665*4882a593Smuzhiyun drv->dev = dev;
1666*4882a593Smuzhiyun drv->desc = data->cpr_desc;
1667*4882a593Smuzhiyun drv->acc_desc = data->acc_desc;
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun drv->fuse_corners = devm_kcalloc(dev, drv->desc->num_fuse_corners,
1670*4882a593Smuzhiyun sizeof(*drv->fuse_corners),
1671*4882a593Smuzhiyun GFP_KERNEL);
1672*4882a593Smuzhiyun if (!drv->fuse_corners)
1673*4882a593Smuzhiyun return -ENOMEM;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun np = of_parse_phandle(dev->of_node, "acc-syscon", 0);
1676*4882a593Smuzhiyun if (!np)
1677*4882a593Smuzhiyun return -ENODEV;
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun drv->tcsr = syscon_node_to_regmap(np);
1680*4882a593Smuzhiyun of_node_put(np);
1681*4882a593Smuzhiyun if (IS_ERR(drv->tcsr))
1682*4882a593Smuzhiyun return PTR_ERR(drv->tcsr);
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1685*4882a593Smuzhiyun drv->base = devm_ioremap_resource(dev, res);
1686*4882a593Smuzhiyun if (IS_ERR(drv->base))
1687*4882a593Smuzhiyun return PTR_ERR(drv->base);
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1690*4882a593Smuzhiyun if (irq < 0)
1691*4882a593Smuzhiyun return -EINVAL;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun drv->vdd_apc = devm_regulator_get(dev, "vdd-apc");
1694*4882a593Smuzhiyun if (IS_ERR(drv->vdd_apc))
1695*4882a593Smuzhiyun return PTR_ERR(drv->vdd_apc);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun /*
1698*4882a593Smuzhiyun * Initialize fuse corners, since it simply depends
1699*4882a593Smuzhiyun * on data in efuses.
1700*4882a593Smuzhiyun * Everything related to (virtual) corners has to be
1701*4882a593Smuzhiyun * initialized after attaching to the power domain,
1702*4882a593Smuzhiyun * since it depends on the CPU's OPP table.
1703*4882a593Smuzhiyun */
1704*4882a593Smuzhiyun ret = cpr_read_efuse(dev, "cpr_fuse_revision", &cpr_rev);
1705*4882a593Smuzhiyun if (ret)
1706*4882a593Smuzhiyun return ret;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun drv->cpr_fuses = cpr_get_fuses(drv);
1709*4882a593Smuzhiyun if (IS_ERR(drv->cpr_fuses))
1710*4882a593Smuzhiyun return PTR_ERR(drv->cpr_fuses);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun ret = cpr_populate_ring_osc_idx(drv);
1713*4882a593Smuzhiyun if (ret)
1714*4882a593Smuzhiyun return ret;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun ret = cpr_fuse_corner_init(drv);
1717*4882a593Smuzhiyun if (ret)
1718*4882a593Smuzhiyun return ret;
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun mutex_init(&drv->lock);
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun ret = devm_request_threaded_irq(dev, irq, NULL,
1723*4882a593Smuzhiyun cpr_irq_handler,
1724*4882a593Smuzhiyun IRQF_ONESHOT | IRQF_TRIGGER_RISING,
1725*4882a593Smuzhiyun "cpr", drv);
1726*4882a593Smuzhiyun if (ret)
1727*4882a593Smuzhiyun return ret;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun drv->pd.name = devm_kstrdup_const(dev, dev->of_node->full_name,
1730*4882a593Smuzhiyun GFP_KERNEL);
1731*4882a593Smuzhiyun if (!drv->pd.name)
1732*4882a593Smuzhiyun return -EINVAL;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun drv->pd.power_off = cpr_power_off;
1735*4882a593Smuzhiyun drv->pd.power_on = cpr_power_on;
1736*4882a593Smuzhiyun drv->pd.set_performance_state = cpr_set_performance_state;
1737*4882a593Smuzhiyun drv->pd.opp_to_performance_state = cpr_get_performance_state;
1738*4882a593Smuzhiyun drv->pd.attach_dev = cpr_pd_attach_dev;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun ret = pm_genpd_init(&drv->pd, NULL, true);
1741*4882a593Smuzhiyun if (ret)
1742*4882a593Smuzhiyun return ret;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun ret = of_genpd_add_provider_simple(dev->of_node, &drv->pd);
1745*4882a593Smuzhiyun if (ret)
1746*4882a593Smuzhiyun return ret;
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun platform_set_drvdata(pdev, drv);
1749*4882a593Smuzhiyun cpr_debugfs_init(drv);
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun return 0;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun
cpr_remove(struct platform_device * pdev)1754*4882a593Smuzhiyun static int cpr_remove(struct platform_device *pdev)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun struct cpr_drv *drv = platform_get_drvdata(pdev);
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun if (cpr_is_allowed(drv)) {
1759*4882a593Smuzhiyun cpr_ctl_disable(drv);
1760*4882a593Smuzhiyun cpr_irq_set(drv, 0);
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun of_genpd_del_provider(pdev->dev.of_node);
1764*4882a593Smuzhiyun pm_genpd_remove(&drv->pd);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun debugfs_remove_recursive(drv->debugfs);
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun return 0;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun static const struct of_device_id cpr_match_table[] = {
1772*4882a593Smuzhiyun { .compatible = "qcom,qcs404-cpr", .data = &qcs404_cpr_acc_desc },
1773*4882a593Smuzhiyun { }
1774*4882a593Smuzhiyun };
1775*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cpr_match_table);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun static struct platform_driver cpr_driver = {
1778*4882a593Smuzhiyun .probe = cpr_probe,
1779*4882a593Smuzhiyun .remove = cpr_remove,
1780*4882a593Smuzhiyun .driver = {
1781*4882a593Smuzhiyun .name = "qcom-cpr",
1782*4882a593Smuzhiyun .of_match_table = cpr_match_table,
1783*4882a593Smuzhiyun },
1784*4882a593Smuzhiyun };
1785*4882a593Smuzhiyun module_platform_driver(cpr_driver);
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun MODULE_DESCRIPTION("Core Power Reduction (CPR) driver");
1788*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1789