1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2015 Pengutronix, Sascha Hauer <kernel@pengutronix.de>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/iopoll.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/pm_domain.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun #include <linux/soc/mediatek/infracfg.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <dt-bindings/power/mt2701-power.h>
17*4882a593Smuzhiyun #include <dt-bindings/power/mt2712-power.h>
18*4882a593Smuzhiyun #include <dt-bindings/power/mt6797-power.h>
19*4882a593Smuzhiyun #include <dt-bindings/power/mt7622-power.h>
20*4882a593Smuzhiyun #include <dt-bindings/power/mt7623a-power.h>
21*4882a593Smuzhiyun #include <dt-bindings/power/mt8173-power.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define MTK_POLL_DELAY_US 10
24*4882a593Smuzhiyun #define MTK_POLL_TIMEOUT USEC_PER_SEC
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define MTK_SCPD_ACTIVE_WAKEUP BIT(0)
27*4882a593Smuzhiyun #define MTK_SCPD_FWAIT_SRAM BIT(1)
28*4882a593Smuzhiyun #define MTK_SCPD_CAPS(_scpd, _x) ((_scpd)->data->caps & (_x))
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define SPM_VDE_PWR_CON 0x0210
31*4882a593Smuzhiyun #define SPM_MFG_PWR_CON 0x0214
32*4882a593Smuzhiyun #define SPM_VEN_PWR_CON 0x0230
33*4882a593Smuzhiyun #define SPM_ISP_PWR_CON 0x0238
34*4882a593Smuzhiyun #define SPM_DIS_PWR_CON 0x023c
35*4882a593Smuzhiyun #define SPM_CONN_PWR_CON 0x0280
36*4882a593Smuzhiyun #define SPM_VEN2_PWR_CON 0x0298
37*4882a593Smuzhiyun #define SPM_AUDIO_PWR_CON 0x029c /* MT8173, MT2712 */
38*4882a593Smuzhiyun #define SPM_BDP_PWR_CON 0x029c /* MT2701 */
39*4882a593Smuzhiyun #define SPM_ETH_PWR_CON 0x02a0
40*4882a593Smuzhiyun #define SPM_HIF_PWR_CON 0x02a4
41*4882a593Smuzhiyun #define SPM_IFR_MSC_PWR_CON 0x02a8
42*4882a593Smuzhiyun #define SPM_MFG_2D_PWR_CON 0x02c0
43*4882a593Smuzhiyun #define SPM_MFG_ASYNC_PWR_CON 0x02c4
44*4882a593Smuzhiyun #define SPM_USB_PWR_CON 0x02cc
45*4882a593Smuzhiyun #define SPM_USB2_PWR_CON 0x02d4 /* MT2712 */
46*4882a593Smuzhiyun #define SPM_ETHSYS_PWR_CON 0x02e0 /* MT7622 */
47*4882a593Smuzhiyun #define SPM_HIF0_PWR_CON 0x02e4 /* MT7622 */
48*4882a593Smuzhiyun #define SPM_HIF1_PWR_CON 0x02e8 /* MT7622 */
49*4882a593Smuzhiyun #define SPM_WB_PWR_CON 0x02ec /* MT7622 */
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define SPM_PWR_STATUS 0x060c
52*4882a593Smuzhiyun #define SPM_PWR_STATUS_2ND 0x0610
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define PWR_RST_B_BIT BIT(0)
55*4882a593Smuzhiyun #define PWR_ISO_BIT BIT(1)
56*4882a593Smuzhiyun #define PWR_ON_BIT BIT(2)
57*4882a593Smuzhiyun #define PWR_ON_2ND_BIT BIT(3)
58*4882a593Smuzhiyun #define PWR_CLK_DIS_BIT BIT(4)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define PWR_STATUS_CONN BIT(1)
61*4882a593Smuzhiyun #define PWR_STATUS_DISP BIT(3)
62*4882a593Smuzhiyun #define PWR_STATUS_MFG BIT(4)
63*4882a593Smuzhiyun #define PWR_STATUS_ISP BIT(5)
64*4882a593Smuzhiyun #define PWR_STATUS_VDEC BIT(7)
65*4882a593Smuzhiyun #define PWR_STATUS_BDP BIT(14)
66*4882a593Smuzhiyun #define PWR_STATUS_ETH BIT(15)
67*4882a593Smuzhiyun #define PWR_STATUS_HIF BIT(16)
68*4882a593Smuzhiyun #define PWR_STATUS_IFR_MSC BIT(17)
69*4882a593Smuzhiyun #define PWR_STATUS_USB2 BIT(19) /* MT2712 */
70*4882a593Smuzhiyun #define PWR_STATUS_VENC_LT BIT(20)
71*4882a593Smuzhiyun #define PWR_STATUS_VENC BIT(21)
72*4882a593Smuzhiyun #define PWR_STATUS_MFG_2D BIT(22) /* MT8173 */
73*4882a593Smuzhiyun #define PWR_STATUS_MFG_ASYNC BIT(23) /* MT8173 */
74*4882a593Smuzhiyun #define PWR_STATUS_AUDIO BIT(24) /* MT8173, MT2712 */
75*4882a593Smuzhiyun #define PWR_STATUS_USB BIT(25) /* MT8173, MT2712 */
76*4882a593Smuzhiyun #define PWR_STATUS_ETHSYS BIT(24) /* MT7622 */
77*4882a593Smuzhiyun #define PWR_STATUS_HIF0 BIT(25) /* MT7622 */
78*4882a593Smuzhiyun #define PWR_STATUS_HIF1 BIT(26) /* MT7622 */
79*4882a593Smuzhiyun #define PWR_STATUS_WB BIT(27) /* MT7622 */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun enum clk_id {
82*4882a593Smuzhiyun CLK_NONE,
83*4882a593Smuzhiyun CLK_MM,
84*4882a593Smuzhiyun CLK_MFG,
85*4882a593Smuzhiyun CLK_VENC,
86*4882a593Smuzhiyun CLK_VENC_LT,
87*4882a593Smuzhiyun CLK_ETHIF,
88*4882a593Smuzhiyun CLK_VDEC,
89*4882a593Smuzhiyun CLK_HIFSEL,
90*4882a593Smuzhiyun CLK_JPGDEC,
91*4882a593Smuzhiyun CLK_AUDIO,
92*4882a593Smuzhiyun CLK_MAX,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static const char * const clk_names[] = {
96*4882a593Smuzhiyun NULL,
97*4882a593Smuzhiyun "mm",
98*4882a593Smuzhiyun "mfg",
99*4882a593Smuzhiyun "venc",
100*4882a593Smuzhiyun "venc_lt",
101*4882a593Smuzhiyun "ethif",
102*4882a593Smuzhiyun "vdec",
103*4882a593Smuzhiyun "hif_sel",
104*4882a593Smuzhiyun "jpgdec",
105*4882a593Smuzhiyun "audio",
106*4882a593Smuzhiyun NULL,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define MAX_CLKS 3
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /**
112*4882a593Smuzhiyun * struct scp_domain_data - scp domain data for power on/off flow
113*4882a593Smuzhiyun * @name: The domain name.
114*4882a593Smuzhiyun * @sta_mask: The mask for power on/off status bit.
115*4882a593Smuzhiyun * @ctl_offs: The offset for main power control register.
116*4882a593Smuzhiyun * @sram_pdn_bits: The mask for sram power control bits.
117*4882a593Smuzhiyun * @sram_pdn_ack_bits: The mask for sram power control acked bits.
118*4882a593Smuzhiyun * @bus_prot_mask: The mask for single step bus protection.
119*4882a593Smuzhiyun * @clk_id: The basic clocks required by this power domain.
120*4882a593Smuzhiyun * @caps: The flag for active wake-up action.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun struct scp_domain_data {
123*4882a593Smuzhiyun const char *name;
124*4882a593Smuzhiyun u32 sta_mask;
125*4882a593Smuzhiyun int ctl_offs;
126*4882a593Smuzhiyun u32 sram_pdn_bits;
127*4882a593Smuzhiyun u32 sram_pdn_ack_bits;
128*4882a593Smuzhiyun u32 bus_prot_mask;
129*4882a593Smuzhiyun enum clk_id clk_id[MAX_CLKS];
130*4882a593Smuzhiyun u8 caps;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun struct scp;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun struct scp_domain {
136*4882a593Smuzhiyun struct generic_pm_domain genpd;
137*4882a593Smuzhiyun struct scp *scp;
138*4882a593Smuzhiyun struct clk *clk[MAX_CLKS];
139*4882a593Smuzhiyun const struct scp_domain_data *data;
140*4882a593Smuzhiyun struct regulator *supply;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct scp_ctrl_reg {
144*4882a593Smuzhiyun int pwr_sta_offs;
145*4882a593Smuzhiyun int pwr_sta2nd_offs;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun struct scp {
149*4882a593Smuzhiyun struct scp_domain *domains;
150*4882a593Smuzhiyun struct genpd_onecell_data pd_data;
151*4882a593Smuzhiyun struct device *dev;
152*4882a593Smuzhiyun void __iomem *base;
153*4882a593Smuzhiyun struct regmap *infracfg;
154*4882a593Smuzhiyun struct scp_ctrl_reg ctrl_reg;
155*4882a593Smuzhiyun bool bus_prot_reg_update;
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun struct scp_subdomain {
159*4882a593Smuzhiyun int origin;
160*4882a593Smuzhiyun int subdomain;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct scp_soc_data {
164*4882a593Smuzhiyun const struct scp_domain_data *domains;
165*4882a593Smuzhiyun int num_domains;
166*4882a593Smuzhiyun const struct scp_subdomain *subdomains;
167*4882a593Smuzhiyun int num_subdomains;
168*4882a593Smuzhiyun const struct scp_ctrl_reg regs;
169*4882a593Smuzhiyun bool bus_prot_reg_update;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
scpsys_domain_is_on(struct scp_domain * scpd)172*4882a593Smuzhiyun static int scpsys_domain_is_on(struct scp_domain *scpd)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct scp *scp = scpd->scp;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun u32 status = readl(scp->base + scp->ctrl_reg.pwr_sta_offs) &
177*4882a593Smuzhiyun scpd->data->sta_mask;
178*4882a593Smuzhiyun u32 status2 = readl(scp->base + scp->ctrl_reg.pwr_sta2nd_offs) &
179*4882a593Smuzhiyun scpd->data->sta_mask;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * A domain is on when both status bits are set. If only one is set
183*4882a593Smuzhiyun * return an error. This happens while powering up a domain
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (status && status2)
187*4882a593Smuzhiyun return true;
188*4882a593Smuzhiyun if (!status && !status2)
189*4882a593Smuzhiyun return false;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return -EINVAL;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
scpsys_regulator_enable(struct scp_domain * scpd)194*4882a593Smuzhiyun static int scpsys_regulator_enable(struct scp_domain *scpd)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun if (!scpd->supply)
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return regulator_enable(scpd->supply);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
scpsys_regulator_disable(struct scp_domain * scpd)202*4882a593Smuzhiyun static int scpsys_regulator_disable(struct scp_domain *scpd)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun if (!scpd->supply)
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return regulator_disable(scpd->supply);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
scpsys_clk_disable(struct clk * clk[],int max_num)210*4882a593Smuzhiyun static void scpsys_clk_disable(struct clk *clk[], int max_num)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun int i;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun for (i = max_num - 1; i >= 0; i--)
215*4882a593Smuzhiyun clk_disable_unprepare(clk[i]);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
scpsys_clk_enable(struct clk * clk[],int max_num)218*4882a593Smuzhiyun static int scpsys_clk_enable(struct clk *clk[], int max_num)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun int i, ret = 0;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun for (i = 0; i < max_num && clk[i]; i++) {
223*4882a593Smuzhiyun ret = clk_prepare_enable(clk[i]);
224*4882a593Smuzhiyun if (ret) {
225*4882a593Smuzhiyun scpsys_clk_disable(clk, i);
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
scpsys_sram_enable(struct scp_domain * scpd,void __iomem * ctl_addr)233*4882a593Smuzhiyun static int scpsys_sram_enable(struct scp_domain *scpd, void __iomem *ctl_addr)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun u32 val;
236*4882a593Smuzhiyun u32 pdn_ack = scpd->data->sram_pdn_ack_bits;
237*4882a593Smuzhiyun int tmp;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun val = readl(ctl_addr);
240*4882a593Smuzhiyun val &= ~scpd->data->sram_pdn_bits;
241*4882a593Smuzhiyun writel(val, ctl_addr);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Either wait until SRAM_PDN_ACK all 0 or have a force wait */
244*4882a593Smuzhiyun if (MTK_SCPD_CAPS(scpd, MTK_SCPD_FWAIT_SRAM)) {
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun * Currently, MTK_SCPD_FWAIT_SRAM is necessary only for
247*4882a593Smuzhiyun * MT7622_POWER_DOMAIN_WB and thus just a trivial setup
248*4882a593Smuzhiyun * is applied here.
249*4882a593Smuzhiyun */
250*4882a593Smuzhiyun usleep_range(12000, 12100);
251*4882a593Smuzhiyun } else {
252*4882a593Smuzhiyun /* Either wait until SRAM_PDN_ACK all 1 or 0 */
253*4882a593Smuzhiyun int ret = readl_poll_timeout(ctl_addr, tmp,
254*4882a593Smuzhiyun (tmp & pdn_ack) == 0,
255*4882a593Smuzhiyun MTK_POLL_DELAY_US, MTK_POLL_TIMEOUT);
256*4882a593Smuzhiyun if (ret < 0)
257*4882a593Smuzhiyun return ret;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
scpsys_sram_disable(struct scp_domain * scpd,void __iomem * ctl_addr)263*4882a593Smuzhiyun static int scpsys_sram_disable(struct scp_domain *scpd, void __iomem *ctl_addr)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun u32 val;
266*4882a593Smuzhiyun u32 pdn_ack = scpd->data->sram_pdn_ack_bits;
267*4882a593Smuzhiyun int tmp;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun val = readl(ctl_addr);
270*4882a593Smuzhiyun val |= scpd->data->sram_pdn_bits;
271*4882a593Smuzhiyun writel(val, ctl_addr);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Either wait until SRAM_PDN_ACK all 1 or 0 */
274*4882a593Smuzhiyun return readl_poll_timeout(ctl_addr, tmp,
275*4882a593Smuzhiyun (tmp & pdn_ack) == pdn_ack,
276*4882a593Smuzhiyun MTK_POLL_DELAY_US, MTK_POLL_TIMEOUT);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
scpsys_bus_protect_enable(struct scp_domain * scpd)279*4882a593Smuzhiyun static int scpsys_bus_protect_enable(struct scp_domain *scpd)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct scp *scp = scpd->scp;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (!scpd->data->bus_prot_mask)
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return mtk_infracfg_set_bus_protection(scp->infracfg,
287*4882a593Smuzhiyun scpd->data->bus_prot_mask,
288*4882a593Smuzhiyun scp->bus_prot_reg_update);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
scpsys_bus_protect_disable(struct scp_domain * scpd)291*4882a593Smuzhiyun static int scpsys_bus_protect_disable(struct scp_domain *scpd)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct scp *scp = scpd->scp;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (!scpd->data->bus_prot_mask)
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun return mtk_infracfg_clear_bus_protection(scp->infracfg,
299*4882a593Smuzhiyun scpd->data->bus_prot_mask,
300*4882a593Smuzhiyun scp->bus_prot_reg_update);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
scpsys_power_on(struct generic_pm_domain * genpd)303*4882a593Smuzhiyun static int scpsys_power_on(struct generic_pm_domain *genpd)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
306*4882a593Smuzhiyun struct scp *scp = scpd->scp;
307*4882a593Smuzhiyun void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
308*4882a593Smuzhiyun u32 val;
309*4882a593Smuzhiyun int ret, tmp;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun ret = scpsys_regulator_enable(scpd);
312*4882a593Smuzhiyun if (ret < 0)
313*4882a593Smuzhiyun return ret;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun ret = scpsys_clk_enable(scpd->clk, MAX_CLKS);
316*4882a593Smuzhiyun if (ret)
317*4882a593Smuzhiyun goto err_clk;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* subsys power on */
320*4882a593Smuzhiyun val = readl(ctl_addr);
321*4882a593Smuzhiyun val |= PWR_ON_BIT;
322*4882a593Smuzhiyun writel(val, ctl_addr);
323*4882a593Smuzhiyun val |= PWR_ON_2ND_BIT;
324*4882a593Smuzhiyun writel(val, ctl_addr);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* wait until PWR_ACK = 1 */
327*4882a593Smuzhiyun ret = readx_poll_timeout(scpsys_domain_is_on, scpd, tmp, tmp > 0,
328*4882a593Smuzhiyun MTK_POLL_DELAY_US, MTK_POLL_TIMEOUT);
329*4882a593Smuzhiyun if (ret < 0)
330*4882a593Smuzhiyun goto err_pwr_ack;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun val &= ~PWR_CLK_DIS_BIT;
333*4882a593Smuzhiyun writel(val, ctl_addr);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun val &= ~PWR_ISO_BIT;
336*4882a593Smuzhiyun writel(val, ctl_addr);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun val |= PWR_RST_B_BIT;
339*4882a593Smuzhiyun writel(val, ctl_addr);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ret = scpsys_sram_enable(scpd, ctl_addr);
342*4882a593Smuzhiyun if (ret < 0)
343*4882a593Smuzhiyun goto err_pwr_ack;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun ret = scpsys_bus_protect_disable(scpd);
346*4882a593Smuzhiyun if (ret < 0)
347*4882a593Smuzhiyun goto err_pwr_ack;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun err_pwr_ack:
352*4882a593Smuzhiyun scpsys_clk_disable(scpd->clk, MAX_CLKS);
353*4882a593Smuzhiyun err_clk:
354*4882a593Smuzhiyun scpsys_regulator_disable(scpd);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun dev_err(scp->dev, "Failed to power on domain %s\n", genpd->name);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return ret;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
scpsys_power_off(struct generic_pm_domain * genpd)361*4882a593Smuzhiyun static int scpsys_power_off(struct generic_pm_domain *genpd)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
364*4882a593Smuzhiyun struct scp *scp = scpd->scp;
365*4882a593Smuzhiyun void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
366*4882a593Smuzhiyun u32 val;
367*4882a593Smuzhiyun int ret, tmp;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ret = scpsys_bus_protect_enable(scpd);
370*4882a593Smuzhiyun if (ret < 0)
371*4882a593Smuzhiyun goto out;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ret = scpsys_sram_disable(scpd, ctl_addr);
374*4882a593Smuzhiyun if (ret < 0)
375*4882a593Smuzhiyun goto out;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* subsys power off */
378*4882a593Smuzhiyun val = readl(ctl_addr);
379*4882a593Smuzhiyun val |= PWR_ISO_BIT;
380*4882a593Smuzhiyun writel(val, ctl_addr);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun val &= ~PWR_RST_B_BIT;
383*4882a593Smuzhiyun writel(val, ctl_addr);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun val |= PWR_CLK_DIS_BIT;
386*4882a593Smuzhiyun writel(val, ctl_addr);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun val &= ~PWR_ON_BIT;
389*4882a593Smuzhiyun writel(val, ctl_addr);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun val &= ~PWR_ON_2ND_BIT;
392*4882a593Smuzhiyun writel(val, ctl_addr);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* wait until PWR_ACK = 0 */
395*4882a593Smuzhiyun ret = readx_poll_timeout(scpsys_domain_is_on, scpd, tmp, tmp == 0,
396*4882a593Smuzhiyun MTK_POLL_DELAY_US, MTK_POLL_TIMEOUT);
397*4882a593Smuzhiyun if (ret < 0)
398*4882a593Smuzhiyun goto out;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun scpsys_clk_disable(scpd->clk, MAX_CLKS);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun ret = scpsys_regulator_disable(scpd);
403*4882a593Smuzhiyun if (ret < 0)
404*4882a593Smuzhiyun goto out;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return 0;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun out:
409*4882a593Smuzhiyun dev_err(scp->dev, "Failed to power off domain %s\n", genpd->name);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return ret;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
init_clks(struct platform_device * pdev,struct clk ** clk)414*4882a593Smuzhiyun static void init_clks(struct platform_device *pdev, struct clk **clk)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun int i;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun for (i = CLK_NONE + 1; i < CLK_MAX; i++)
419*4882a593Smuzhiyun clk[i] = devm_clk_get(&pdev->dev, clk_names[i]);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
init_scp(struct platform_device * pdev,const struct scp_domain_data * scp_domain_data,int num,const struct scp_ctrl_reg * scp_ctrl_reg,bool bus_prot_reg_update)422*4882a593Smuzhiyun static struct scp *init_scp(struct platform_device *pdev,
423*4882a593Smuzhiyun const struct scp_domain_data *scp_domain_data, int num,
424*4882a593Smuzhiyun const struct scp_ctrl_reg *scp_ctrl_reg,
425*4882a593Smuzhiyun bool bus_prot_reg_update)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct genpd_onecell_data *pd_data;
428*4882a593Smuzhiyun struct resource *res;
429*4882a593Smuzhiyun int i, j;
430*4882a593Smuzhiyun struct scp *scp;
431*4882a593Smuzhiyun struct clk *clk[CLK_MAX];
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun scp = devm_kzalloc(&pdev->dev, sizeof(*scp), GFP_KERNEL);
434*4882a593Smuzhiyun if (!scp)
435*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun scp->ctrl_reg.pwr_sta_offs = scp_ctrl_reg->pwr_sta_offs;
438*4882a593Smuzhiyun scp->ctrl_reg.pwr_sta2nd_offs = scp_ctrl_reg->pwr_sta2nd_offs;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun scp->bus_prot_reg_update = bus_prot_reg_update;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun scp->dev = &pdev->dev;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
445*4882a593Smuzhiyun scp->base = devm_ioremap_resource(&pdev->dev, res);
446*4882a593Smuzhiyun if (IS_ERR(scp->base))
447*4882a593Smuzhiyun return ERR_CAST(scp->base);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun scp->domains = devm_kcalloc(&pdev->dev,
450*4882a593Smuzhiyun num, sizeof(*scp->domains), GFP_KERNEL);
451*4882a593Smuzhiyun if (!scp->domains)
452*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun pd_data = &scp->pd_data;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun pd_data->domains = devm_kcalloc(&pdev->dev,
457*4882a593Smuzhiyun num, sizeof(*pd_data->domains), GFP_KERNEL);
458*4882a593Smuzhiyun if (!pd_data->domains)
459*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun scp->infracfg = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
462*4882a593Smuzhiyun "infracfg");
463*4882a593Smuzhiyun if (IS_ERR(scp->infracfg)) {
464*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot find infracfg controller: %ld\n",
465*4882a593Smuzhiyun PTR_ERR(scp->infracfg));
466*4882a593Smuzhiyun return ERR_CAST(scp->infracfg);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun for (i = 0; i < num; i++) {
470*4882a593Smuzhiyun struct scp_domain *scpd = &scp->domains[i];
471*4882a593Smuzhiyun const struct scp_domain_data *data = &scp_domain_data[i];
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun scpd->supply = devm_regulator_get_optional(&pdev->dev, data->name);
474*4882a593Smuzhiyun if (IS_ERR(scpd->supply)) {
475*4882a593Smuzhiyun if (PTR_ERR(scpd->supply) == -ENODEV)
476*4882a593Smuzhiyun scpd->supply = NULL;
477*4882a593Smuzhiyun else
478*4882a593Smuzhiyun return ERR_CAST(scpd->supply);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun pd_data->num_domains = num;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun init_clks(pdev, clk);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun for (i = 0; i < num; i++) {
487*4882a593Smuzhiyun struct scp_domain *scpd = &scp->domains[i];
488*4882a593Smuzhiyun struct generic_pm_domain *genpd = &scpd->genpd;
489*4882a593Smuzhiyun const struct scp_domain_data *data = &scp_domain_data[i];
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun pd_data->domains[i] = genpd;
492*4882a593Smuzhiyun scpd->scp = scp;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun scpd->data = data;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun for (j = 0; j < MAX_CLKS && data->clk_id[j]; j++) {
497*4882a593Smuzhiyun struct clk *c = clk[data->clk_id[j]];
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun if (IS_ERR(c)) {
500*4882a593Smuzhiyun dev_err(&pdev->dev, "%s: clk unavailable\n",
501*4882a593Smuzhiyun data->name);
502*4882a593Smuzhiyun return ERR_CAST(c);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun scpd->clk[j] = c;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun genpd->name = data->name;
509*4882a593Smuzhiyun genpd->power_off = scpsys_power_off;
510*4882a593Smuzhiyun genpd->power_on = scpsys_power_on;
511*4882a593Smuzhiyun if (MTK_SCPD_CAPS(scpd, MTK_SCPD_ACTIVE_WAKEUP))
512*4882a593Smuzhiyun genpd->flags |= GENPD_FLAG_ACTIVE_WAKEUP;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun return scp;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
mtk_register_power_domains(struct platform_device * pdev,struct scp * scp,int num)518*4882a593Smuzhiyun static void mtk_register_power_domains(struct platform_device *pdev,
519*4882a593Smuzhiyun struct scp *scp, int num)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun struct genpd_onecell_data *pd_data;
522*4882a593Smuzhiyun int i, ret;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun for (i = 0; i < num; i++) {
525*4882a593Smuzhiyun struct scp_domain *scpd = &scp->domains[i];
526*4882a593Smuzhiyun struct generic_pm_domain *genpd = &scpd->genpd;
527*4882a593Smuzhiyun bool on;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /*
530*4882a593Smuzhiyun * Initially turn on all domains to make the domains usable
531*4882a593Smuzhiyun * with !CONFIG_PM and to get the hardware in sync with the
532*4882a593Smuzhiyun * software. The unused domains will be switched off during
533*4882a593Smuzhiyun * late_init time.
534*4882a593Smuzhiyun */
535*4882a593Smuzhiyun on = !WARN_ON(genpd->power_on(genpd) < 0);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun pm_genpd_init(genpd, NULL, !on);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun * We are not allowed to fail here since there is no way to unregister
542*4882a593Smuzhiyun * a power domain. Once registered above we have to keep the domains
543*4882a593Smuzhiyun * valid.
544*4882a593Smuzhiyun */
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun pd_data = &scp->pd_data;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun ret = of_genpd_add_provider_onecell(pdev->dev.of_node, pd_data);
549*4882a593Smuzhiyun if (ret)
550*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to add OF provider: %d\n", ret);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /*
554*4882a593Smuzhiyun * MT2701 power domain support
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun static const struct scp_domain_data scp_domain_data_mt2701[] = {
558*4882a593Smuzhiyun [MT2701_POWER_DOMAIN_CONN] = {
559*4882a593Smuzhiyun .name = "conn",
560*4882a593Smuzhiyun .sta_mask = PWR_STATUS_CONN,
561*4882a593Smuzhiyun .ctl_offs = SPM_CONN_PWR_CON,
562*4882a593Smuzhiyun .bus_prot_mask = MT2701_TOP_AXI_PROT_EN_CONN_M |
563*4882a593Smuzhiyun MT2701_TOP_AXI_PROT_EN_CONN_S,
564*4882a593Smuzhiyun .clk_id = {CLK_NONE},
565*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
566*4882a593Smuzhiyun },
567*4882a593Smuzhiyun [MT2701_POWER_DOMAIN_DISP] = {
568*4882a593Smuzhiyun .name = "disp",
569*4882a593Smuzhiyun .sta_mask = PWR_STATUS_DISP,
570*4882a593Smuzhiyun .ctl_offs = SPM_DIS_PWR_CON,
571*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
572*4882a593Smuzhiyun .clk_id = {CLK_MM},
573*4882a593Smuzhiyun .bus_prot_mask = MT2701_TOP_AXI_PROT_EN_MM_M0,
574*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
575*4882a593Smuzhiyun },
576*4882a593Smuzhiyun [MT2701_POWER_DOMAIN_MFG] = {
577*4882a593Smuzhiyun .name = "mfg",
578*4882a593Smuzhiyun .sta_mask = PWR_STATUS_MFG,
579*4882a593Smuzhiyun .ctl_offs = SPM_MFG_PWR_CON,
580*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
581*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(12, 12),
582*4882a593Smuzhiyun .clk_id = {CLK_MFG},
583*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
584*4882a593Smuzhiyun },
585*4882a593Smuzhiyun [MT2701_POWER_DOMAIN_VDEC] = {
586*4882a593Smuzhiyun .name = "vdec",
587*4882a593Smuzhiyun .sta_mask = PWR_STATUS_VDEC,
588*4882a593Smuzhiyun .ctl_offs = SPM_VDE_PWR_CON,
589*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
590*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(12, 12),
591*4882a593Smuzhiyun .clk_id = {CLK_MM},
592*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
593*4882a593Smuzhiyun },
594*4882a593Smuzhiyun [MT2701_POWER_DOMAIN_ISP] = {
595*4882a593Smuzhiyun .name = "isp",
596*4882a593Smuzhiyun .sta_mask = PWR_STATUS_ISP,
597*4882a593Smuzhiyun .ctl_offs = SPM_ISP_PWR_CON,
598*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
599*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(13, 12),
600*4882a593Smuzhiyun .clk_id = {CLK_MM},
601*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
602*4882a593Smuzhiyun },
603*4882a593Smuzhiyun [MT2701_POWER_DOMAIN_BDP] = {
604*4882a593Smuzhiyun .name = "bdp",
605*4882a593Smuzhiyun .sta_mask = PWR_STATUS_BDP,
606*4882a593Smuzhiyun .ctl_offs = SPM_BDP_PWR_CON,
607*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
608*4882a593Smuzhiyun .clk_id = {CLK_NONE},
609*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
610*4882a593Smuzhiyun },
611*4882a593Smuzhiyun [MT2701_POWER_DOMAIN_ETH] = {
612*4882a593Smuzhiyun .name = "eth",
613*4882a593Smuzhiyun .sta_mask = PWR_STATUS_ETH,
614*4882a593Smuzhiyun .ctl_offs = SPM_ETH_PWR_CON,
615*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
616*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
617*4882a593Smuzhiyun .clk_id = {CLK_ETHIF},
618*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
619*4882a593Smuzhiyun },
620*4882a593Smuzhiyun [MT2701_POWER_DOMAIN_HIF] = {
621*4882a593Smuzhiyun .name = "hif",
622*4882a593Smuzhiyun .sta_mask = PWR_STATUS_HIF,
623*4882a593Smuzhiyun .ctl_offs = SPM_HIF_PWR_CON,
624*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
625*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
626*4882a593Smuzhiyun .clk_id = {CLK_ETHIF},
627*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
628*4882a593Smuzhiyun },
629*4882a593Smuzhiyun [MT2701_POWER_DOMAIN_IFR_MSC] = {
630*4882a593Smuzhiyun .name = "ifr_msc",
631*4882a593Smuzhiyun .sta_mask = PWR_STATUS_IFR_MSC,
632*4882a593Smuzhiyun .ctl_offs = SPM_IFR_MSC_PWR_CON,
633*4882a593Smuzhiyun .clk_id = {CLK_NONE},
634*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
635*4882a593Smuzhiyun },
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /*
639*4882a593Smuzhiyun * MT2712 power domain support
640*4882a593Smuzhiyun */
641*4882a593Smuzhiyun static const struct scp_domain_data scp_domain_data_mt2712[] = {
642*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_MM] = {
643*4882a593Smuzhiyun .name = "mm",
644*4882a593Smuzhiyun .sta_mask = PWR_STATUS_DISP,
645*4882a593Smuzhiyun .ctl_offs = SPM_DIS_PWR_CON,
646*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(8, 8),
647*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(12, 12),
648*4882a593Smuzhiyun .clk_id = {CLK_MM},
649*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
650*4882a593Smuzhiyun },
651*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_VDEC] = {
652*4882a593Smuzhiyun .name = "vdec",
653*4882a593Smuzhiyun .sta_mask = PWR_STATUS_VDEC,
654*4882a593Smuzhiyun .ctl_offs = SPM_VDE_PWR_CON,
655*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(8, 8),
656*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(12, 12),
657*4882a593Smuzhiyun .clk_id = {CLK_MM, CLK_VDEC},
658*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
659*4882a593Smuzhiyun },
660*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_VENC] = {
661*4882a593Smuzhiyun .name = "venc",
662*4882a593Smuzhiyun .sta_mask = PWR_STATUS_VENC,
663*4882a593Smuzhiyun .ctl_offs = SPM_VEN_PWR_CON,
664*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
665*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
666*4882a593Smuzhiyun .clk_id = {CLK_MM, CLK_VENC, CLK_JPGDEC},
667*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
668*4882a593Smuzhiyun },
669*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_ISP] = {
670*4882a593Smuzhiyun .name = "isp",
671*4882a593Smuzhiyun .sta_mask = PWR_STATUS_ISP,
672*4882a593Smuzhiyun .ctl_offs = SPM_ISP_PWR_CON,
673*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
674*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(13, 12),
675*4882a593Smuzhiyun .clk_id = {CLK_MM},
676*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
677*4882a593Smuzhiyun },
678*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_AUDIO] = {
679*4882a593Smuzhiyun .name = "audio",
680*4882a593Smuzhiyun .sta_mask = PWR_STATUS_AUDIO,
681*4882a593Smuzhiyun .ctl_offs = SPM_AUDIO_PWR_CON,
682*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
683*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
684*4882a593Smuzhiyun .clk_id = {CLK_AUDIO},
685*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
686*4882a593Smuzhiyun },
687*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_USB] = {
688*4882a593Smuzhiyun .name = "usb",
689*4882a593Smuzhiyun .sta_mask = PWR_STATUS_USB,
690*4882a593Smuzhiyun .ctl_offs = SPM_USB_PWR_CON,
691*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(10, 8),
692*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(14, 12),
693*4882a593Smuzhiyun .clk_id = {CLK_NONE},
694*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
695*4882a593Smuzhiyun },
696*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_USB2] = {
697*4882a593Smuzhiyun .name = "usb2",
698*4882a593Smuzhiyun .sta_mask = PWR_STATUS_USB2,
699*4882a593Smuzhiyun .ctl_offs = SPM_USB2_PWR_CON,
700*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(10, 8),
701*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(14, 12),
702*4882a593Smuzhiyun .clk_id = {CLK_NONE},
703*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
704*4882a593Smuzhiyun },
705*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_MFG] = {
706*4882a593Smuzhiyun .name = "mfg",
707*4882a593Smuzhiyun .sta_mask = PWR_STATUS_MFG,
708*4882a593Smuzhiyun .ctl_offs = SPM_MFG_PWR_CON,
709*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(8, 8),
710*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(16, 16),
711*4882a593Smuzhiyun .clk_id = {CLK_MFG},
712*4882a593Smuzhiyun .bus_prot_mask = BIT(14) | BIT(21) | BIT(23),
713*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
714*4882a593Smuzhiyun },
715*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_MFG_SC1] = {
716*4882a593Smuzhiyun .name = "mfg_sc1",
717*4882a593Smuzhiyun .sta_mask = BIT(22),
718*4882a593Smuzhiyun .ctl_offs = 0x02c0,
719*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(8, 8),
720*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(16, 16),
721*4882a593Smuzhiyun .clk_id = {CLK_NONE},
722*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
723*4882a593Smuzhiyun },
724*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_MFG_SC2] = {
725*4882a593Smuzhiyun .name = "mfg_sc2",
726*4882a593Smuzhiyun .sta_mask = BIT(23),
727*4882a593Smuzhiyun .ctl_offs = 0x02c4,
728*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(8, 8),
729*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(16, 16),
730*4882a593Smuzhiyun .clk_id = {CLK_NONE},
731*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
732*4882a593Smuzhiyun },
733*4882a593Smuzhiyun [MT2712_POWER_DOMAIN_MFG_SC3] = {
734*4882a593Smuzhiyun .name = "mfg_sc3",
735*4882a593Smuzhiyun .sta_mask = BIT(30),
736*4882a593Smuzhiyun .ctl_offs = 0x01f8,
737*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(8, 8),
738*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(16, 16),
739*4882a593Smuzhiyun .clk_id = {CLK_NONE},
740*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
741*4882a593Smuzhiyun },
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun static const struct scp_subdomain scp_subdomain_mt2712[] = {
745*4882a593Smuzhiyun {MT2712_POWER_DOMAIN_MM, MT2712_POWER_DOMAIN_VDEC},
746*4882a593Smuzhiyun {MT2712_POWER_DOMAIN_MM, MT2712_POWER_DOMAIN_VENC},
747*4882a593Smuzhiyun {MT2712_POWER_DOMAIN_MM, MT2712_POWER_DOMAIN_ISP},
748*4882a593Smuzhiyun {MT2712_POWER_DOMAIN_MFG, MT2712_POWER_DOMAIN_MFG_SC1},
749*4882a593Smuzhiyun {MT2712_POWER_DOMAIN_MFG_SC1, MT2712_POWER_DOMAIN_MFG_SC2},
750*4882a593Smuzhiyun {MT2712_POWER_DOMAIN_MFG_SC2, MT2712_POWER_DOMAIN_MFG_SC3},
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /*
754*4882a593Smuzhiyun * MT6797 power domain support
755*4882a593Smuzhiyun */
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun static const struct scp_domain_data scp_domain_data_mt6797[] = {
758*4882a593Smuzhiyun [MT6797_POWER_DOMAIN_VDEC] = {
759*4882a593Smuzhiyun .name = "vdec",
760*4882a593Smuzhiyun .sta_mask = BIT(7),
761*4882a593Smuzhiyun .ctl_offs = 0x300,
762*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(8, 8),
763*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(12, 12),
764*4882a593Smuzhiyun .clk_id = {CLK_VDEC},
765*4882a593Smuzhiyun },
766*4882a593Smuzhiyun [MT6797_POWER_DOMAIN_VENC] = {
767*4882a593Smuzhiyun .name = "venc",
768*4882a593Smuzhiyun .sta_mask = BIT(21),
769*4882a593Smuzhiyun .ctl_offs = 0x304,
770*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
771*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
772*4882a593Smuzhiyun .clk_id = {CLK_NONE},
773*4882a593Smuzhiyun },
774*4882a593Smuzhiyun [MT6797_POWER_DOMAIN_ISP] = {
775*4882a593Smuzhiyun .name = "isp",
776*4882a593Smuzhiyun .sta_mask = BIT(5),
777*4882a593Smuzhiyun .ctl_offs = 0x308,
778*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(9, 8),
779*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(13, 12),
780*4882a593Smuzhiyun .clk_id = {CLK_NONE},
781*4882a593Smuzhiyun },
782*4882a593Smuzhiyun [MT6797_POWER_DOMAIN_MM] = {
783*4882a593Smuzhiyun .name = "mm",
784*4882a593Smuzhiyun .sta_mask = BIT(3),
785*4882a593Smuzhiyun .ctl_offs = 0x30C,
786*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(8, 8),
787*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(12, 12),
788*4882a593Smuzhiyun .clk_id = {CLK_MM},
789*4882a593Smuzhiyun .bus_prot_mask = (BIT(1) | BIT(2)),
790*4882a593Smuzhiyun },
791*4882a593Smuzhiyun [MT6797_POWER_DOMAIN_AUDIO] = {
792*4882a593Smuzhiyun .name = "audio",
793*4882a593Smuzhiyun .sta_mask = BIT(24),
794*4882a593Smuzhiyun .ctl_offs = 0x314,
795*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
796*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
797*4882a593Smuzhiyun .clk_id = {CLK_NONE},
798*4882a593Smuzhiyun },
799*4882a593Smuzhiyun [MT6797_POWER_DOMAIN_MFG_ASYNC] = {
800*4882a593Smuzhiyun .name = "mfg_async",
801*4882a593Smuzhiyun .sta_mask = BIT(13),
802*4882a593Smuzhiyun .ctl_offs = 0x334,
803*4882a593Smuzhiyun .sram_pdn_bits = 0,
804*4882a593Smuzhiyun .sram_pdn_ack_bits = 0,
805*4882a593Smuzhiyun .clk_id = {CLK_MFG},
806*4882a593Smuzhiyun },
807*4882a593Smuzhiyun [MT6797_POWER_DOMAIN_MJC] = {
808*4882a593Smuzhiyun .name = "mjc",
809*4882a593Smuzhiyun .sta_mask = BIT(20),
810*4882a593Smuzhiyun .ctl_offs = 0x310,
811*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(8, 8),
812*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(12, 12),
813*4882a593Smuzhiyun .clk_id = {CLK_NONE},
814*4882a593Smuzhiyun },
815*4882a593Smuzhiyun };
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun #define SPM_PWR_STATUS_MT6797 0x0180
818*4882a593Smuzhiyun #define SPM_PWR_STATUS_2ND_MT6797 0x0184
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun static const struct scp_subdomain scp_subdomain_mt6797[] = {
821*4882a593Smuzhiyun {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VDEC},
822*4882a593Smuzhiyun {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_ISP},
823*4882a593Smuzhiyun {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VENC},
824*4882a593Smuzhiyun {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_MJC},
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /*
828*4882a593Smuzhiyun * MT7622 power domain support
829*4882a593Smuzhiyun */
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun static const struct scp_domain_data scp_domain_data_mt7622[] = {
832*4882a593Smuzhiyun [MT7622_POWER_DOMAIN_ETHSYS] = {
833*4882a593Smuzhiyun .name = "ethsys",
834*4882a593Smuzhiyun .sta_mask = PWR_STATUS_ETHSYS,
835*4882a593Smuzhiyun .ctl_offs = SPM_ETHSYS_PWR_CON,
836*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
837*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
838*4882a593Smuzhiyun .clk_id = {CLK_NONE},
839*4882a593Smuzhiyun .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_ETHSYS,
840*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
841*4882a593Smuzhiyun },
842*4882a593Smuzhiyun [MT7622_POWER_DOMAIN_HIF0] = {
843*4882a593Smuzhiyun .name = "hif0",
844*4882a593Smuzhiyun .sta_mask = PWR_STATUS_HIF0,
845*4882a593Smuzhiyun .ctl_offs = SPM_HIF0_PWR_CON,
846*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
847*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
848*4882a593Smuzhiyun .clk_id = {CLK_HIFSEL},
849*4882a593Smuzhiyun .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF0,
850*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
851*4882a593Smuzhiyun },
852*4882a593Smuzhiyun [MT7622_POWER_DOMAIN_HIF1] = {
853*4882a593Smuzhiyun .name = "hif1",
854*4882a593Smuzhiyun .sta_mask = PWR_STATUS_HIF1,
855*4882a593Smuzhiyun .ctl_offs = SPM_HIF1_PWR_CON,
856*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
857*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
858*4882a593Smuzhiyun .clk_id = {CLK_HIFSEL},
859*4882a593Smuzhiyun .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF1,
860*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
861*4882a593Smuzhiyun },
862*4882a593Smuzhiyun [MT7622_POWER_DOMAIN_WB] = {
863*4882a593Smuzhiyun .name = "wb",
864*4882a593Smuzhiyun .sta_mask = PWR_STATUS_WB,
865*4882a593Smuzhiyun .ctl_offs = SPM_WB_PWR_CON,
866*4882a593Smuzhiyun .sram_pdn_bits = 0,
867*4882a593Smuzhiyun .sram_pdn_ack_bits = 0,
868*4882a593Smuzhiyun .clk_id = {CLK_NONE},
869*4882a593Smuzhiyun .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_WB,
870*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP | MTK_SCPD_FWAIT_SRAM,
871*4882a593Smuzhiyun },
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /*
875*4882a593Smuzhiyun * MT7623A power domain support
876*4882a593Smuzhiyun */
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun static const struct scp_domain_data scp_domain_data_mt7623a[] = {
879*4882a593Smuzhiyun [MT7623A_POWER_DOMAIN_CONN] = {
880*4882a593Smuzhiyun .name = "conn",
881*4882a593Smuzhiyun .sta_mask = PWR_STATUS_CONN,
882*4882a593Smuzhiyun .ctl_offs = SPM_CONN_PWR_CON,
883*4882a593Smuzhiyun .bus_prot_mask = MT2701_TOP_AXI_PROT_EN_CONN_M |
884*4882a593Smuzhiyun MT2701_TOP_AXI_PROT_EN_CONN_S,
885*4882a593Smuzhiyun .clk_id = {CLK_NONE},
886*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
887*4882a593Smuzhiyun },
888*4882a593Smuzhiyun [MT7623A_POWER_DOMAIN_ETH] = {
889*4882a593Smuzhiyun .name = "eth",
890*4882a593Smuzhiyun .sta_mask = PWR_STATUS_ETH,
891*4882a593Smuzhiyun .ctl_offs = SPM_ETH_PWR_CON,
892*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
893*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
894*4882a593Smuzhiyun .clk_id = {CLK_ETHIF},
895*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
896*4882a593Smuzhiyun },
897*4882a593Smuzhiyun [MT7623A_POWER_DOMAIN_HIF] = {
898*4882a593Smuzhiyun .name = "hif",
899*4882a593Smuzhiyun .sta_mask = PWR_STATUS_HIF,
900*4882a593Smuzhiyun .ctl_offs = SPM_HIF_PWR_CON,
901*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
902*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
903*4882a593Smuzhiyun .clk_id = {CLK_ETHIF},
904*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
905*4882a593Smuzhiyun },
906*4882a593Smuzhiyun [MT7623A_POWER_DOMAIN_IFR_MSC] = {
907*4882a593Smuzhiyun .name = "ifr_msc",
908*4882a593Smuzhiyun .sta_mask = PWR_STATUS_IFR_MSC,
909*4882a593Smuzhiyun .ctl_offs = SPM_IFR_MSC_PWR_CON,
910*4882a593Smuzhiyun .clk_id = {CLK_NONE},
911*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
912*4882a593Smuzhiyun },
913*4882a593Smuzhiyun };
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /*
916*4882a593Smuzhiyun * MT8173 power domain support
917*4882a593Smuzhiyun */
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun static const struct scp_domain_data scp_domain_data_mt8173[] = {
920*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_VDEC] = {
921*4882a593Smuzhiyun .name = "vdec",
922*4882a593Smuzhiyun .sta_mask = PWR_STATUS_VDEC,
923*4882a593Smuzhiyun .ctl_offs = SPM_VDE_PWR_CON,
924*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
925*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(12, 12),
926*4882a593Smuzhiyun .clk_id = {CLK_MM},
927*4882a593Smuzhiyun },
928*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_VENC] = {
929*4882a593Smuzhiyun .name = "venc",
930*4882a593Smuzhiyun .sta_mask = PWR_STATUS_VENC,
931*4882a593Smuzhiyun .ctl_offs = SPM_VEN_PWR_CON,
932*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
933*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
934*4882a593Smuzhiyun .clk_id = {CLK_MM, CLK_VENC},
935*4882a593Smuzhiyun },
936*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_ISP] = {
937*4882a593Smuzhiyun .name = "isp",
938*4882a593Smuzhiyun .sta_mask = PWR_STATUS_ISP,
939*4882a593Smuzhiyun .ctl_offs = SPM_ISP_PWR_CON,
940*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
941*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(13, 12),
942*4882a593Smuzhiyun .clk_id = {CLK_MM},
943*4882a593Smuzhiyun },
944*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_MM] = {
945*4882a593Smuzhiyun .name = "mm",
946*4882a593Smuzhiyun .sta_mask = PWR_STATUS_DISP,
947*4882a593Smuzhiyun .ctl_offs = SPM_DIS_PWR_CON,
948*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
949*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(12, 12),
950*4882a593Smuzhiyun .clk_id = {CLK_MM},
951*4882a593Smuzhiyun .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MM_M0 |
952*4882a593Smuzhiyun MT8173_TOP_AXI_PROT_EN_MM_M1,
953*4882a593Smuzhiyun },
954*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_VENC_LT] = {
955*4882a593Smuzhiyun .name = "venc_lt",
956*4882a593Smuzhiyun .sta_mask = PWR_STATUS_VENC_LT,
957*4882a593Smuzhiyun .ctl_offs = SPM_VEN2_PWR_CON,
958*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
959*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
960*4882a593Smuzhiyun .clk_id = {CLK_MM, CLK_VENC_LT},
961*4882a593Smuzhiyun },
962*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_AUDIO] = {
963*4882a593Smuzhiyun .name = "audio",
964*4882a593Smuzhiyun .sta_mask = PWR_STATUS_AUDIO,
965*4882a593Smuzhiyun .ctl_offs = SPM_AUDIO_PWR_CON,
966*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
967*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
968*4882a593Smuzhiyun .clk_id = {CLK_NONE},
969*4882a593Smuzhiyun },
970*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_USB] = {
971*4882a593Smuzhiyun .name = "usb",
972*4882a593Smuzhiyun .sta_mask = PWR_STATUS_USB,
973*4882a593Smuzhiyun .ctl_offs = SPM_USB_PWR_CON,
974*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
975*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(15, 12),
976*4882a593Smuzhiyun .clk_id = {CLK_NONE},
977*4882a593Smuzhiyun .caps = MTK_SCPD_ACTIVE_WAKEUP,
978*4882a593Smuzhiyun },
979*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_MFG_ASYNC] = {
980*4882a593Smuzhiyun .name = "mfg_async",
981*4882a593Smuzhiyun .sta_mask = PWR_STATUS_MFG_ASYNC,
982*4882a593Smuzhiyun .ctl_offs = SPM_MFG_ASYNC_PWR_CON,
983*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
984*4882a593Smuzhiyun .sram_pdn_ack_bits = 0,
985*4882a593Smuzhiyun .clk_id = {CLK_MFG},
986*4882a593Smuzhiyun },
987*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_MFG_2D] = {
988*4882a593Smuzhiyun .name = "mfg_2d",
989*4882a593Smuzhiyun .sta_mask = PWR_STATUS_MFG_2D,
990*4882a593Smuzhiyun .ctl_offs = SPM_MFG_2D_PWR_CON,
991*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(11, 8),
992*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(13, 12),
993*4882a593Smuzhiyun .clk_id = {CLK_NONE},
994*4882a593Smuzhiyun },
995*4882a593Smuzhiyun [MT8173_POWER_DOMAIN_MFG] = {
996*4882a593Smuzhiyun .name = "mfg",
997*4882a593Smuzhiyun .sta_mask = PWR_STATUS_MFG,
998*4882a593Smuzhiyun .ctl_offs = SPM_MFG_PWR_CON,
999*4882a593Smuzhiyun .sram_pdn_bits = GENMASK(13, 8),
1000*4882a593Smuzhiyun .sram_pdn_ack_bits = GENMASK(21, 16),
1001*4882a593Smuzhiyun .clk_id = {CLK_NONE},
1002*4882a593Smuzhiyun .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MFG_S |
1003*4882a593Smuzhiyun MT8173_TOP_AXI_PROT_EN_MFG_M0 |
1004*4882a593Smuzhiyun MT8173_TOP_AXI_PROT_EN_MFG_M1 |
1005*4882a593Smuzhiyun MT8173_TOP_AXI_PROT_EN_MFG_SNOOP_OUT,
1006*4882a593Smuzhiyun },
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static const struct scp_subdomain scp_subdomain_mt8173[] = {
1010*4882a593Smuzhiyun {MT8173_POWER_DOMAIN_MFG_ASYNC, MT8173_POWER_DOMAIN_MFG_2D},
1011*4882a593Smuzhiyun {MT8173_POWER_DOMAIN_MFG_2D, MT8173_POWER_DOMAIN_MFG},
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun static const struct scp_soc_data mt2701_data = {
1015*4882a593Smuzhiyun .domains = scp_domain_data_mt2701,
1016*4882a593Smuzhiyun .num_domains = ARRAY_SIZE(scp_domain_data_mt2701),
1017*4882a593Smuzhiyun .regs = {
1018*4882a593Smuzhiyun .pwr_sta_offs = SPM_PWR_STATUS,
1019*4882a593Smuzhiyun .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
1020*4882a593Smuzhiyun },
1021*4882a593Smuzhiyun .bus_prot_reg_update = true,
1022*4882a593Smuzhiyun };
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun static const struct scp_soc_data mt2712_data = {
1025*4882a593Smuzhiyun .domains = scp_domain_data_mt2712,
1026*4882a593Smuzhiyun .num_domains = ARRAY_SIZE(scp_domain_data_mt2712),
1027*4882a593Smuzhiyun .subdomains = scp_subdomain_mt2712,
1028*4882a593Smuzhiyun .num_subdomains = ARRAY_SIZE(scp_subdomain_mt2712),
1029*4882a593Smuzhiyun .regs = {
1030*4882a593Smuzhiyun .pwr_sta_offs = SPM_PWR_STATUS,
1031*4882a593Smuzhiyun .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
1032*4882a593Smuzhiyun },
1033*4882a593Smuzhiyun .bus_prot_reg_update = false,
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun static const struct scp_soc_data mt6797_data = {
1037*4882a593Smuzhiyun .domains = scp_domain_data_mt6797,
1038*4882a593Smuzhiyun .num_domains = ARRAY_SIZE(scp_domain_data_mt6797),
1039*4882a593Smuzhiyun .subdomains = scp_subdomain_mt6797,
1040*4882a593Smuzhiyun .num_subdomains = ARRAY_SIZE(scp_subdomain_mt6797),
1041*4882a593Smuzhiyun .regs = {
1042*4882a593Smuzhiyun .pwr_sta_offs = SPM_PWR_STATUS_MT6797,
1043*4882a593Smuzhiyun .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND_MT6797
1044*4882a593Smuzhiyun },
1045*4882a593Smuzhiyun .bus_prot_reg_update = true,
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun static const struct scp_soc_data mt7622_data = {
1049*4882a593Smuzhiyun .domains = scp_domain_data_mt7622,
1050*4882a593Smuzhiyun .num_domains = ARRAY_SIZE(scp_domain_data_mt7622),
1051*4882a593Smuzhiyun .regs = {
1052*4882a593Smuzhiyun .pwr_sta_offs = SPM_PWR_STATUS,
1053*4882a593Smuzhiyun .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
1054*4882a593Smuzhiyun },
1055*4882a593Smuzhiyun .bus_prot_reg_update = true,
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun static const struct scp_soc_data mt7623a_data = {
1059*4882a593Smuzhiyun .domains = scp_domain_data_mt7623a,
1060*4882a593Smuzhiyun .num_domains = ARRAY_SIZE(scp_domain_data_mt7623a),
1061*4882a593Smuzhiyun .regs = {
1062*4882a593Smuzhiyun .pwr_sta_offs = SPM_PWR_STATUS,
1063*4882a593Smuzhiyun .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
1064*4882a593Smuzhiyun },
1065*4882a593Smuzhiyun .bus_prot_reg_update = true,
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun static const struct scp_soc_data mt8173_data = {
1069*4882a593Smuzhiyun .domains = scp_domain_data_mt8173,
1070*4882a593Smuzhiyun .num_domains = ARRAY_SIZE(scp_domain_data_mt8173),
1071*4882a593Smuzhiyun .subdomains = scp_subdomain_mt8173,
1072*4882a593Smuzhiyun .num_subdomains = ARRAY_SIZE(scp_subdomain_mt8173),
1073*4882a593Smuzhiyun .regs = {
1074*4882a593Smuzhiyun .pwr_sta_offs = SPM_PWR_STATUS,
1075*4882a593Smuzhiyun .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
1076*4882a593Smuzhiyun },
1077*4882a593Smuzhiyun .bus_prot_reg_update = true,
1078*4882a593Smuzhiyun };
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /*
1081*4882a593Smuzhiyun * scpsys driver init
1082*4882a593Smuzhiyun */
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun static const struct of_device_id of_scpsys_match_tbl[] = {
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun .compatible = "mediatek,mt2701-scpsys",
1087*4882a593Smuzhiyun .data = &mt2701_data,
1088*4882a593Smuzhiyun }, {
1089*4882a593Smuzhiyun .compatible = "mediatek,mt2712-scpsys",
1090*4882a593Smuzhiyun .data = &mt2712_data,
1091*4882a593Smuzhiyun }, {
1092*4882a593Smuzhiyun .compatible = "mediatek,mt6797-scpsys",
1093*4882a593Smuzhiyun .data = &mt6797_data,
1094*4882a593Smuzhiyun }, {
1095*4882a593Smuzhiyun .compatible = "mediatek,mt7622-scpsys",
1096*4882a593Smuzhiyun .data = &mt7622_data,
1097*4882a593Smuzhiyun }, {
1098*4882a593Smuzhiyun .compatible = "mediatek,mt7623a-scpsys",
1099*4882a593Smuzhiyun .data = &mt7623a_data,
1100*4882a593Smuzhiyun }, {
1101*4882a593Smuzhiyun .compatible = "mediatek,mt8173-scpsys",
1102*4882a593Smuzhiyun .data = &mt8173_data,
1103*4882a593Smuzhiyun }, {
1104*4882a593Smuzhiyun /* sentinel */
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun };
1107*4882a593Smuzhiyun
scpsys_probe(struct platform_device * pdev)1108*4882a593Smuzhiyun static int scpsys_probe(struct platform_device *pdev)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun const struct scp_subdomain *sd;
1111*4882a593Smuzhiyun const struct scp_soc_data *soc;
1112*4882a593Smuzhiyun struct scp *scp;
1113*4882a593Smuzhiyun struct genpd_onecell_data *pd_data;
1114*4882a593Smuzhiyun int i, ret;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun soc = of_device_get_match_data(&pdev->dev);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun scp = init_scp(pdev, soc->domains, soc->num_domains, &soc->regs,
1119*4882a593Smuzhiyun soc->bus_prot_reg_update);
1120*4882a593Smuzhiyun if (IS_ERR(scp))
1121*4882a593Smuzhiyun return PTR_ERR(scp);
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun mtk_register_power_domains(pdev, scp, soc->num_domains);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun pd_data = &scp->pd_data;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun for (i = 0, sd = soc->subdomains; i < soc->num_subdomains; i++, sd++) {
1128*4882a593Smuzhiyun ret = pm_genpd_add_subdomain(pd_data->domains[sd->origin],
1129*4882a593Smuzhiyun pd_data->domains[sd->subdomain]);
1130*4882a593Smuzhiyun if (ret && IS_ENABLED(CONFIG_PM))
1131*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to add subdomain: %d\n",
1132*4882a593Smuzhiyun ret);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun return 0;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun static struct platform_driver scpsys_drv = {
1139*4882a593Smuzhiyun .probe = scpsys_probe,
1140*4882a593Smuzhiyun .driver = {
1141*4882a593Smuzhiyun .name = "mtk-scpsys",
1142*4882a593Smuzhiyun .suppress_bind_attrs = true,
1143*4882a593Smuzhiyun .owner = THIS_MODULE,
1144*4882a593Smuzhiyun .of_match_table = of_match_ptr(of_scpsys_match_tbl),
1145*4882a593Smuzhiyun },
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun builtin_platform_driver(scpsys_drv);
1148