xref: /OK3568_Linux_fs/kernel/drivers/soc/mediatek/mtk-mmsys.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: James Liao <jamesjj.liao@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/soc/mediatek/mtk-mmsys.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_OVL0_MOUT_EN	0x040
14*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_OVL1_MOUT_EN	0x044
15*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_OD_MOUT_EN		0x048
16*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_GAMMA_MOUT_EN	0x04c
17*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_UFOE_MOUT_EN	0x050
18*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_COLOR0_SEL_IN	0x084
19*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_COLOR1_SEL_IN	0x088
20*4882a593Smuzhiyun #define DISP_REG_CONFIG_DSIE_SEL_IN		0x0a4
21*4882a593Smuzhiyun #define DISP_REG_CONFIG_DSIO_SEL_IN		0x0a8
22*4882a593Smuzhiyun #define DISP_REG_CONFIG_DPI_SEL_IN		0x0ac
23*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_RDMA2_SOUT		0x0b8
24*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN	0x0c4
25*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN	0x0c8
26*4882a593Smuzhiyun #define DISP_REG_CONFIG_MMSYS_CG_CON0		0x100
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DISP_REG_CONFIG_DISP_OVL_MOUT_EN	0x030
29*4882a593Smuzhiyun #define DISP_REG_CONFIG_OUT_SEL			0x04c
30*4882a593Smuzhiyun #define DISP_REG_CONFIG_DSI_SEL			0x050
31*4882a593Smuzhiyun #define DISP_REG_CONFIG_DPI_SEL			0x064
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define OVL0_MOUT_EN_COLOR0			0x1
34*4882a593Smuzhiyun #define OD_MOUT_EN_RDMA0			0x1
35*4882a593Smuzhiyun #define OD1_MOUT_EN_RDMA1			BIT(16)
36*4882a593Smuzhiyun #define UFOE_MOUT_EN_DSI0			0x1
37*4882a593Smuzhiyun #define COLOR0_SEL_IN_OVL0			0x1
38*4882a593Smuzhiyun #define OVL1_MOUT_EN_COLOR1			0x1
39*4882a593Smuzhiyun #define GAMMA_MOUT_EN_RDMA1			0x1
40*4882a593Smuzhiyun #define RDMA0_SOUT_DPI0				0x2
41*4882a593Smuzhiyun #define RDMA0_SOUT_DPI1				0x3
42*4882a593Smuzhiyun #define RDMA0_SOUT_DSI1				0x1
43*4882a593Smuzhiyun #define RDMA0_SOUT_DSI2				0x4
44*4882a593Smuzhiyun #define RDMA0_SOUT_DSI3				0x5
45*4882a593Smuzhiyun #define RDMA1_SOUT_DPI0				0x2
46*4882a593Smuzhiyun #define RDMA1_SOUT_DPI1				0x3
47*4882a593Smuzhiyun #define RDMA1_SOUT_DSI1				0x1
48*4882a593Smuzhiyun #define RDMA1_SOUT_DSI2				0x4
49*4882a593Smuzhiyun #define RDMA1_SOUT_DSI3				0x5
50*4882a593Smuzhiyun #define RDMA2_SOUT_DPI0				0x2
51*4882a593Smuzhiyun #define RDMA2_SOUT_DPI1				0x3
52*4882a593Smuzhiyun #define RDMA2_SOUT_DSI1				0x1
53*4882a593Smuzhiyun #define RDMA2_SOUT_DSI2				0x4
54*4882a593Smuzhiyun #define RDMA2_SOUT_DSI3				0x5
55*4882a593Smuzhiyun #define DPI0_SEL_IN_RDMA1			0x1
56*4882a593Smuzhiyun #define DPI0_SEL_IN_RDMA2			0x3
57*4882a593Smuzhiyun #define DPI1_SEL_IN_RDMA1			(0x1 << 8)
58*4882a593Smuzhiyun #define DPI1_SEL_IN_RDMA2			(0x3 << 8)
59*4882a593Smuzhiyun #define DSI0_SEL_IN_RDMA1			0x1
60*4882a593Smuzhiyun #define DSI0_SEL_IN_RDMA2			0x4
61*4882a593Smuzhiyun #define DSI1_SEL_IN_RDMA1			0x1
62*4882a593Smuzhiyun #define DSI1_SEL_IN_RDMA2			0x4
63*4882a593Smuzhiyun #define DSI2_SEL_IN_RDMA1			(0x1 << 16)
64*4882a593Smuzhiyun #define DSI2_SEL_IN_RDMA2			(0x4 << 16)
65*4882a593Smuzhiyun #define DSI3_SEL_IN_RDMA1			(0x1 << 16)
66*4882a593Smuzhiyun #define DSI3_SEL_IN_RDMA2			(0x4 << 16)
67*4882a593Smuzhiyun #define COLOR1_SEL_IN_OVL1			0x1
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define OVL_MOUT_EN_RDMA			0x1
70*4882a593Smuzhiyun #define BLS_TO_DSI_RDMA1_TO_DPI1		0x8
71*4882a593Smuzhiyun #define BLS_TO_DPI_RDMA1_TO_DSI			0x2
72*4882a593Smuzhiyun #define DSI_SEL_IN_BLS				0x0
73*4882a593Smuzhiyun #define DPI_SEL_IN_BLS				0x0
74*4882a593Smuzhiyun #define DSI_SEL_IN_RDMA				0x1
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun struct mtk_mmsys_driver_data {
77*4882a593Smuzhiyun 	const char *clk_driver;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const struct mtk_mmsys_driver_data mt2701_mmsys_driver_data = {
81*4882a593Smuzhiyun 	.clk_driver = "clk-mt2701-mm",
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static const struct mtk_mmsys_driver_data mt2712_mmsys_driver_data = {
85*4882a593Smuzhiyun 	.clk_driver = "clk-mt2712-mm",
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static const struct mtk_mmsys_driver_data mt6779_mmsys_driver_data = {
89*4882a593Smuzhiyun 	.clk_driver = "clk-mt6779-mm",
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct mtk_mmsys_driver_data mt6797_mmsys_driver_data = {
93*4882a593Smuzhiyun 	.clk_driver = "clk-mt6797-mm",
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const struct mtk_mmsys_driver_data mt8173_mmsys_driver_data = {
97*4882a593Smuzhiyun 	.clk_driver = "clk-mt8173-mm",
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static const struct mtk_mmsys_driver_data mt8183_mmsys_driver_data = {
101*4882a593Smuzhiyun 	.clk_driver = "clk-mt8183-mm",
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
mtk_mmsys_ddp_mout_en(enum mtk_ddp_comp_id cur,enum mtk_ddp_comp_id next,unsigned int * addr)104*4882a593Smuzhiyun static unsigned int mtk_mmsys_ddp_mout_en(enum mtk_ddp_comp_id cur,
105*4882a593Smuzhiyun 					  enum mtk_ddp_comp_id next,
106*4882a593Smuzhiyun 					  unsigned int *addr)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	unsigned int value;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (cur == DDP_COMPONENT_OVL0 && next == DDP_COMPONENT_COLOR0) {
111*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_OVL0_MOUT_EN;
112*4882a593Smuzhiyun 		value = OVL0_MOUT_EN_COLOR0;
113*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_OVL0 && next == DDP_COMPONENT_RDMA0) {
114*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_OVL_MOUT_EN;
115*4882a593Smuzhiyun 		value = OVL_MOUT_EN_RDMA;
116*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_OD0 && next == DDP_COMPONENT_RDMA0) {
117*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_OD_MOUT_EN;
118*4882a593Smuzhiyun 		value = OD_MOUT_EN_RDMA0;
119*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_UFOE && next == DDP_COMPONENT_DSI0) {
120*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_UFOE_MOUT_EN;
121*4882a593Smuzhiyun 		value = UFOE_MOUT_EN_DSI0;
122*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) {
123*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_OVL1_MOUT_EN;
124*4882a593Smuzhiyun 		value = OVL1_MOUT_EN_COLOR1;
125*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_GAMMA && next == DDP_COMPONENT_RDMA1) {
126*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_GAMMA_MOUT_EN;
127*4882a593Smuzhiyun 		value = GAMMA_MOUT_EN_RDMA1;
128*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_OD1 && next == DDP_COMPONENT_RDMA1) {
129*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_OD_MOUT_EN;
130*4882a593Smuzhiyun 		value = OD1_MOUT_EN_RDMA1;
131*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA0 && next == DDP_COMPONENT_DPI0) {
132*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN;
133*4882a593Smuzhiyun 		value = RDMA0_SOUT_DPI0;
134*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA0 && next == DDP_COMPONENT_DPI1) {
135*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN;
136*4882a593Smuzhiyun 		value = RDMA0_SOUT_DPI1;
137*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA0 && next == DDP_COMPONENT_DSI1) {
138*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN;
139*4882a593Smuzhiyun 		value = RDMA0_SOUT_DSI1;
140*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA0 && next == DDP_COMPONENT_DSI2) {
141*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN;
142*4882a593Smuzhiyun 		value = RDMA0_SOUT_DSI2;
143*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA0 && next == DDP_COMPONENT_DSI3) {
144*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN;
145*4882a593Smuzhiyun 		value = RDMA0_SOUT_DSI3;
146*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI1) {
147*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN;
148*4882a593Smuzhiyun 		value = RDMA1_SOUT_DSI1;
149*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI2) {
150*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN;
151*4882a593Smuzhiyun 		value = RDMA1_SOUT_DSI2;
152*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI3) {
153*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN;
154*4882a593Smuzhiyun 		value = RDMA1_SOUT_DSI3;
155*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) {
156*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN;
157*4882a593Smuzhiyun 		value = RDMA1_SOUT_DPI0;
158*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) {
159*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN;
160*4882a593Smuzhiyun 		value = RDMA1_SOUT_DPI1;
161*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) {
162*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT;
163*4882a593Smuzhiyun 		value = RDMA2_SOUT_DPI0;
164*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI1) {
165*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT;
166*4882a593Smuzhiyun 		value = RDMA2_SOUT_DPI1;
167*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI1) {
168*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT;
169*4882a593Smuzhiyun 		value = RDMA2_SOUT_DSI1;
170*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) {
171*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT;
172*4882a593Smuzhiyun 		value = RDMA2_SOUT_DSI2;
173*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI3) {
174*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT;
175*4882a593Smuzhiyun 		value = RDMA2_SOUT_DSI3;
176*4882a593Smuzhiyun 	} else {
177*4882a593Smuzhiyun 		value = 0;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	return value;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
mtk_mmsys_ddp_sel_in(enum mtk_ddp_comp_id cur,enum mtk_ddp_comp_id next,unsigned int * addr)183*4882a593Smuzhiyun static unsigned int mtk_mmsys_ddp_sel_in(enum mtk_ddp_comp_id cur,
184*4882a593Smuzhiyun 					 enum mtk_ddp_comp_id next,
185*4882a593Smuzhiyun 					 unsigned int *addr)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	unsigned int value;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (cur == DDP_COMPONENT_OVL0 && next == DDP_COMPONENT_COLOR0) {
190*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_COLOR0_SEL_IN;
191*4882a593Smuzhiyun 		value = COLOR0_SEL_IN_OVL0;
192*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) {
193*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DPI_SEL_IN;
194*4882a593Smuzhiyun 		value = DPI0_SEL_IN_RDMA1;
195*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) {
196*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DPI_SEL_IN;
197*4882a593Smuzhiyun 		value = DPI1_SEL_IN_RDMA1;
198*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI0) {
199*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DSIE_SEL_IN;
200*4882a593Smuzhiyun 		value = DSI0_SEL_IN_RDMA1;
201*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI1) {
202*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DSIO_SEL_IN;
203*4882a593Smuzhiyun 		value = DSI1_SEL_IN_RDMA1;
204*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI2) {
205*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DSIE_SEL_IN;
206*4882a593Smuzhiyun 		value = DSI2_SEL_IN_RDMA1;
207*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI3) {
208*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DSIO_SEL_IN;
209*4882a593Smuzhiyun 		value = DSI3_SEL_IN_RDMA1;
210*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) {
211*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DPI_SEL_IN;
212*4882a593Smuzhiyun 		value = DPI0_SEL_IN_RDMA2;
213*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI1) {
214*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DPI_SEL_IN;
215*4882a593Smuzhiyun 		value = DPI1_SEL_IN_RDMA2;
216*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI0) {
217*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DSIE_SEL_IN;
218*4882a593Smuzhiyun 		value = DSI0_SEL_IN_RDMA2;
219*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI1) {
220*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DSIO_SEL_IN;
221*4882a593Smuzhiyun 		value = DSI1_SEL_IN_RDMA2;
222*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) {
223*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DSIE_SEL_IN;
224*4882a593Smuzhiyun 		value = DSI2_SEL_IN_RDMA2;
225*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI3) {
226*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DSIE_SEL_IN;
227*4882a593Smuzhiyun 		value = DSI3_SEL_IN_RDMA2;
228*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) {
229*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN;
230*4882a593Smuzhiyun 		value = COLOR1_SEL_IN_OVL1;
231*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_BLS && next == DDP_COMPONENT_DSI0) {
232*4882a593Smuzhiyun 		*addr = DISP_REG_CONFIG_DSI_SEL;
233*4882a593Smuzhiyun 		value = DSI_SEL_IN_BLS;
234*4882a593Smuzhiyun 	} else {
235*4882a593Smuzhiyun 		value = 0;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return value;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
mtk_mmsys_ddp_sout_sel(void __iomem * config_regs,enum mtk_ddp_comp_id cur,enum mtk_ddp_comp_id next)241*4882a593Smuzhiyun static void mtk_mmsys_ddp_sout_sel(void __iomem *config_regs,
242*4882a593Smuzhiyun 				   enum mtk_ddp_comp_id cur,
243*4882a593Smuzhiyun 				   enum mtk_ddp_comp_id next)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	if (cur == DDP_COMPONENT_BLS && next == DDP_COMPONENT_DSI0) {
246*4882a593Smuzhiyun 		writel_relaxed(BLS_TO_DSI_RDMA1_TO_DPI1,
247*4882a593Smuzhiyun 			       config_regs + DISP_REG_CONFIG_OUT_SEL);
248*4882a593Smuzhiyun 	} else if (cur == DDP_COMPONENT_BLS && next == DDP_COMPONENT_DPI0) {
249*4882a593Smuzhiyun 		writel_relaxed(BLS_TO_DPI_RDMA1_TO_DSI,
250*4882a593Smuzhiyun 			       config_regs + DISP_REG_CONFIG_OUT_SEL);
251*4882a593Smuzhiyun 		writel_relaxed(DSI_SEL_IN_RDMA,
252*4882a593Smuzhiyun 			       config_regs + DISP_REG_CONFIG_DSI_SEL);
253*4882a593Smuzhiyun 		writel_relaxed(DPI_SEL_IN_BLS,
254*4882a593Smuzhiyun 			       config_regs + DISP_REG_CONFIG_DPI_SEL);
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
mtk_mmsys_ddp_connect(struct device * dev,enum mtk_ddp_comp_id cur,enum mtk_ddp_comp_id next)258*4882a593Smuzhiyun void mtk_mmsys_ddp_connect(struct device *dev,
259*4882a593Smuzhiyun 			   enum mtk_ddp_comp_id cur,
260*4882a593Smuzhiyun 			   enum mtk_ddp_comp_id next)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	void __iomem *config_regs = dev_get_drvdata(dev);
263*4882a593Smuzhiyun 	unsigned int addr, value, reg;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	value = mtk_mmsys_ddp_mout_en(cur, next, &addr);
266*4882a593Smuzhiyun 	if (value) {
267*4882a593Smuzhiyun 		reg = readl_relaxed(config_regs + addr) | value;
268*4882a593Smuzhiyun 		writel_relaxed(reg, config_regs + addr);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	mtk_mmsys_ddp_sout_sel(config_regs, cur, next);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	value = mtk_mmsys_ddp_sel_in(cur, next, &addr);
274*4882a593Smuzhiyun 	if (value) {
275*4882a593Smuzhiyun 		reg = readl_relaxed(config_regs + addr) | value;
276*4882a593Smuzhiyun 		writel_relaxed(reg, config_regs + addr);
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mtk_mmsys_ddp_connect);
280*4882a593Smuzhiyun 
mtk_mmsys_ddp_disconnect(struct device * dev,enum mtk_ddp_comp_id cur,enum mtk_ddp_comp_id next)281*4882a593Smuzhiyun void mtk_mmsys_ddp_disconnect(struct device *dev,
282*4882a593Smuzhiyun 			      enum mtk_ddp_comp_id cur,
283*4882a593Smuzhiyun 			      enum mtk_ddp_comp_id next)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	void __iomem *config_regs = dev_get_drvdata(dev);
286*4882a593Smuzhiyun 	unsigned int addr, value, reg;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	value = mtk_mmsys_ddp_mout_en(cur, next, &addr);
289*4882a593Smuzhiyun 	if (value) {
290*4882a593Smuzhiyun 		reg = readl_relaxed(config_regs + addr) & ~value;
291*4882a593Smuzhiyun 		writel_relaxed(reg, config_regs + addr);
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	value = mtk_mmsys_ddp_sel_in(cur, next, &addr);
295*4882a593Smuzhiyun 	if (value) {
296*4882a593Smuzhiyun 		reg = readl_relaxed(config_regs + addr) & ~value;
297*4882a593Smuzhiyun 		writel_relaxed(reg, config_regs + addr);
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mtk_mmsys_ddp_disconnect);
301*4882a593Smuzhiyun 
mtk_mmsys_probe(struct platform_device * pdev)302*4882a593Smuzhiyun static int mtk_mmsys_probe(struct platform_device *pdev)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	const struct mtk_mmsys_driver_data *data;
305*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
306*4882a593Smuzhiyun 	struct platform_device *clks;
307*4882a593Smuzhiyun 	struct platform_device *drm;
308*4882a593Smuzhiyun 	void __iomem *config_regs;
309*4882a593Smuzhiyun 	struct resource *mem;
310*4882a593Smuzhiyun 	int ret;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
313*4882a593Smuzhiyun 	config_regs = devm_ioremap_resource(dev, mem);
314*4882a593Smuzhiyun 	if (IS_ERR(config_regs)) {
315*4882a593Smuzhiyun 		ret = PTR_ERR(config_regs);
316*4882a593Smuzhiyun 		dev_err(dev, "Failed to ioremap mmsys-config resource: %d\n",
317*4882a593Smuzhiyun 			ret);
318*4882a593Smuzhiyun 		return ret;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	platform_set_drvdata(pdev, config_regs);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	data = of_device_get_match_data(&pdev->dev);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	clks = platform_device_register_data(&pdev->dev, data->clk_driver,
326*4882a593Smuzhiyun 					     PLATFORM_DEVID_AUTO, NULL, 0);
327*4882a593Smuzhiyun 	if (IS_ERR(clks))
328*4882a593Smuzhiyun 		return PTR_ERR(clks);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	drm = platform_device_register_data(&pdev->dev, "mediatek-drm",
331*4882a593Smuzhiyun 					    PLATFORM_DEVID_AUTO, NULL, 0);
332*4882a593Smuzhiyun 	if (IS_ERR(drm)) {
333*4882a593Smuzhiyun 		platform_device_unregister(clks);
334*4882a593Smuzhiyun 		return PTR_ERR(drm);
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const struct of_device_id of_match_mtk_mmsys[] = {
341*4882a593Smuzhiyun 	{
342*4882a593Smuzhiyun 		.compatible = "mediatek,mt2701-mmsys",
343*4882a593Smuzhiyun 		.data = &mt2701_mmsys_driver_data,
344*4882a593Smuzhiyun 	},
345*4882a593Smuzhiyun 	{
346*4882a593Smuzhiyun 		.compatible = "mediatek,mt2712-mmsys",
347*4882a593Smuzhiyun 		.data = &mt2712_mmsys_driver_data,
348*4882a593Smuzhiyun 	},
349*4882a593Smuzhiyun 	{
350*4882a593Smuzhiyun 		.compatible = "mediatek,mt6779-mmsys",
351*4882a593Smuzhiyun 		.data = &mt6779_mmsys_driver_data,
352*4882a593Smuzhiyun 	},
353*4882a593Smuzhiyun 	{
354*4882a593Smuzhiyun 		.compatible = "mediatek,mt6797-mmsys",
355*4882a593Smuzhiyun 		.data = &mt6797_mmsys_driver_data,
356*4882a593Smuzhiyun 	},
357*4882a593Smuzhiyun 	{
358*4882a593Smuzhiyun 		.compatible = "mediatek,mt8173-mmsys",
359*4882a593Smuzhiyun 		.data = &mt8173_mmsys_driver_data,
360*4882a593Smuzhiyun 	},
361*4882a593Smuzhiyun 	{
362*4882a593Smuzhiyun 		.compatible = "mediatek,mt8183-mmsys",
363*4882a593Smuzhiyun 		.data = &mt8183_mmsys_driver_data,
364*4882a593Smuzhiyun 	},
365*4882a593Smuzhiyun 	{ }
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static struct platform_driver mtk_mmsys_drv = {
369*4882a593Smuzhiyun 	.driver = {
370*4882a593Smuzhiyun 		.name = "mtk-mmsys",
371*4882a593Smuzhiyun 		.of_match_table = of_match_mtk_mmsys,
372*4882a593Smuzhiyun 	},
373*4882a593Smuzhiyun 	.probe = mtk_mmsys_probe,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun builtin_platform_driver(mtk_mmsys_drv);
377