1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2019 Christoph Hellwig.
4*4882a593Smuzhiyun * Copyright (c) 2019 Western Digital Corporation or its affiliates.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/types.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/clkdev.h>
12*4882a593Smuzhiyun #include <linux/bitfield.h>
13*4882a593Smuzhiyun #include <asm/soc.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define K210_SYSCTL_CLK0_FREQ 26000000UL
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* Registers base address */
18*4882a593Smuzhiyun #define K210_SYSCTL_SYSCTL_BASE_ADDR 0x50440000ULL
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Registers */
21*4882a593Smuzhiyun #define K210_SYSCTL_PLL0 0x08
22*4882a593Smuzhiyun #define K210_SYSCTL_PLL1 0x0c
23*4882a593Smuzhiyun /* clkr: 4bits, clkf1: 6bits, clkod: 4bits, bwadj: 4bits */
24*4882a593Smuzhiyun #define PLL_RESET (1 << 20)
25*4882a593Smuzhiyun #define PLL_PWR (1 << 21)
26*4882a593Smuzhiyun #define PLL_INTFB (1 << 22)
27*4882a593Smuzhiyun #define PLL_BYPASS (1 << 23)
28*4882a593Smuzhiyun #define PLL_TEST (1 << 24)
29*4882a593Smuzhiyun #define PLL_OUT_EN (1 << 25)
30*4882a593Smuzhiyun #define PLL_TEST_EN (1 << 26)
31*4882a593Smuzhiyun #define K210_SYSCTL_PLL_LOCK 0x18
32*4882a593Smuzhiyun #define PLL0_LOCK1 (1 << 0)
33*4882a593Smuzhiyun #define PLL0_LOCK2 (1 << 1)
34*4882a593Smuzhiyun #define PLL0_SLIP_CLEAR (1 << 2)
35*4882a593Smuzhiyun #define PLL0_TEST_CLK_OUT (1 << 3)
36*4882a593Smuzhiyun #define PLL1_LOCK1 (1 << 8)
37*4882a593Smuzhiyun #define PLL1_LOCK2 (1 << 9)
38*4882a593Smuzhiyun #define PLL1_SLIP_CLEAR (1 << 10)
39*4882a593Smuzhiyun #define PLL1_TEST_CLK_OUT (1 << 11)
40*4882a593Smuzhiyun #define PLL2_LOCK1 (1 << 16)
41*4882a593Smuzhiyun #define PLL2_LOCK2 (1 << 16)
42*4882a593Smuzhiyun #define PLL2_SLIP_CLEAR (1 << 18)
43*4882a593Smuzhiyun #define PLL2_TEST_CLK_OUT (1 << 19)
44*4882a593Smuzhiyun #define K210_SYSCTL_CLKSEL0 0x20
45*4882a593Smuzhiyun #define CLKSEL_ACLK (1 << 0)
46*4882a593Smuzhiyun #define K210_SYSCTL_CLKEN_CENT 0x28
47*4882a593Smuzhiyun #define CLKEN_CPU (1 << 0)
48*4882a593Smuzhiyun #define CLKEN_SRAM0 (1 << 1)
49*4882a593Smuzhiyun #define CLKEN_SRAM1 (1 << 2)
50*4882a593Smuzhiyun #define CLKEN_APB0 (1 << 3)
51*4882a593Smuzhiyun #define CLKEN_APB1 (1 << 4)
52*4882a593Smuzhiyun #define CLKEN_APB2 (1 << 5)
53*4882a593Smuzhiyun #define K210_SYSCTL_CLKEN_PERI 0x2c
54*4882a593Smuzhiyun #define CLKEN_ROM (1 << 0)
55*4882a593Smuzhiyun #define CLKEN_DMA (1 << 1)
56*4882a593Smuzhiyun #define CLKEN_AI (1 << 2)
57*4882a593Smuzhiyun #define CLKEN_DVP (1 << 3)
58*4882a593Smuzhiyun #define CLKEN_FFT (1 << 4)
59*4882a593Smuzhiyun #define CLKEN_GPIO (1 << 5)
60*4882a593Smuzhiyun #define CLKEN_SPI0 (1 << 6)
61*4882a593Smuzhiyun #define CLKEN_SPI1 (1 << 7)
62*4882a593Smuzhiyun #define CLKEN_SPI2 (1 << 8)
63*4882a593Smuzhiyun #define CLKEN_SPI3 (1 << 9)
64*4882a593Smuzhiyun #define CLKEN_I2S0 (1 << 10)
65*4882a593Smuzhiyun #define CLKEN_I2S1 (1 << 11)
66*4882a593Smuzhiyun #define CLKEN_I2S2 (1 << 12)
67*4882a593Smuzhiyun #define CLKEN_I2C0 (1 << 13)
68*4882a593Smuzhiyun #define CLKEN_I2C1 (1 << 14)
69*4882a593Smuzhiyun #define CLKEN_I2C2 (1 << 15)
70*4882a593Smuzhiyun #define CLKEN_UART1 (1 << 16)
71*4882a593Smuzhiyun #define CLKEN_UART2 (1 << 17)
72*4882a593Smuzhiyun #define CLKEN_UART3 (1 << 18)
73*4882a593Smuzhiyun #define CLKEN_AES (1 << 19)
74*4882a593Smuzhiyun #define CLKEN_FPIO (1 << 20)
75*4882a593Smuzhiyun #define CLKEN_TIMER0 (1 << 21)
76*4882a593Smuzhiyun #define CLKEN_TIMER1 (1 << 22)
77*4882a593Smuzhiyun #define CLKEN_TIMER2 (1 << 23)
78*4882a593Smuzhiyun #define CLKEN_WDT0 (1 << 24)
79*4882a593Smuzhiyun #define CLKEN_WDT1 (1 << 25)
80*4882a593Smuzhiyun #define CLKEN_SHA (1 << 26)
81*4882a593Smuzhiyun #define CLKEN_OTP (1 << 27)
82*4882a593Smuzhiyun #define CLKEN_RTC (1 << 29)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun struct k210_sysctl {
85*4882a593Smuzhiyun void __iomem *regs;
86*4882a593Smuzhiyun struct clk_hw hw;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
k210_set_bits(u32 val,void __iomem * reg)89*4882a593Smuzhiyun static void k210_set_bits(u32 val, void __iomem *reg)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun writel(readl(reg) | val, reg);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
k210_clear_bits(u32 val,void __iomem * reg)94*4882a593Smuzhiyun static void k210_clear_bits(u32 val, void __iomem *reg)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun writel(readl(reg) & ~val, reg);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
k210_pll1_enable(void __iomem * regs)99*4882a593Smuzhiyun static void k210_pll1_enable(void __iomem *regs)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun u32 val;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun val = readl(regs + K210_SYSCTL_PLL1);
104*4882a593Smuzhiyun val &= ~GENMASK(19, 0); /* clkr1 = 0 */
105*4882a593Smuzhiyun val |= FIELD_PREP(GENMASK(9, 4), 0x3B); /* clkf1 = 59 */
106*4882a593Smuzhiyun val |= FIELD_PREP(GENMASK(13, 10), 0x3); /* clkod1 = 3 */
107*4882a593Smuzhiyun val |= FIELD_PREP(GENMASK(19, 14), 0x3B); /* bwadj1 = 59 */
108*4882a593Smuzhiyun writel(val, regs + K210_SYSCTL_PLL1);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun k210_clear_bits(PLL_BYPASS, regs + K210_SYSCTL_PLL1);
111*4882a593Smuzhiyun k210_set_bits(PLL_PWR, regs + K210_SYSCTL_PLL1);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * Reset the pll. The magic NOPs come from the Kendryte reference SDK.
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun k210_clear_bits(PLL_RESET, regs + K210_SYSCTL_PLL1);
117*4882a593Smuzhiyun k210_set_bits(PLL_RESET, regs + K210_SYSCTL_PLL1);
118*4882a593Smuzhiyun nop();
119*4882a593Smuzhiyun nop();
120*4882a593Smuzhiyun k210_clear_bits(PLL_RESET, regs + K210_SYSCTL_PLL1);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun for (;;) {
123*4882a593Smuzhiyun val = readl(regs + K210_SYSCTL_PLL_LOCK);
124*4882a593Smuzhiyun if (val & PLL1_LOCK2)
125*4882a593Smuzhiyun break;
126*4882a593Smuzhiyun writel(val | PLL1_SLIP_CLEAR, regs + K210_SYSCTL_PLL_LOCK);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun k210_set_bits(PLL_OUT_EN, regs + K210_SYSCTL_PLL1);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
k210_sysctl_clk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)132*4882a593Smuzhiyun static unsigned long k210_sysctl_clk_recalc_rate(struct clk_hw *hw,
133*4882a593Smuzhiyun unsigned long parent_rate)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct k210_sysctl *s = container_of(hw, struct k210_sysctl, hw);
136*4882a593Smuzhiyun u32 clksel0, pll0;
137*4882a593Smuzhiyun u64 pll0_freq, clkr0, clkf0, clkod0;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * If the clock selector is not set, use the base frequency.
141*4882a593Smuzhiyun * Otherwise, use PLL0 frequency with a frequency divisor.
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun clksel0 = readl(s->regs + K210_SYSCTL_CLKSEL0);
144*4882a593Smuzhiyun if (!(clksel0 & CLKSEL_ACLK))
145*4882a593Smuzhiyun return K210_SYSCTL_CLK0_FREQ;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * Get PLL0 frequency:
149*4882a593Smuzhiyun * freq = base frequency * clkf0 / (clkr0 * clkod0)
150*4882a593Smuzhiyun */
151*4882a593Smuzhiyun pll0 = readl(s->regs + K210_SYSCTL_PLL0);
152*4882a593Smuzhiyun clkr0 = 1 + FIELD_GET(GENMASK(3, 0), pll0);
153*4882a593Smuzhiyun clkf0 = 1 + FIELD_GET(GENMASK(9, 4), pll0);
154*4882a593Smuzhiyun clkod0 = 1 + FIELD_GET(GENMASK(13, 10), pll0);
155*4882a593Smuzhiyun pll0_freq = clkf0 * K210_SYSCTL_CLK0_FREQ / (clkr0 * clkod0);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* Get the frequency divisor from the clock selector */
158*4882a593Smuzhiyun return pll0_freq / (2ULL << FIELD_GET(0x00000006, clksel0));
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static const struct clk_ops k210_sysctl_clk_ops = {
162*4882a593Smuzhiyun .recalc_rate = k210_sysctl_clk_recalc_rate,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static const struct clk_init_data k210_clk_init_data = {
166*4882a593Smuzhiyun .name = "k210-sysctl-pll1",
167*4882a593Smuzhiyun .ops = &k210_sysctl_clk_ops,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
k210_sysctl_probe(struct platform_device * pdev)170*4882a593Smuzhiyun static int k210_sysctl_probe(struct platform_device *pdev)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct k210_sysctl *s;
173*4882a593Smuzhiyun int error;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun pr_info("Kendryte K210 SoC sysctl\n");
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun s = devm_kzalloc(&pdev->dev, sizeof(*s), GFP_KERNEL);
178*4882a593Smuzhiyun if (!s)
179*4882a593Smuzhiyun return -ENOMEM;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun s->regs = devm_ioremap_resource(&pdev->dev,
182*4882a593Smuzhiyun platform_get_resource(pdev, IORESOURCE_MEM, 0));
183*4882a593Smuzhiyun if (IS_ERR(s->regs))
184*4882a593Smuzhiyun return PTR_ERR(s->regs);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun s->hw.init = &k210_clk_init_data;
187*4882a593Smuzhiyun error = devm_clk_hw_register(&pdev->dev, &s->hw);
188*4882a593Smuzhiyun if (error) {
189*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register clk");
190*4882a593Smuzhiyun return error;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun error = devm_of_clk_add_hw_provider(&pdev->dev, of_clk_hw_simple_get,
194*4882a593Smuzhiyun &s->hw);
195*4882a593Smuzhiyun if (error) {
196*4882a593Smuzhiyun dev_err(&pdev->dev, "adding clk provider failed\n");
197*4882a593Smuzhiyun return error;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct of_device_id k210_sysctl_of_match[] = {
204*4882a593Smuzhiyun { .compatible = "kendryte,k210-sysctl", },
205*4882a593Smuzhiyun {}
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static struct platform_driver k210_sysctl_driver = {
209*4882a593Smuzhiyun .driver = {
210*4882a593Smuzhiyun .name = "k210-sysctl",
211*4882a593Smuzhiyun .of_match_table = k210_sysctl_of_match,
212*4882a593Smuzhiyun },
213*4882a593Smuzhiyun .probe = k210_sysctl_probe,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
k210_sysctl_init(void)216*4882a593Smuzhiyun static int __init k210_sysctl_init(void)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun return platform_driver_register(&k210_sysctl_driver);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun core_initcall(k210_sysctl_init);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /*
223*4882a593Smuzhiyun * This needs to be called very early during initialization, given that
224*4882a593Smuzhiyun * PLL1 needs to be enabled to be able to use all SRAM.
225*4882a593Smuzhiyun */
k210_soc_early_init(const void * fdt)226*4882a593Smuzhiyun static void __init k210_soc_early_init(const void *fdt)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun void __iomem *regs;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun regs = ioremap(K210_SYSCTL_SYSCTL_BASE_ADDR, 0x1000);
231*4882a593Smuzhiyun if (!regs)
232*4882a593Smuzhiyun panic("K210 sysctl ioremap");
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Enable PLL1 to make the KPU SRAM useable */
235*4882a593Smuzhiyun k210_pll1_enable(regs);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun k210_set_bits(PLL_OUT_EN, regs + K210_SYSCTL_PLL0);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun k210_set_bits(CLKEN_CPU | CLKEN_SRAM0 | CLKEN_SRAM1,
240*4882a593Smuzhiyun regs + K210_SYSCTL_CLKEN_CENT);
241*4882a593Smuzhiyun k210_set_bits(CLKEN_ROM | CLKEN_TIMER0 | CLKEN_RTC,
242*4882a593Smuzhiyun regs + K210_SYSCTL_CLKEN_PERI);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun k210_set_bits(CLKSEL_ACLK, regs + K210_SYSCTL_CLKSEL0);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun iounmap(regs);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun SOC_EARLY_INIT_DECLARE(generic_k210, "kendryte,k210", k210_soc_early_init);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun #ifdef CONFIG_SOC_KENDRYTE_K210_DTB_BUILTIN
251*4882a593Smuzhiyun /*
252*4882a593Smuzhiyun * Generic entry for the default k210.dtb embedded DTB for boards with:
253*4882a593Smuzhiyun * - Vendor ID: 0x4B5
254*4882a593Smuzhiyun * - Arch ID: 0xE59889E6A5A04149 (= "Canaan AI" in UTF-8 encoded Chinese)
255*4882a593Smuzhiyun * - Impl ID: 0x4D41495832303030 (= "MAIX2000")
256*4882a593Smuzhiyun * These values are reported by the SiPEED MAXDUINO, SiPEED MAIX GO and
257*4882a593Smuzhiyun * SiPEED Dan dock boards.
258*4882a593Smuzhiyun */
259*4882a593Smuzhiyun SOC_BUILTIN_DTB_DECLARE(k210, 0x4B5, 0xE59889E6A5A04149, 0x4D41495832303030);
260*4882a593Smuzhiyun #endif
261