xref: /OK3568_Linux_fs/kernel/drivers/soc/imx/gpcv2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2017 Impinj, Inc
4*4882a593Smuzhiyun  * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on the code of analogus driver:
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright 2015-2017 Pengutronix, Lucas Stach <kernel@pengutronix.de>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_domain.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
17*4882a593Smuzhiyun #include <linux/sizes.h>
18*4882a593Smuzhiyun #include <dt-bindings/power/imx7-power.h>
19*4882a593Smuzhiyun #include <dt-bindings/power/imx8mq-power.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define GPC_LPCR_A_CORE_BSC			0x000
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define GPC_PGC_CPU_MAPPING		0x0ec
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define IMX7_USB_HSIC_PHY_A_CORE_DOMAIN		BIT(6)
26*4882a593Smuzhiyun #define IMX7_USB_OTG2_PHY_A_CORE_DOMAIN		BIT(5)
27*4882a593Smuzhiyun #define IMX7_USB_OTG1_PHY_A_CORE_DOMAIN		BIT(4)
28*4882a593Smuzhiyun #define IMX7_PCIE_PHY_A_CORE_DOMAIN		BIT(3)
29*4882a593Smuzhiyun #define IMX7_MIPI_PHY_A_CORE_DOMAIN		BIT(2)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define IMX8M_PCIE2_A53_DOMAIN			BIT(15)
32*4882a593Smuzhiyun #define IMX8M_MIPI_CSI2_A53_DOMAIN		BIT(14)
33*4882a593Smuzhiyun #define IMX8M_MIPI_CSI1_A53_DOMAIN		BIT(13)
34*4882a593Smuzhiyun #define IMX8M_DISP_A53_DOMAIN			BIT(12)
35*4882a593Smuzhiyun #define IMX8M_HDMI_A53_DOMAIN			BIT(11)
36*4882a593Smuzhiyun #define IMX8M_VPU_A53_DOMAIN			BIT(10)
37*4882a593Smuzhiyun #define IMX8M_GPU_A53_DOMAIN			BIT(9)
38*4882a593Smuzhiyun #define IMX8M_DDR2_A53_DOMAIN			BIT(8)
39*4882a593Smuzhiyun #define IMX8M_DDR1_A53_DOMAIN			BIT(7)
40*4882a593Smuzhiyun #define IMX8M_OTG2_A53_DOMAIN			BIT(5)
41*4882a593Smuzhiyun #define IMX8M_OTG1_A53_DOMAIN			BIT(4)
42*4882a593Smuzhiyun #define IMX8M_PCIE1_A53_DOMAIN			BIT(3)
43*4882a593Smuzhiyun #define IMX8M_MIPI_A53_DOMAIN			BIT(2)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define GPC_PU_PGC_SW_PUP_REQ		0x0f8
46*4882a593Smuzhiyun #define GPC_PU_PGC_SW_PDN_REQ		0x104
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define IMX7_USB_HSIC_PHY_SW_Pxx_REQ		BIT(4)
49*4882a593Smuzhiyun #define IMX7_USB_OTG2_PHY_SW_Pxx_REQ		BIT(3)
50*4882a593Smuzhiyun #define IMX7_USB_OTG1_PHY_SW_Pxx_REQ		BIT(2)
51*4882a593Smuzhiyun #define IMX7_PCIE_PHY_SW_Pxx_REQ		BIT(1)
52*4882a593Smuzhiyun #define IMX7_MIPI_PHY_SW_Pxx_REQ		BIT(0)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define IMX8M_PCIE2_SW_Pxx_REQ			BIT(13)
55*4882a593Smuzhiyun #define IMX8M_MIPI_CSI2_SW_Pxx_REQ		BIT(12)
56*4882a593Smuzhiyun #define IMX8M_MIPI_CSI1_SW_Pxx_REQ		BIT(11)
57*4882a593Smuzhiyun #define IMX8M_DISP_SW_Pxx_REQ			BIT(10)
58*4882a593Smuzhiyun #define IMX8M_HDMI_SW_Pxx_REQ			BIT(9)
59*4882a593Smuzhiyun #define IMX8M_VPU_SW_Pxx_REQ			BIT(8)
60*4882a593Smuzhiyun #define IMX8M_GPU_SW_Pxx_REQ			BIT(7)
61*4882a593Smuzhiyun #define IMX8M_DDR2_SW_Pxx_REQ			BIT(6)
62*4882a593Smuzhiyun #define IMX8M_DDR1_SW_Pxx_REQ			BIT(5)
63*4882a593Smuzhiyun #define IMX8M_OTG2_SW_Pxx_REQ			BIT(3)
64*4882a593Smuzhiyun #define IMX8M_OTG1_SW_Pxx_REQ			BIT(2)
65*4882a593Smuzhiyun #define IMX8M_PCIE1_SW_Pxx_REQ			BIT(1)
66*4882a593Smuzhiyun #define IMX8M_MIPI_SW_Pxx_REQ			BIT(0)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define GPC_M4_PU_PDN_FLG		0x1bc
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define GPC_PU_PWRHSK			0x1fc
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define IMX8M_GPU_HSK_PWRDNREQN			BIT(6)
73*4882a593Smuzhiyun #define IMX8M_VPU_HSK_PWRDNREQN			BIT(5)
74*4882a593Smuzhiyun #define IMX8M_DISP_HSK_PWRDNREQN		BIT(4)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * The PGC offset values in Reference Manual
78*4882a593Smuzhiyun  * (Rev. 1, 01/2018 and the older ones) GPC chapter's
79*4882a593Smuzhiyun  * GPC_PGC memory map are incorrect, below offset
80*4882a593Smuzhiyun  * values are from design RTL.
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun #define IMX7_PGC_MIPI			16
83*4882a593Smuzhiyun #define IMX7_PGC_PCIE			17
84*4882a593Smuzhiyun #define IMX7_PGC_USB_HSIC		20
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define IMX8M_PGC_MIPI			16
87*4882a593Smuzhiyun #define IMX8M_PGC_PCIE1			17
88*4882a593Smuzhiyun #define IMX8M_PGC_OTG1			18
89*4882a593Smuzhiyun #define IMX8M_PGC_OTG2			19
90*4882a593Smuzhiyun #define IMX8M_PGC_DDR1			21
91*4882a593Smuzhiyun #define IMX8M_PGC_GPU			23
92*4882a593Smuzhiyun #define IMX8M_PGC_VPU			24
93*4882a593Smuzhiyun #define IMX8M_PGC_DISP			26
94*4882a593Smuzhiyun #define IMX8M_PGC_MIPI_CSI1		27
95*4882a593Smuzhiyun #define IMX8M_PGC_MIPI_CSI2		28
96*4882a593Smuzhiyun #define IMX8M_PGC_PCIE2			29
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define GPC_PGC_CTRL(n)			(0x800 + (n) * 0x40)
99*4882a593Smuzhiyun #define GPC_PGC_SR(n)			(GPC_PGC_CTRL(n) + 0xc)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define GPC_PGC_CTRL_PCR		BIT(0)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define GPC_CLK_MAX		6
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun struct imx_pgc_domain {
106*4882a593Smuzhiyun 	struct generic_pm_domain genpd;
107*4882a593Smuzhiyun 	struct regmap *regmap;
108*4882a593Smuzhiyun 	struct regulator *regulator;
109*4882a593Smuzhiyun 	struct clk *clk[GPC_CLK_MAX];
110*4882a593Smuzhiyun 	int num_clks;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	unsigned int pgc;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	const struct {
115*4882a593Smuzhiyun 		u32 pxx;
116*4882a593Smuzhiyun 		u32 map;
117*4882a593Smuzhiyun 		u32 hsk;
118*4882a593Smuzhiyun 	} bits;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	const int voltage;
121*4882a593Smuzhiyun 	struct device *dev;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun struct imx_pgc_domain_data {
125*4882a593Smuzhiyun 	const struct imx_pgc_domain *domains;
126*4882a593Smuzhiyun 	size_t domains_num;
127*4882a593Smuzhiyun 	const struct regmap_access_table *reg_access_table;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
imx_gpc_pu_pgc_sw_pxx_req(struct generic_pm_domain * genpd,bool on)130*4882a593Smuzhiyun static int imx_gpc_pu_pgc_sw_pxx_req(struct generic_pm_domain *genpd,
131*4882a593Smuzhiyun 				      bool on)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct imx_pgc_domain *domain = container_of(genpd,
134*4882a593Smuzhiyun 						      struct imx_pgc_domain,
135*4882a593Smuzhiyun 						      genpd);
136*4882a593Smuzhiyun 	unsigned int offset = on ?
137*4882a593Smuzhiyun 		GPC_PU_PGC_SW_PUP_REQ : GPC_PU_PGC_SW_PDN_REQ;
138*4882a593Smuzhiyun 	const bool enable_power_control = !on;
139*4882a593Smuzhiyun 	const bool has_regulator = !IS_ERR(domain->regulator);
140*4882a593Smuzhiyun 	int i, ret = 0;
141*4882a593Smuzhiyun 	u32 pxx_req;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	regmap_update_bits(domain->regmap, GPC_PGC_CPU_MAPPING,
144*4882a593Smuzhiyun 			   domain->bits.map, domain->bits.map);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (has_regulator && on) {
147*4882a593Smuzhiyun 		ret = regulator_enable(domain->regulator);
148*4882a593Smuzhiyun 		if (ret) {
149*4882a593Smuzhiyun 			dev_err(domain->dev, "failed to enable regulator\n");
150*4882a593Smuzhiyun 			goto unmap;
151*4882a593Smuzhiyun 		}
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Enable reset clocks for all devices in the domain */
155*4882a593Smuzhiyun 	for (i = 0; i < domain->num_clks; i++)
156*4882a593Smuzhiyun 		clk_prepare_enable(domain->clk[i]);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (enable_power_control)
159*4882a593Smuzhiyun 		regmap_update_bits(domain->regmap, GPC_PGC_CTRL(domain->pgc),
160*4882a593Smuzhiyun 				   GPC_PGC_CTRL_PCR, GPC_PGC_CTRL_PCR);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (domain->bits.hsk)
163*4882a593Smuzhiyun 		regmap_update_bits(domain->regmap, GPC_PU_PWRHSK,
164*4882a593Smuzhiyun 				   domain->bits.hsk, on ? domain->bits.hsk : 0);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	regmap_update_bits(domain->regmap, offset,
167*4882a593Smuzhiyun 			   domain->bits.pxx, domain->bits.pxx);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/*
170*4882a593Smuzhiyun 	 * As per "5.5.9.4 Example Code 4" in IMX7DRM.pdf wait
171*4882a593Smuzhiyun 	 * for PUP_REQ/PDN_REQ bit to be cleared
172*4882a593Smuzhiyun 	 */
173*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(domain->regmap, offset, pxx_req,
174*4882a593Smuzhiyun 				       !(pxx_req & domain->bits.pxx),
175*4882a593Smuzhiyun 				       0, USEC_PER_MSEC);
176*4882a593Smuzhiyun 	if (ret) {
177*4882a593Smuzhiyun 		dev_err(domain->dev, "failed to command PGC\n");
178*4882a593Smuzhiyun 		/*
179*4882a593Smuzhiyun 		 * If we were in a process of enabling a
180*4882a593Smuzhiyun 		 * domain and failed we might as well disable
181*4882a593Smuzhiyun 		 * the regulator we just enabled. And if it
182*4882a593Smuzhiyun 		 * was the opposite situation and we failed to
183*4882a593Smuzhiyun 		 * power down -- keep the regulator on
184*4882a593Smuzhiyun 		 */
185*4882a593Smuzhiyun 		on = !on;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (enable_power_control)
189*4882a593Smuzhiyun 		regmap_update_bits(domain->regmap, GPC_PGC_CTRL(domain->pgc),
190*4882a593Smuzhiyun 				   GPC_PGC_CTRL_PCR, 0);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Disable reset clocks for all devices in the domain */
193*4882a593Smuzhiyun 	for (i = 0; i < domain->num_clks; i++)
194*4882a593Smuzhiyun 		clk_disable_unprepare(domain->clk[i]);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (has_regulator && !on) {
197*4882a593Smuzhiyun 		int err;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		err = regulator_disable(domain->regulator);
200*4882a593Smuzhiyun 		if (err)
201*4882a593Smuzhiyun 			dev_err(domain->dev,
202*4882a593Smuzhiyun 				"failed to disable regulator: %d\n", err);
203*4882a593Smuzhiyun 		/* Preserve earlier error code */
204*4882a593Smuzhiyun 		ret = ret ?: err;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun unmap:
207*4882a593Smuzhiyun 	regmap_update_bits(domain->regmap, GPC_PGC_CPU_MAPPING,
208*4882a593Smuzhiyun 			   domain->bits.map, 0);
209*4882a593Smuzhiyun 	return ret;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
imx_gpc_pu_pgc_sw_pup_req(struct generic_pm_domain * genpd)212*4882a593Smuzhiyun static int imx_gpc_pu_pgc_sw_pup_req(struct generic_pm_domain *genpd)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	return imx_gpc_pu_pgc_sw_pxx_req(genpd, true);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
imx_gpc_pu_pgc_sw_pdn_req(struct generic_pm_domain * genpd)217*4882a593Smuzhiyun static int imx_gpc_pu_pgc_sw_pdn_req(struct generic_pm_domain *genpd)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	return imx_gpc_pu_pgc_sw_pxx_req(genpd, false);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const struct imx_pgc_domain imx7_pgc_domains[] = {
223*4882a593Smuzhiyun 	[IMX7_POWER_DOMAIN_MIPI_PHY] = {
224*4882a593Smuzhiyun 		.genpd = {
225*4882a593Smuzhiyun 			.name      = "mipi-phy",
226*4882a593Smuzhiyun 		},
227*4882a593Smuzhiyun 		.bits  = {
228*4882a593Smuzhiyun 			.pxx = IMX7_MIPI_PHY_SW_Pxx_REQ,
229*4882a593Smuzhiyun 			.map = IMX7_MIPI_PHY_A_CORE_DOMAIN,
230*4882a593Smuzhiyun 		},
231*4882a593Smuzhiyun 		.voltage   = 1000000,
232*4882a593Smuzhiyun 		.pgc	   = IMX7_PGC_MIPI,
233*4882a593Smuzhiyun 	},
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	[IMX7_POWER_DOMAIN_PCIE_PHY] = {
236*4882a593Smuzhiyun 		.genpd = {
237*4882a593Smuzhiyun 			.name      = "pcie-phy",
238*4882a593Smuzhiyun 		},
239*4882a593Smuzhiyun 		.bits  = {
240*4882a593Smuzhiyun 			.pxx = IMX7_PCIE_PHY_SW_Pxx_REQ,
241*4882a593Smuzhiyun 			.map = IMX7_PCIE_PHY_A_CORE_DOMAIN,
242*4882a593Smuzhiyun 		},
243*4882a593Smuzhiyun 		.voltage   = 1000000,
244*4882a593Smuzhiyun 		.pgc	   = IMX7_PGC_PCIE,
245*4882a593Smuzhiyun 	},
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	[IMX7_POWER_DOMAIN_USB_HSIC_PHY] = {
248*4882a593Smuzhiyun 		.genpd = {
249*4882a593Smuzhiyun 			.name      = "usb-hsic-phy",
250*4882a593Smuzhiyun 		},
251*4882a593Smuzhiyun 		.bits  = {
252*4882a593Smuzhiyun 			.pxx = IMX7_USB_HSIC_PHY_SW_Pxx_REQ,
253*4882a593Smuzhiyun 			.map = IMX7_USB_HSIC_PHY_A_CORE_DOMAIN,
254*4882a593Smuzhiyun 		},
255*4882a593Smuzhiyun 		.voltage   = 1200000,
256*4882a593Smuzhiyun 		.pgc	   = IMX7_PGC_USB_HSIC,
257*4882a593Smuzhiyun 	},
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const struct regmap_range imx7_yes_ranges[] = {
261*4882a593Smuzhiyun 		regmap_reg_range(GPC_LPCR_A_CORE_BSC,
262*4882a593Smuzhiyun 				 GPC_M4_PU_PDN_FLG),
263*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX7_PGC_MIPI),
264*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX7_PGC_MIPI)),
265*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX7_PGC_PCIE),
266*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX7_PGC_PCIE)),
267*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX7_PGC_USB_HSIC),
268*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX7_PGC_USB_HSIC)),
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static const struct regmap_access_table imx7_access_table = {
272*4882a593Smuzhiyun 	.yes_ranges	= imx7_yes_ranges,
273*4882a593Smuzhiyun 	.n_yes_ranges	= ARRAY_SIZE(imx7_yes_ranges),
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun static const struct imx_pgc_domain_data imx7_pgc_domain_data = {
277*4882a593Smuzhiyun 	.domains = imx7_pgc_domains,
278*4882a593Smuzhiyun 	.domains_num = ARRAY_SIZE(imx7_pgc_domains),
279*4882a593Smuzhiyun 	.reg_access_table = &imx7_access_table,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static const struct imx_pgc_domain imx8m_pgc_domains[] = {
283*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_MIPI] = {
284*4882a593Smuzhiyun 		.genpd = {
285*4882a593Smuzhiyun 			.name      = "mipi",
286*4882a593Smuzhiyun 		},
287*4882a593Smuzhiyun 		.bits  = {
288*4882a593Smuzhiyun 			.pxx = IMX8M_MIPI_SW_Pxx_REQ,
289*4882a593Smuzhiyun 			.map = IMX8M_MIPI_A53_DOMAIN,
290*4882a593Smuzhiyun 		},
291*4882a593Smuzhiyun 		.pgc	   = IMX8M_PGC_MIPI,
292*4882a593Smuzhiyun 	},
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_PCIE1] = {
295*4882a593Smuzhiyun 		.genpd = {
296*4882a593Smuzhiyun 			.name = "pcie1",
297*4882a593Smuzhiyun 		},
298*4882a593Smuzhiyun 		.bits  = {
299*4882a593Smuzhiyun 			.pxx = IMX8M_PCIE1_SW_Pxx_REQ,
300*4882a593Smuzhiyun 			.map = IMX8M_PCIE1_A53_DOMAIN,
301*4882a593Smuzhiyun 		},
302*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_PCIE1,
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_USB_OTG1] = {
306*4882a593Smuzhiyun 		.genpd = {
307*4882a593Smuzhiyun 			.name = "usb-otg1",
308*4882a593Smuzhiyun 		},
309*4882a593Smuzhiyun 		.bits  = {
310*4882a593Smuzhiyun 			.pxx = IMX8M_OTG1_SW_Pxx_REQ,
311*4882a593Smuzhiyun 			.map = IMX8M_OTG1_A53_DOMAIN,
312*4882a593Smuzhiyun 		},
313*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_OTG1,
314*4882a593Smuzhiyun 	},
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_USB_OTG2] = {
317*4882a593Smuzhiyun 		.genpd = {
318*4882a593Smuzhiyun 			.name = "usb-otg2",
319*4882a593Smuzhiyun 		},
320*4882a593Smuzhiyun 		.bits  = {
321*4882a593Smuzhiyun 			.pxx = IMX8M_OTG2_SW_Pxx_REQ,
322*4882a593Smuzhiyun 			.map = IMX8M_OTG2_A53_DOMAIN,
323*4882a593Smuzhiyun 		},
324*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_OTG2,
325*4882a593Smuzhiyun 	},
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_DDR1] = {
328*4882a593Smuzhiyun 		.genpd = {
329*4882a593Smuzhiyun 			.name = "ddr1",
330*4882a593Smuzhiyun 		},
331*4882a593Smuzhiyun 		.bits  = {
332*4882a593Smuzhiyun 			.pxx = IMX8M_DDR1_SW_Pxx_REQ,
333*4882a593Smuzhiyun 			.map = IMX8M_DDR2_A53_DOMAIN,
334*4882a593Smuzhiyun 		},
335*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_DDR1,
336*4882a593Smuzhiyun 	},
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_GPU] = {
339*4882a593Smuzhiyun 		.genpd = {
340*4882a593Smuzhiyun 			.name = "gpu",
341*4882a593Smuzhiyun 		},
342*4882a593Smuzhiyun 		.bits  = {
343*4882a593Smuzhiyun 			.pxx = IMX8M_GPU_SW_Pxx_REQ,
344*4882a593Smuzhiyun 			.map = IMX8M_GPU_A53_DOMAIN,
345*4882a593Smuzhiyun 			.hsk = IMX8M_GPU_HSK_PWRDNREQN,
346*4882a593Smuzhiyun 		},
347*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_GPU,
348*4882a593Smuzhiyun 	},
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_VPU] = {
351*4882a593Smuzhiyun 		.genpd = {
352*4882a593Smuzhiyun 			.name = "vpu",
353*4882a593Smuzhiyun 		},
354*4882a593Smuzhiyun 		.bits  = {
355*4882a593Smuzhiyun 			.pxx = IMX8M_VPU_SW_Pxx_REQ,
356*4882a593Smuzhiyun 			.map = IMX8M_VPU_A53_DOMAIN,
357*4882a593Smuzhiyun 			.hsk = IMX8M_VPU_HSK_PWRDNREQN,
358*4882a593Smuzhiyun 		},
359*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_VPU,
360*4882a593Smuzhiyun 	},
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_DISP] = {
363*4882a593Smuzhiyun 		.genpd = {
364*4882a593Smuzhiyun 			.name = "disp",
365*4882a593Smuzhiyun 		},
366*4882a593Smuzhiyun 		.bits  = {
367*4882a593Smuzhiyun 			.pxx = IMX8M_DISP_SW_Pxx_REQ,
368*4882a593Smuzhiyun 			.map = IMX8M_DISP_A53_DOMAIN,
369*4882a593Smuzhiyun 			.hsk = IMX8M_DISP_HSK_PWRDNREQN,
370*4882a593Smuzhiyun 		},
371*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_DISP,
372*4882a593Smuzhiyun 	},
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_MIPI_CSI1] = {
375*4882a593Smuzhiyun 		.genpd = {
376*4882a593Smuzhiyun 			.name = "mipi-csi1",
377*4882a593Smuzhiyun 		},
378*4882a593Smuzhiyun 		.bits  = {
379*4882a593Smuzhiyun 			.pxx = IMX8M_MIPI_CSI1_SW_Pxx_REQ,
380*4882a593Smuzhiyun 			.map = IMX8M_MIPI_CSI1_A53_DOMAIN,
381*4882a593Smuzhiyun 		},
382*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_MIPI_CSI1,
383*4882a593Smuzhiyun 	},
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_MIPI_CSI2] = {
386*4882a593Smuzhiyun 		.genpd = {
387*4882a593Smuzhiyun 			.name = "mipi-csi2",
388*4882a593Smuzhiyun 		},
389*4882a593Smuzhiyun 		.bits  = {
390*4882a593Smuzhiyun 			.pxx = IMX8M_MIPI_CSI2_SW_Pxx_REQ,
391*4882a593Smuzhiyun 			.map = IMX8M_MIPI_CSI2_A53_DOMAIN,
392*4882a593Smuzhiyun 		},
393*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_MIPI_CSI2,
394*4882a593Smuzhiyun 	},
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	[IMX8M_POWER_DOMAIN_PCIE2] = {
397*4882a593Smuzhiyun 		.genpd = {
398*4882a593Smuzhiyun 			.name = "pcie2",
399*4882a593Smuzhiyun 		},
400*4882a593Smuzhiyun 		.bits  = {
401*4882a593Smuzhiyun 			.pxx = IMX8M_PCIE2_SW_Pxx_REQ,
402*4882a593Smuzhiyun 			.map = IMX8M_PCIE2_A53_DOMAIN,
403*4882a593Smuzhiyun 		},
404*4882a593Smuzhiyun 		.pgc   = IMX8M_PGC_PCIE2,
405*4882a593Smuzhiyun 	},
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static const struct regmap_range imx8m_yes_ranges[] = {
409*4882a593Smuzhiyun 		regmap_reg_range(GPC_LPCR_A_CORE_BSC,
410*4882a593Smuzhiyun 				 GPC_PU_PWRHSK),
411*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_MIPI),
412*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_MIPI)),
413*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_PCIE1),
414*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_PCIE1)),
415*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_OTG1),
416*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_OTG1)),
417*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_OTG2),
418*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_OTG2)),
419*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_DDR1),
420*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_DDR1)),
421*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_GPU),
422*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_GPU)),
423*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_VPU),
424*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_VPU)),
425*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_DISP),
426*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_DISP)),
427*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_MIPI_CSI1),
428*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_MIPI_CSI1)),
429*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_MIPI_CSI2),
430*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_MIPI_CSI2)),
431*4882a593Smuzhiyun 		regmap_reg_range(GPC_PGC_CTRL(IMX8M_PGC_PCIE2),
432*4882a593Smuzhiyun 				 GPC_PGC_SR(IMX8M_PGC_PCIE2)),
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static const struct regmap_access_table imx8m_access_table = {
436*4882a593Smuzhiyun 	.yes_ranges	= imx8m_yes_ranges,
437*4882a593Smuzhiyun 	.n_yes_ranges	= ARRAY_SIZE(imx8m_yes_ranges),
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static const struct imx_pgc_domain_data imx8m_pgc_domain_data = {
441*4882a593Smuzhiyun 	.domains = imx8m_pgc_domains,
442*4882a593Smuzhiyun 	.domains_num = ARRAY_SIZE(imx8m_pgc_domains),
443*4882a593Smuzhiyun 	.reg_access_table = &imx8m_access_table,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
imx_pgc_get_clocks(struct imx_pgc_domain * domain)446*4882a593Smuzhiyun static int imx_pgc_get_clocks(struct imx_pgc_domain *domain)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	int i, ret;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	for (i = 0; ; i++) {
451*4882a593Smuzhiyun 		struct clk *clk = of_clk_get(domain->dev->of_node, i);
452*4882a593Smuzhiyun 		if (IS_ERR(clk))
453*4882a593Smuzhiyun 			break;
454*4882a593Smuzhiyun 		if (i >= GPC_CLK_MAX) {
455*4882a593Smuzhiyun 			dev_err(domain->dev, "more than %d clocks\n",
456*4882a593Smuzhiyun 				GPC_CLK_MAX);
457*4882a593Smuzhiyun 			ret = -EINVAL;
458*4882a593Smuzhiyun 			goto clk_err;
459*4882a593Smuzhiyun 		}
460*4882a593Smuzhiyun 		domain->clk[i] = clk;
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 	domain->num_clks = i;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	return 0;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun clk_err:
467*4882a593Smuzhiyun 	while (i--)
468*4882a593Smuzhiyun 		clk_put(domain->clk[i]);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	return ret;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
imx_pgc_put_clocks(struct imx_pgc_domain * domain)473*4882a593Smuzhiyun static void imx_pgc_put_clocks(struct imx_pgc_domain *domain)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	int i;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	for (i = domain->num_clks - 1; i >= 0; i--)
478*4882a593Smuzhiyun 		clk_put(domain->clk[i]);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
imx_pgc_domain_probe(struct platform_device * pdev)481*4882a593Smuzhiyun static int imx_pgc_domain_probe(struct platform_device *pdev)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct imx_pgc_domain *domain = pdev->dev.platform_data;
484*4882a593Smuzhiyun 	int ret;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	domain->dev = &pdev->dev;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	domain->regulator = devm_regulator_get_optional(domain->dev, "power");
489*4882a593Smuzhiyun 	if (IS_ERR(domain->regulator)) {
490*4882a593Smuzhiyun 		if (PTR_ERR(domain->regulator) != -ENODEV)
491*4882a593Smuzhiyun 			return dev_err_probe(domain->dev, PTR_ERR(domain->regulator),
492*4882a593Smuzhiyun 					     "Failed to get domain's regulator\n");
493*4882a593Smuzhiyun 	} else if (domain->voltage) {
494*4882a593Smuzhiyun 		regulator_set_voltage(domain->regulator,
495*4882a593Smuzhiyun 				      domain->voltage, domain->voltage);
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	ret = imx_pgc_get_clocks(domain);
499*4882a593Smuzhiyun 	if (ret)
500*4882a593Smuzhiyun 		return dev_err_probe(domain->dev, ret, "Failed to get domain's clocks\n");
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	ret = pm_genpd_init(&domain->genpd, NULL, true);
503*4882a593Smuzhiyun 	if (ret) {
504*4882a593Smuzhiyun 		dev_err(domain->dev, "Failed to init power domain\n");
505*4882a593Smuzhiyun 		imx_pgc_put_clocks(domain);
506*4882a593Smuzhiyun 		return ret;
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	ret = of_genpd_add_provider_simple(domain->dev->of_node,
510*4882a593Smuzhiyun 					   &domain->genpd);
511*4882a593Smuzhiyun 	if (ret) {
512*4882a593Smuzhiyun 		dev_err(domain->dev, "Failed to add genpd provider\n");
513*4882a593Smuzhiyun 		pm_genpd_remove(&domain->genpd);
514*4882a593Smuzhiyun 		imx_pgc_put_clocks(domain);
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return ret;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
imx_pgc_domain_remove(struct platform_device * pdev)520*4882a593Smuzhiyun static int imx_pgc_domain_remove(struct platform_device *pdev)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct imx_pgc_domain *domain = pdev->dev.platform_data;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	of_genpd_del_provider(domain->dev->of_node);
525*4882a593Smuzhiyun 	pm_genpd_remove(&domain->genpd);
526*4882a593Smuzhiyun 	imx_pgc_put_clocks(domain);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	return 0;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun static const struct platform_device_id imx_pgc_domain_id[] = {
532*4882a593Smuzhiyun 	{ "imx-pgc-domain", },
533*4882a593Smuzhiyun 	{ },
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static struct platform_driver imx_pgc_domain_driver = {
537*4882a593Smuzhiyun 	.driver = {
538*4882a593Smuzhiyun 		.name = "imx-pgc",
539*4882a593Smuzhiyun 	},
540*4882a593Smuzhiyun 	.probe    = imx_pgc_domain_probe,
541*4882a593Smuzhiyun 	.remove   = imx_pgc_domain_remove,
542*4882a593Smuzhiyun 	.id_table = imx_pgc_domain_id,
543*4882a593Smuzhiyun };
builtin_platform_driver(imx_pgc_domain_driver)544*4882a593Smuzhiyun builtin_platform_driver(imx_pgc_domain_driver)
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun static int imx_gpcv2_probe(struct platform_device *pdev)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	const struct imx_pgc_domain_data *domain_data =
549*4882a593Smuzhiyun 			of_device_get_match_data(&pdev->dev);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	struct regmap_config regmap_config = {
552*4882a593Smuzhiyun 		.reg_bits	= 32,
553*4882a593Smuzhiyun 		.val_bits	= 32,
554*4882a593Smuzhiyun 		.reg_stride	= 4,
555*4882a593Smuzhiyun 		.rd_table	= domain_data->reg_access_table,
556*4882a593Smuzhiyun 		.wr_table	= domain_data->reg_access_table,
557*4882a593Smuzhiyun 		.max_register   = SZ_4K,
558*4882a593Smuzhiyun 	};
559*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
560*4882a593Smuzhiyun 	struct device_node *pgc_np, *np;
561*4882a593Smuzhiyun 	struct regmap *regmap;
562*4882a593Smuzhiyun 	void __iomem *base;
563*4882a593Smuzhiyun 	int ret;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	pgc_np = of_get_child_by_name(dev->of_node, "pgc");
566*4882a593Smuzhiyun 	if (!pgc_np) {
567*4882a593Smuzhiyun 		dev_err(dev, "No power domains specified in DT\n");
568*4882a593Smuzhiyun 		return -EINVAL;
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
572*4882a593Smuzhiyun 	if (IS_ERR(base))
573*4882a593Smuzhiyun 		return PTR_ERR(base);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	regmap = devm_regmap_init_mmio(dev, base, &regmap_config);
576*4882a593Smuzhiyun 	if (IS_ERR(regmap)) {
577*4882a593Smuzhiyun 		ret = PTR_ERR(regmap);
578*4882a593Smuzhiyun 		dev_err(dev, "failed to init regmap (%d)\n", ret);
579*4882a593Smuzhiyun 		return ret;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	for_each_child_of_node(pgc_np, np) {
583*4882a593Smuzhiyun 		struct platform_device *pd_pdev;
584*4882a593Smuzhiyun 		struct imx_pgc_domain *domain;
585*4882a593Smuzhiyun 		u32 domain_index;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 		ret = of_property_read_u32(np, "reg", &domain_index);
588*4882a593Smuzhiyun 		if (ret) {
589*4882a593Smuzhiyun 			dev_err(dev, "Failed to read 'reg' property\n");
590*4882a593Smuzhiyun 			of_node_put(np);
591*4882a593Smuzhiyun 			return ret;
592*4882a593Smuzhiyun 		}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 		if (domain_index >= domain_data->domains_num) {
595*4882a593Smuzhiyun 			dev_warn(dev,
596*4882a593Smuzhiyun 				 "Domain index %d is out of bounds\n",
597*4882a593Smuzhiyun 				 domain_index);
598*4882a593Smuzhiyun 			continue;
599*4882a593Smuzhiyun 		}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		pd_pdev = platform_device_alloc("imx-pgc-domain",
602*4882a593Smuzhiyun 						domain_index);
603*4882a593Smuzhiyun 		if (!pd_pdev) {
604*4882a593Smuzhiyun 			dev_err(dev, "Failed to allocate platform device\n");
605*4882a593Smuzhiyun 			of_node_put(np);
606*4882a593Smuzhiyun 			return -ENOMEM;
607*4882a593Smuzhiyun 		}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		ret = platform_device_add_data(pd_pdev,
610*4882a593Smuzhiyun 					       &domain_data->domains[domain_index],
611*4882a593Smuzhiyun 					       sizeof(domain_data->domains[domain_index]));
612*4882a593Smuzhiyun 		if (ret) {
613*4882a593Smuzhiyun 			platform_device_put(pd_pdev);
614*4882a593Smuzhiyun 			of_node_put(np);
615*4882a593Smuzhiyun 			return ret;
616*4882a593Smuzhiyun 		}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 		domain = pd_pdev->dev.platform_data;
619*4882a593Smuzhiyun 		domain->regmap = regmap;
620*4882a593Smuzhiyun 		domain->genpd.power_on  = imx_gpc_pu_pgc_sw_pup_req;
621*4882a593Smuzhiyun 		domain->genpd.power_off = imx_gpc_pu_pgc_sw_pdn_req;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		pd_pdev->dev.parent = dev;
624*4882a593Smuzhiyun 		pd_pdev->dev.of_node = np;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		ret = platform_device_add(pd_pdev);
627*4882a593Smuzhiyun 		if (ret) {
628*4882a593Smuzhiyun 			platform_device_put(pd_pdev);
629*4882a593Smuzhiyun 			of_node_put(np);
630*4882a593Smuzhiyun 			return ret;
631*4882a593Smuzhiyun 		}
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return 0;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static const struct of_device_id imx_gpcv2_dt_ids[] = {
638*4882a593Smuzhiyun 	{ .compatible = "fsl,imx7d-gpc", .data = &imx7_pgc_domain_data, },
639*4882a593Smuzhiyun 	{ .compatible = "fsl,imx8mq-gpc", .data = &imx8m_pgc_domain_data, },
640*4882a593Smuzhiyun 	{ }
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun static struct platform_driver imx_gpc_driver = {
644*4882a593Smuzhiyun 	.driver = {
645*4882a593Smuzhiyun 		.name = "imx-gpcv2",
646*4882a593Smuzhiyun 		.of_match_table = imx_gpcv2_dt_ids,
647*4882a593Smuzhiyun 	},
648*4882a593Smuzhiyun 	.probe = imx_gpcv2_probe,
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun builtin_platform_driver(imx_gpc_driver)
651