1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Freescale Semiconductor, Inc. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors: Zhao Qiang <qiang.zhao@nxp.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Description:
8*4882a593Smuzhiyun * QE TDM API Set - TDM specific routines implementations.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <soc/fsl/qe/qe_tdm.h>
16*4882a593Smuzhiyun
set_tdm_framer(const char * tdm_framer_type)17*4882a593Smuzhiyun static int set_tdm_framer(const char *tdm_framer_type)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun if (strcmp(tdm_framer_type, "e1") == 0)
20*4882a593Smuzhiyun return TDM_FRAMER_E1;
21*4882a593Smuzhiyun else if (strcmp(tdm_framer_type, "t1") == 0)
22*4882a593Smuzhiyun return TDM_FRAMER_T1;
23*4882a593Smuzhiyun else
24*4882a593Smuzhiyun return -EINVAL;
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun
set_si_param(struct ucc_tdm * utdm,struct ucc_tdm_info * ut_info)27*4882a593Smuzhiyun static void set_si_param(struct ucc_tdm *utdm, struct ucc_tdm_info *ut_info)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun struct si_mode_info *si_info = &ut_info->si_info;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun if (utdm->tdm_mode == TDM_INTERNAL_LOOPBACK) {
32*4882a593Smuzhiyun si_info->simr_crt = 1;
33*4882a593Smuzhiyun si_info->simr_rfsd = 0;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
ucc_of_parse_tdm(struct device_node * np,struct ucc_tdm * utdm,struct ucc_tdm_info * ut_info)37*4882a593Smuzhiyun int ucc_of_parse_tdm(struct device_node *np, struct ucc_tdm *utdm,
38*4882a593Smuzhiyun struct ucc_tdm_info *ut_info)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun const char *sprop;
41*4882a593Smuzhiyun int ret = 0;
42*4882a593Smuzhiyun u32 val;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun sprop = of_get_property(np, "fsl,rx-sync-clock", NULL);
45*4882a593Smuzhiyun if (sprop) {
46*4882a593Smuzhiyun ut_info->uf_info.rx_sync = qe_clock_source(sprop);
47*4882a593Smuzhiyun if ((ut_info->uf_info.rx_sync < QE_CLK_NONE) ||
48*4882a593Smuzhiyun (ut_info->uf_info.rx_sync > QE_RSYNC_PIN)) {
49*4882a593Smuzhiyun pr_err("QE-TDM: Invalid rx-sync-clock property\n");
50*4882a593Smuzhiyun return -EINVAL;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun } else {
53*4882a593Smuzhiyun pr_err("QE-TDM: Invalid rx-sync-clock property\n");
54*4882a593Smuzhiyun return -EINVAL;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun sprop = of_get_property(np, "fsl,tx-sync-clock", NULL);
58*4882a593Smuzhiyun if (sprop) {
59*4882a593Smuzhiyun ut_info->uf_info.tx_sync = qe_clock_source(sprop);
60*4882a593Smuzhiyun if ((ut_info->uf_info.tx_sync < QE_CLK_NONE) ||
61*4882a593Smuzhiyun (ut_info->uf_info.tx_sync > QE_TSYNC_PIN)) {
62*4882a593Smuzhiyun pr_err("QE-TDM: Invalid tx-sync-clock property\n");
63*4882a593Smuzhiyun return -EINVAL;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun } else {
66*4882a593Smuzhiyun pr_err("QE-TDM: Invalid tx-sync-clock property\n");
67*4882a593Smuzhiyun return -EINVAL;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "fsl,tx-timeslot-mask", 0, &val);
71*4882a593Smuzhiyun if (ret) {
72*4882a593Smuzhiyun pr_err("QE-TDM: Invalid tx-timeslot-mask property\n");
73*4882a593Smuzhiyun return -EINVAL;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun utdm->tx_ts_mask = val;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "fsl,rx-timeslot-mask", 0, &val);
78*4882a593Smuzhiyun if (ret) {
79*4882a593Smuzhiyun ret = -EINVAL;
80*4882a593Smuzhiyun pr_err("QE-TDM: Invalid rx-timeslot-mask property\n");
81*4882a593Smuzhiyun return ret;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun utdm->rx_ts_mask = val;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "fsl,tdm-id", 0, &val);
86*4882a593Smuzhiyun if (ret) {
87*4882a593Smuzhiyun ret = -EINVAL;
88*4882a593Smuzhiyun pr_err("QE-TDM: No fsl,tdm-id property for this UCC\n");
89*4882a593Smuzhiyun return ret;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun utdm->tdm_port = val;
92*4882a593Smuzhiyun ut_info->uf_info.tdm_num = utdm->tdm_port;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (of_property_read_bool(np, "fsl,tdm-internal-loopback"))
95*4882a593Smuzhiyun utdm->tdm_mode = TDM_INTERNAL_LOOPBACK;
96*4882a593Smuzhiyun else
97*4882a593Smuzhiyun utdm->tdm_mode = TDM_NORMAL;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun sprop = of_get_property(np, "fsl,tdm-framer-type", NULL);
100*4882a593Smuzhiyun if (!sprop) {
101*4882a593Smuzhiyun ret = -EINVAL;
102*4882a593Smuzhiyun pr_err("QE-TDM: No tdm-framer-type property for UCC\n");
103*4882a593Smuzhiyun return ret;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun ret = set_tdm_framer(sprop);
106*4882a593Smuzhiyun if (ret < 0)
107*4882a593Smuzhiyun return -EINVAL;
108*4882a593Smuzhiyun utdm->tdm_framer_type = ret;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun ret = of_property_read_u32_index(np, "fsl,siram-entry-id", 0, &val);
111*4882a593Smuzhiyun if (ret) {
112*4882a593Smuzhiyun ret = -EINVAL;
113*4882a593Smuzhiyun pr_err("QE-TDM: No siram entry id for UCC\n");
114*4882a593Smuzhiyun return ret;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun utdm->siram_entry_id = val;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun set_si_param(utdm, ut_info);
119*4882a593Smuzhiyun return ret;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun EXPORT_SYMBOL(ucc_of_parse_tdm);
122*4882a593Smuzhiyun
ucc_tdm_init(struct ucc_tdm * utdm,struct ucc_tdm_info * ut_info)123*4882a593Smuzhiyun void ucc_tdm_init(struct ucc_tdm *utdm, struct ucc_tdm_info *ut_info)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct si1 __iomem *si_regs;
126*4882a593Smuzhiyun u16 __iomem *siram;
127*4882a593Smuzhiyun u16 siram_entry_valid;
128*4882a593Smuzhiyun u16 siram_entry_closed;
129*4882a593Smuzhiyun u16 ucc_num;
130*4882a593Smuzhiyun u8 csel;
131*4882a593Smuzhiyun u16 sixmr;
132*4882a593Smuzhiyun u16 tdm_port;
133*4882a593Smuzhiyun u32 siram_entry_id;
134*4882a593Smuzhiyun u32 mask;
135*4882a593Smuzhiyun int i;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun si_regs = utdm->si_regs;
138*4882a593Smuzhiyun siram = utdm->siram;
139*4882a593Smuzhiyun ucc_num = ut_info->uf_info.ucc_num;
140*4882a593Smuzhiyun tdm_port = utdm->tdm_port;
141*4882a593Smuzhiyun siram_entry_id = utdm->siram_entry_id;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (utdm->tdm_framer_type == TDM_FRAMER_T1)
144*4882a593Smuzhiyun utdm->num_of_ts = 24;
145*4882a593Smuzhiyun if (utdm->tdm_framer_type == TDM_FRAMER_E1)
146*4882a593Smuzhiyun utdm->num_of_ts = 32;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* set siram table */
149*4882a593Smuzhiyun csel = (ucc_num < 4) ? ucc_num + 9 : ucc_num - 3;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun siram_entry_valid = SIR_CSEL(csel) | SIR_BYTE | SIR_CNT(0);
152*4882a593Smuzhiyun siram_entry_closed = SIR_IDLE | SIR_BYTE | SIR_CNT(0);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun for (i = 0; i < utdm->num_of_ts; i++) {
155*4882a593Smuzhiyun mask = 0x01 << i;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (utdm->tx_ts_mask & mask)
158*4882a593Smuzhiyun iowrite16be(siram_entry_valid,
159*4882a593Smuzhiyun &siram[siram_entry_id * 32 + i]);
160*4882a593Smuzhiyun else
161*4882a593Smuzhiyun iowrite16be(siram_entry_closed,
162*4882a593Smuzhiyun &siram[siram_entry_id * 32 + i]);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (utdm->rx_ts_mask & mask)
165*4882a593Smuzhiyun iowrite16be(siram_entry_valid,
166*4882a593Smuzhiyun &siram[siram_entry_id * 32 + 0x200 + i]);
167*4882a593Smuzhiyun else
168*4882a593Smuzhiyun iowrite16be(siram_entry_closed,
169*4882a593Smuzhiyun &siram[siram_entry_id * 32 + 0x200 + i]);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun qe_setbits_be16(&siram[(siram_entry_id * 32) + (utdm->num_of_ts - 1)],
173*4882a593Smuzhiyun SIR_LAST);
174*4882a593Smuzhiyun qe_setbits_be16(&siram[(siram_entry_id * 32) + 0x200 + (utdm->num_of_ts - 1)],
175*4882a593Smuzhiyun SIR_LAST);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Set SIxMR register */
178*4882a593Smuzhiyun sixmr = SIMR_SAD(siram_entry_id);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun sixmr &= ~SIMR_SDM_MASK;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (utdm->tdm_mode == TDM_INTERNAL_LOOPBACK)
183*4882a593Smuzhiyun sixmr |= SIMR_SDM_INTERNAL_LOOPBACK;
184*4882a593Smuzhiyun else
185*4882a593Smuzhiyun sixmr |= SIMR_SDM_NORMAL;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun sixmr |= SIMR_RFSD(ut_info->si_info.simr_rfsd) |
188*4882a593Smuzhiyun SIMR_TFSD(ut_info->si_info.simr_tfsd);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (ut_info->si_info.simr_crt)
191*4882a593Smuzhiyun sixmr |= SIMR_CRT;
192*4882a593Smuzhiyun if (ut_info->si_info.simr_sl)
193*4882a593Smuzhiyun sixmr |= SIMR_SL;
194*4882a593Smuzhiyun if (ut_info->si_info.simr_ce)
195*4882a593Smuzhiyun sixmr |= SIMR_CE;
196*4882a593Smuzhiyun if (ut_info->si_info.simr_fe)
197*4882a593Smuzhiyun sixmr |= SIMR_FE;
198*4882a593Smuzhiyun if (ut_info->si_info.simr_gm)
199*4882a593Smuzhiyun sixmr |= SIMR_GM;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun switch (tdm_port) {
202*4882a593Smuzhiyun case 0:
203*4882a593Smuzhiyun iowrite16be(sixmr, &si_regs->sixmr1[0]);
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case 1:
206*4882a593Smuzhiyun iowrite16be(sixmr, &si_regs->sixmr1[1]);
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case 2:
209*4882a593Smuzhiyun iowrite16be(sixmr, &si_regs->sixmr1[2]);
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun case 3:
212*4882a593Smuzhiyun iowrite16be(sixmr, &si_regs->sixmr1[3]);
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun default:
215*4882a593Smuzhiyun pr_err("QE-TDM: can not find tdm sixmr reg\n");
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun EXPORT_SYMBOL(ucc_tdm_init);
220