1*4882a593Smuzhiyun /* Copyright 2008 - 2016 Freescale Semiconductor, Inc.
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
4*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
5*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright
6*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
7*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright
8*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the
9*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution.
10*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the
11*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products
12*4882a593Smuzhiyun * derived from this software without specific prior written permission.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
15*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
16*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
17*4882a593Smuzhiyun * later version.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
20*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
21*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
23*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
28*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "qman_priv.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun u16 qman_ip_rev;
34*4882a593Smuzhiyun EXPORT_SYMBOL(qman_ip_rev);
35*4882a593Smuzhiyun u16 qm_channel_pool1 = QMAN_CHANNEL_POOL1;
36*4882a593Smuzhiyun EXPORT_SYMBOL(qm_channel_pool1);
37*4882a593Smuzhiyun u16 qm_channel_caam = QMAN_CHANNEL_CAAM;
38*4882a593Smuzhiyun EXPORT_SYMBOL(qm_channel_caam);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* Register offsets */
41*4882a593Smuzhiyun #define REG_QCSP_LIO_CFG(n) (0x0000 + ((n) * 0x10))
42*4882a593Smuzhiyun #define REG_QCSP_IO_CFG(n) (0x0004 + ((n) * 0x10))
43*4882a593Smuzhiyun #define REG_QCSP_DD_CFG(n) (0x000c + ((n) * 0x10))
44*4882a593Smuzhiyun #define REG_DD_CFG 0x0200
45*4882a593Smuzhiyun #define REG_DCP_CFG(n) (0x0300 + ((n) * 0x10))
46*4882a593Smuzhiyun #define REG_DCP_DD_CFG(n) (0x0304 + ((n) * 0x10))
47*4882a593Smuzhiyun #define REG_DCP_DLM_AVG(n) (0x030c + ((n) * 0x10))
48*4882a593Smuzhiyun #define REG_PFDR_FPC 0x0400
49*4882a593Smuzhiyun #define REG_PFDR_FP_HEAD 0x0404
50*4882a593Smuzhiyun #define REG_PFDR_FP_TAIL 0x0408
51*4882a593Smuzhiyun #define REG_PFDR_FP_LWIT 0x0410
52*4882a593Smuzhiyun #define REG_PFDR_CFG 0x0414
53*4882a593Smuzhiyun #define REG_SFDR_CFG 0x0500
54*4882a593Smuzhiyun #define REG_SFDR_IN_USE 0x0504
55*4882a593Smuzhiyun #define REG_WQ_CS_CFG(n) (0x0600 + ((n) * 0x04))
56*4882a593Smuzhiyun #define REG_WQ_DEF_ENC_WQID 0x0630
57*4882a593Smuzhiyun #define REG_WQ_SC_DD_CFG(n) (0x640 + ((n) * 0x04))
58*4882a593Smuzhiyun #define REG_WQ_PC_DD_CFG(n) (0x680 + ((n) * 0x04))
59*4882a593Smuzhiyun #define REG_WQ_DC0_DD_CFG(n) (0x6c0 + ((n) * 0x04))
60*4882a593Smuzhiyun #define REG_WQ_DC1_DD_CFG(n) (0x700 + ((n) * 0x04))
61*4882a593Smuzhiyun #define REG_WQ_DCn_DD_CFG(n) (0x6c0 + ((n) * 0x40)) /* n=2,3 */
62*4882a593Smuzhiyun #define REG_CM_CFG 0x0800
63*4882a593Smuzhiyun #define REG_ECSR 0x0a00
64*4882a593Smuzhiyun #define REG_ECIR 0x0a04
65*4882a593Smuzhiyun #define REG_EADR 0x0a08
66*4882a593Smuzhiyun #define REG_ECIR2 0x0a0c
67*4882a593Smuzhiyun #define REG_EDATA(n) (0x0a10 + ((n) * 0x04))
68*4882a593Smuzhiyun #define REG_SBEC(n) (0x0a80 + ((n) * 0x04))
69*4882a593Smuzhiyun #define REG_MCR 0x0b00
70*4882a593Smuzhiyun #define REG_MCP(n) (0x0b04 + ((n) * 0x04))
71*4882a593Smuzhiyun #define REG_MISC_CFG 0x0be0
72*4882a593Smuzhiyun #define REG_HID_CFG 0x0bf0
73*4882a593Smuzhiyun #define REG_IDLE_STAT 0x0bf4
74*4882a593Smuzhiyun #define REG_IP_REV_1 0x0bf8
75*4882a593Smuzhiyun #define REG_IP_REV_2 0x0bfc
76*4882a593Smuzhiyun #define REG_FQD_BARE 0x0c00
77*4882a593Smuzhiyun #define REG_PFDR_BARE 0x0c20
78*4882a593Smuzhiyun #define REG_offset_BAR 0x0004 /* relative to REG_[FQD|PFDR]_BARE */
79*4882a593Smuzhiyun #define REG_offset_AR 0x0010 /* relative to REG_[FQD|PFDR]_BARE */
80*4882a593Smuzhiyun #define REG_QCSP_BARE 0x0c80
81*4882a593Smuzhiyun #define REG_QCSP_BAR 0x0c84
82*4882a593Smuzhiyun #define REG_CI_SCHED_CFG 0x0d00
83*4882a593Smuzhiyun #define REG_SRCIDR 0x0d04
84*4882a593Smuzhiyun #define REG_LIODNR 0x0d08
85*4882a593Smuzhiyun #define REG_CI_RLM_AVG 0x0d14
86*4882a593Smuzhiyun #define REG_ERR_ISR 0x0e00
87*4882a593Smuzhiyun #define REG_ERR_IER 0x0e04
88*4882a593Smuzhiyun #define REG_REV3_QCSP_LIO_CFG(n) (0x1000 + ((n) * 0x10))
89*4882a593Smuzhiyun #define REG_REV3_QCSP_IO_CFG(n) (0x1004 + ((n) * 0x10))
90*4882a593Smuzhiyun #define REG_REV3_QCSP_DD_CFG(n) (0x100c + ((n) * 0x10))
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Assists for QMAN_MCR */
93*4882a593Smuzhiyun #define MCR_INIT_PFDR 0x01000000
94*4882a593Smuzhiyun #define MCR_get_rslt(v) (u8)((v) >> 24)
95*4882a593Smuzhiyun #define MCR_rslt_idle(r) (!(r) || ((r) >= 0xf0))
96*4882a593Smuzhiyun #define MCR_rslt_ok(r) ((r) == 0xf0)
97*4882a593Smuzhiyun #define MCR_rslt_eaccess(r) ((r) == 0xf8)
98*4882a593Smuzhiyun #define MCR_rslt_inval(r) ((r) == 0xff)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * Corenet initiator settings. Stash request queues are 4-deep to match cores
102*4882a593Smuzhiyun * ability to snarf. Stash priority is 3, other priorities are 2.
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun #define QM_CI_SCHED_CFG_SRCCIV 4
105*4882a593Smuzhiyun #define QM_CI_SCHED_CFG_SRQ_W 3
106*4882a593Smuzhiyun #define QM_CI_SCHED_CFG_RW_W 2
107*4882a593Smuzhiyun #define QM_CI_SCHED_CFG_BMAN_W 2
108*4882a593Smuzhiyun /* write SRCCIV enable */
109*4882a593Smuzhiyun #define QM_CI_SCHED_CFG_SRCCIV_EN BIT(31)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* Follows WQ_CS_CFG0-5 */
112*4882a593Smuzhiyun enum qm_wq_class {
113*4882a593Smuzhiyun qm_wq_portal = 0,
114*4882a593Smuzhiyun qm_wq_pool = 1,
115*4882a593Smuzhiyun qm_wq_fman0 = 2,
116*4882a593Smuzhiyun qm_wq_fman1 = 3,
117*4882a593Smuzhiyun qm_wq_caam = 4,
118*4882a593Smuzhiyun qm_wq_pme = 5,
119*4882a593Smuzhiyun qm_wq_first = qm_wq_portal,
120*4882a593Smuzhiyun qm_wq_last = qm_wq_pme
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Follows FQD_[BARE|BAR|AR] and PFDR_[BARE|BAR|AR] */
124*4882a593Smuzhiyun enum qm_memory {
125*4882a593Smuzhiyun qm_memory_fqd,
126*4882a593Smuzhiyun qm_memory_pfdr
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Used by all error interrupt registers except 'inhibit' */
130*4882a593Smuzhiyun #define QM_EIRQ_CIDE 0x20000000 /* Corenet Initiator Data Error */
131*4882a593Smuzhiyun #define QM_EIRQ_CTDE 0x10000000 /* Corenet Target Data Error */
132*4882a593Smuzhiyun #define QM_EIRQ_CITT 0x08000000 /* Corenet Invalid Target Transaction */
133*4882a593Smuzhiyun #define QM_EIRQ_PLWI 0x04000000 /* PFDR Low Watermark */
134*4882a593Smuzhiyun #define QM_EIRQ_MBEI 0x02000000 /* Multi-bit ECC Error */
135*4882a593Smuzhiyun #define QM_EIRQ_SBEI 0x01000000 /* Single-bit ECC Error */
136*4882a593Smuzhiyun #define QM_EIRQ_PEBI 0x00800000 /* PFDR Enqueues Blocked Interrupt */
137*4882a593Smuzhiyun #define QM_EIRQ_IFSI 0x00020000 /* Invalid FQ Flow Control State */
138*4882a593Smuzhiyun #define QM_EIRQ_ICVI 0x00010000 /* Invalid Command Verb */
139*4882a593Smuzhiyun #define QM_EIRQ_IDDI 0x00000800 /* Invalid Dequeue (Direct-connect) */
140*4882a593Smuzhiyun #define QM_EIRQ_IDFI 0x00000400 /* Invalid Dequeue FQ */
141*4882a593Smuzhiyun #define QM_EIRQ_IDSI 0x00000200 /* Invalid Dequeue Source */
142*4882a593Smuzhiyun #define QM_EIRQ_IDQI 0x00000100 /* Invalid Dequeue Queue */
143*4882a593Smuzhiyun #define QM_EIRQ_IECE 0x00000010 /* Invalid Enqueue Configuration */
144*4882a593Smuzhiyun #define QM_EIRQ_IEOI 0x00000008 /* Invalid Enqueue Overflow */
145*4882a593Smuzhiyun #define QM_EIRQ_IESI 0x00000004 /* Invalid Enqueue State */
146*4882a593Smuzhiyun #define QM_EIRQ_IECI 0x00000002 /* Invalid Enqueue Channel */
147*4882a593Smuzhiyun #define QM_EIRQ_IEQI 0x00000001 /* Invalid Enqueue Queue */
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* QMAN_ECIR valid error bit */
150*4882a593Smuzhiyun #define PORTAL_ECSR_ERR (QM_EIRQ_IEQI | QM_EIRQ_IESI | QM_EIRQ_IEOI | \
151*4882a593Smuzhiyun QM_EIRQ_IDQI | QM_EIRQ_IDSI | QM_EIRQ_IDFI | \
152*4882a593Smuzhiyun QM_EIRQ_IDDI | QM_EIRQ_ICVI | QM_EIRQ_IFSI)
153*4882a593Smuzhiyun #define FQID_ECSR_ERR (QM_EIRQ_IEQI | QM_EIRQ_IECI | QM_EIRQ_IESI | \
154*4882a593Smuzhiyun QM_EIRQ_IEOI | QM_EIRQ_IDQI | QM_EIRQ_IDFI | \
155*4882a593Smuzhiyun QM_EIRQ_IFSI)
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct qm_ecir {
158*4882a593Smuzhiyun u32 info; /* res[30-31], ptyp[29], pnum[24-28], fqid[0-23] */
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
qm_ecir_is_dcp(const struct qm_ecir * p)161*4882a593Smuzhiyun static bool qm_ecir_is_dcp(const struct qm_ecir *p)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun return p->info & BIT(29);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
qm_ecir_get_pnum(const struct qm_ecir * p)166*4882a593Smuzhiyun static int qm_ecir_get_pnum(const struct qm_ecir *p)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun return (p->info >> 24) & 0x1f;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
qm_ecir_get_fqid(const struct qm_ecir * p)171*4882a593Smuzhiyun static int qm_ecir_get_fqid(const struct qm_ecir *p)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun return p->info & (BIT(24) - 1);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun struct qm_ecir2 {
177*4882a593Smuzhiyun u32 info; /* ptyp[31], res[10-30], pnum[0-9] */
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
qm_ecir2_is_dcp(const struct qm_ecir2 * p)180*4882a593Smuzhiyun static bool qm_ecir2_is_dcp(const struct qm_ecir2 *p)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun return p->info & BIT(31);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
qm_ecir2_get_pnum(const struct qm_ecir2 * p)185*4882a593Smuzhiyun static int qm_ecir2_get_pnum(const struct qm_ecir2 *p)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun return p->info & (BIT(10) - 1);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun struct qm_eadr {
191*4882a593Smuzhiyun u32 info; /* memid[24-27], eadr[0-11] */
192*4882a593Smuzhiyun /* v3: memid[24-28], eadr[0-15] */
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
qm_eadr_get_memid(const struct qm_eadr * p)195*4882a593Smuzhiyun static int qm_eadr_get_memid(const struct qm_eadr *p)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun return (p->info >> 24) & 0xf;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
qm_eadr_get_eadr(const struct qm_eadr * p)200*4882a593Smuzhiyun static int qm_eadr_get_eadr(const struct qm_eadr *p)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun return p->info & (BIT(12) - 1);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
qm_eadr_v3_get_memid(const struct qm_eadr * p)205*4882a593Smuzhiyun static int qm_eadr_v3_get_memid(const struct qm_eadr *p)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun return (p->info >> 24) & 0x1f;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
qm_eadr_v3_get_eadr(const struct qm_eadr * p)210*4882a593Smuzhiyun static int qm_eadr_v3_get_eadr(const struct qm_eadr *p)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun return p->info & (BIT(16) - 1);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun struct qman_hwerr_txt {
216*4882a593Smuzhiyun u32 mask;
217*4882a593Smuzhiyun const char *txt;
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const struct qman_hwerr_txt qman_hwerr_txts[] = {
222*4882a593Smuzhiyun { QM_EIRQ_CIDE, "Corenet Initiator Data Error" },
223*4882a593Smuzhiyun { QM_EIRQ_CTDE, "Corenet Target Data Error" },
224*4882a593Smuzhiyun { QM_EIRQ_CITT, "Corenet Invalid Target Transaction" },
225*4882a593Smuzhiyun { QM_EIRQ_PLWI, "PFDR Low Watermark" },
226*4882a593Smuzhiyun { QM_EIRQ_MBEI, "Multi-bit ECC Error" },
227*4882a593Smuzhiyun { QM_EIRQ_SBEI, "Single-bit ECC Error" },
228*4882a593Smuzhiyun { QM_EIRQ_PEBI, "PFDR Enqueues Blocked Interrupt" },
229*4882a593Smuzhiyun { QM_EIRQ_ICVI, "Invalid Command Verb" },
230*4882a593Smuzhiyun { QM_EIRQ_IFSI, "Invalid Flow Control State" },
231*4882a593Smuzhiyun { QM_EIRQ_IDDI, "Invalid Dequeue (Direct-connect)" },
232*4882a593Smuzhiyun { QM_EIRQ_IDFI, "Invalid Dequeue FQ" },
233*4882a593Smuzhiyun { QM_EIRQ_IDSI, "Invalid Dequeue Source" },
234*4882a593Smuzhiyun { QM_EIRQ_IDQI, "Invalid Dequeue Queue" },
235*4882a593Smuzhiyun { QM_EIRQ_IECE, "Invalid Enqueue Configuration" },
236*4882a593Smuzhiyun { QM_EIRQ_IEOI, "Invalid Enqueue Overflow" },
237*4882a593Smuzhiyun { QM_EIRQ_IESI, "Invalid Enqueue State" },
238*4882a593Smuzhiyun { QM_EIRQ_IECI, "Invalid Enqueue Channel" },
239*4882a593Smuzhiyun { QM_EIRQ_IEQI, "Invalid Enqueue Queue" },
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun struct qman_error_info_mdata {
243*4882a593Smuzhiyun u16 addr_mask;
244*4882a593Smuzhiyun u16 bits;
245*4882a593Smuzhiyun const char *txt;
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static const struct qman_error_info_mdata error_mdata[] = {
249*4882a593Smuzhiyun { 0x01FF, 24, "FQD cache tag memory 0" },
250*4882a593Smuzhiyun { 0x01FF, 24, "FQD cache tag memory 1" },
251*4882a593Smuzhiyun { 0x01FF, 24, "FQD cache tag memory 2" },
252*4882a593Smuzhiyun { 0x01FF, 24, "FQD cache tag memory 3" },
253*4882a593Smuzhiyun { 0x0FFF, 512, "FQD cache memory" },
254*4882a593Smuzhiyun { 0x07FF, 128, "SFDR memory" },
255*4882a593Smuzhiyun { 0x01FF, 72, "WQ context memory" },
256*4882a593Smuzhiyun { 0x00FF, 240, "CGR memory" },
257*4882a593Smuzhiyun { 0x00FF, 302, "Internal Order Restoration List memory" },
258*4882a593Smuzhiyun { 0x01FF, 256, "SW portal ring memory" },
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun #define QMAN_ERRS_TO_DISABLE (QM_EIRQ_PLWI | QM_EIRQ_PEBI)
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun * TODO: unimplemented registers
265*4882a593Smuzhiyun *
266*4882a593Smuzhiyun * Keeping a list here of QMan registers I have not yet covered;
267*4882a593Smuzhiyun * QCSP_DD_IHRSR, QCSP_DD_IHRFR, QCSP_DD_HASR,
268*4882a593Smuzhiyun * DCP_DD_IHRSR, DCP_DD_IHRFR, DCP_DD_HASR, CM_CFG,
269*4882a593Smuzhiyun * QMAN_EECC, QMAN_SBET, QMAN_EINJ, QMAN_SBEC0-12
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Pointer to the start of the QMan's CCSR space */
273*4882a593Smuzhiyun static u32 __iomem *qm_ccsr_start;
274*4882a593Smuzhiyun /* A SDQCR mask comprising all the available/visible pool channels */
275*4882a593Smuzhiyun static u32 qm_pools_sdqcr;
276*4882a593Smuzhiyun static int __qman_probed;
277*4882a593Smuzhiyun static int __qman_requires_cleanup;
278*4882a593Smuzhiyun
qm_ccsr_in(u32 offset)279*4882a593Smuzhiyun static inline u32 qm_ccsr_in(u32 offset)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun return ioread32be(qm_ccsr_start + offset/4);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
qm_ccsr_out(u32 offset,u32 val)284*4882a593Smuzhiyun static inline void qm_ccsr_out(u32 offset, u32 val)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun iowrite32be(val, qm_ccsr_start + offset/4);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
qm_get_pools_sdqcr(void)289*4882a593Smuzhiyun u32 qm_get_pools_sdqcr(void)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun return qm_pools_sdqcr;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun enum qm_dc_portal {
295*4882a593Smuzhiyun qm_dc_portal_fman0 = 0,
296*4882a593Smuzhiyun qm_dc_portal_fman1 = 1
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
qm_set_dc(enum qm_dc_portal portal,int ed,u8 sernd)299*4882a593Smuzhiyun static void qm_set_dc(enum qm_dc_portal portal, int ed, u8 sernd)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun DPAA_ASSERT(!ed || portal == qm_dc_portal_fman0 ||
302*4882a593Smuzhiyun portal == qm_dc_portal_fman1);
303*4882a593Smuzhiyun if ((qman_ip_rev & 0xFF00) >= QMAN_REV30)
304*4882a593Smuzhiyun qm_ccsr_out(REG_DCP_CFG(portal),
305*4882a593Smuzhiyun (ed ? 0x1000 : 0) | (sernd & 0x3ff));
306*4882a593Smuzhiyun else
307*4882a593Smuzhiyun qm_ccsr_out(REG_DCP_CFG(portal),
308*4882a593Smuzhiyun (ed ? 0x100 : 0) | (sernd & 0x1f));
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
qm_set_wq_scheduling(enum qm_wq_class wq_class,u8 cs_elev,u8 csw2,u8 csw3,u8 csw4,u8 csw5,u8 csw6,u8 csw7)311*4882a593Smuzhiyun static void qm_set_wq_scheduling(enum qm_wq_class wq_class,
312*4882a593Smuzhiyun u8 cs_elev, u8 csw2, u8 csw3, u8 csw4,
313*4882a593Smuzhiyun u8 csw5, u8 csw6, u8 csw7)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun qm_ccsr_out(REG_WQ_CS_CFG(wq_class), ((cs_elev & 0xff) << 24) |
316*4882a593Smuzhiyun ((csw2 & 0x7) << 20) | ((csw3 & 0x7) << 16) |
317*4882a593Smuzhiyun ((csw4 & 0x7) << 12) | ((csw5 & 0x7) << 8) |
318*4882a593Smuzhiyun ((csw6 & 0x7) << 4) | (csw7 & 0x7));
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
qm_set_hid(void)321*4882a593Smuzhiyun static void qm_set_hid(void)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun qm_ccsr_out(REG_HID_CFG, 0);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
qm_set_corenet_initiator(void)326*4882a593Smuzhiyun static void qm_set_corenet_initiator(void)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun qm_ccsr_out(REG_CI_SCHED_CFG, QM_CI_SCHED_CFG_SRCCIV_EN |
329*4882a593Smuzhiyun (QM_CI_SCHED_CFG_SRCCIV << 24) |
330*4882a593Smuzhiyun (QM_CI_SCHED_CFG_SRQ_W << 8) |
331*4882a593Smuzhiyun (QM_CI_SCHED_CFG_RW_W << 4) |
332*4882a593Smuzhiyun QM_CI_SCHED_CFG_BMAN_W);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
qm_get_version(u16 * id,u8 * major,u8 * minor)335*4882a593Smuzhiyun static void qm_get_version(u16 *id, u8 *major, u8 *minor)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun u32 v = qm_ccsr_in(REG_IP_REV_1);
338*4882a593Smuzhiyun *id = (v >> 16);
339*4882a593Smuzhiyun *major = (v >> 8) & 0xff;
340*4882a593Smuzhiyun *minor = v & 0xff;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun #define PFDR_AR_EN BIT(31)
qm_set_memory(enum qm_memory memory,u64 ba,u32 size)344*4882a593Smuzhiyun static int qm_set_memory(enum qm_memory memory, u64 ba, u32 size)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun void *ptr;
347*4882a593Smuzhiyun u32 offset = (memory == qm_memory_fqd) ? REG_FQD_BARE : REG_PFDR_BARE;
348*4882a593Smuzhiyun u32 exp = ilog2(size);
349*4882a593Smuzhiyun u32 bar, bare;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* choke if size isn't within range */
352*4882a593Smuzhiyun DPAA_ASSERT((size >= 4096) && (size <= 1024*1024*1024) &&
353*4882a593Smuzhiyun is_power_of_2(size));
354*4882a593Smuzhiyun /* choke if 'ba' has lower-alignment than 'size' */
355*4882a593Smuzhiyun DPAA_ASSERT(!(ba & (size - 1)));
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Check to see if QMan has already been initialized */
358*4882a593Smuzhiyun bar = qm_ccsr_in(offset + REG_offset_BAR);
359*4882a593Smuzhiyun if (bar) {
360*4882a593Smuzhiyun /* Maker sure ba == what was programmed) */
361*4882a593Smuzhiyun bare = qm_ccsr_in(offset);
362*4882a593Smuzhiyun if (bare != upper_32_bits(ba) || bar != lower_32_bits(ba)) {
363*4882a593Smuzhiyun pr_err("Attempted to reinitialize QMan with different BAR, got 0x%llx read BARE=0x%x BAR=0x%x\n",
364*4882a593Smuzhiyun ba, bare, bar);
365*4882a593Smuzhiyun return -ENOMEM;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun __qman_requires_cleanup = 1;
368*4882a593Smuzhiyun /* Return 1 to indicate memory was previously programmed */
369*4882a593Smuzhiyun return 1;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun /* Need to temporarily map the area to make sure it is zeroed */
372*4882a593Smuzhiyun ptr = memremap(ba, size, MEMREMAP_WB);
373*4882a593Smuzhiyun if (!ptr) {
374*4882a593Smuzhiyun pr_crit("memremap() of QMan private memory failed\n");
375*4882a593Smuzhiyun return -ENOMEM;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun memset(ptr, 0, size);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun #ifdef CONFIG_PPC
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun * PPC doesn't appear to flush the cache on memunmap() but the
382*4882a593Smuzhiyun * cache must be flushed since QMan does non coherent accesses
383*4882a593Smuzhiyun * to this memory
384*4882a593Smuzhiyun */
385*4882a593Smuzhiyun flush_dcache_range((unsigned long) ptr, (unsigned long) ptr+size);
386*4882a593Smuzhiyun #endif
387*4882a593Smuzhiyun memunmap(ptr);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun qm_ccsr_out(offset, upper_32_bits(ba));
390*4882a593Smuzhiyun qm_ccsr_out(offset + REG_offset_BAR, lower_32_bits(ba));
391*4882a593Smuzhiyun qm_ccsr_out(offset + REG_offset_AR, PFDR_AR_EN | (exp - 1));
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
qm_set_pfdr_threshold(u32 th,u8 k)395*4882a593Smuzhiyun static void qm_set_pfdr_threshold(u32 th, u8 k)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun qm_ccsr_out(REG_PFDR_FP_LWIT, th & 0xffffff);
398*4882a593Smuzhiyun qm_ccsr_out(REG_PFDR_CFG, k);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
qm_set_sfdr_threshold(u16 th)401*4882a593Smuzhiyun static void qm_set_sfdr_threshold(u16 th)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun qm_ccsr_out(REG_SFDR_CFG, th & 0x3ff);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
qm_init_pfdr(struct device * dev,u32 pfdr_start,u32 num)406*4882a593Smuzhiyun static int qm_init_pfdr(struct device *dev, u32 pfdr_start, u32 num)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun u8 rslt = MCR_get_rslt(qm_ccsr_in(REG_MCR));
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun DPAA_ASSERT(pfdr_start && !(pfdr_start & 7) && !(num & 7) && num);
411*4882a593Smuzhiyun /* Make sure the command interface is 'idle' */
412*4882a593Smuzhiyun if (!MCR_rslt_idle(rslt)) {
413*4882a593Smuzhiyun dev_crit(dev, "QMAN_MCR isn't idle");
414*4882a593Smuzhiyun WARN_ON(1);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Write the MCR command params then the verb */
418*4882a593Smuzhiyun qm_ccsr_out(REG_MCP(0), pfdr_start);
419*4882a593Smuzhiyun /*
420*4882a593Smuzhiyun * TODO: remove this - it's a workaround for a model bug that is
421*4882a593Smuzhiyun * corrected in more recent versions. We use the workaround until
422*4882a593Smuzhiyun * everyone has upgraded.
423*4882a593Smuzhiyun */
424*4882a593Smuzhiyun qm_ccsr_out(REG_MCP(1), pfdr_start + num - 16);
425*4882a593Smuzhiyun dma_wmb();
426*4882a593Smuzhiyun qm_ccsr_out(REG_MCR, MCR_INIT_PFDR);
427*4882a593Smuzhiyun /* Poll for the result */
428*4882a593Smuzhiyun do {
429*4882a593Smuzhiyun rslt = MCR_get_rslt(qm_ccsr_in(REG_MCR));
430*4882a593Smuzhiyun } while (!MCR_rslt_idle(rslt));
431*4882a593Smuzhiyun if (MCR_rslt_ok(rslt))
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun if (MCR_rslt_eaccess(rslt))
434*4882a593Smuzhiyun return -EACCES;
435*4882a593Smuzhiyun if (MCR_rslt_inval(rslt))
436*4882a593Smuzhiyun return -EINVAL;
437*4882a593Smuzhiyun dev_crit(dev, "Unexpected result from MCR_INIT_PFDR: %02x\n", rslt);
438*4882a593Smuzhiyun return -ENODEV;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /*
442*4882a593Smuzhiyun * QMan needs two global memory areas initialized at boot time:
443*4882a593Smuzhiyun * 1) FQD: Frame Queue Descriptors used to manage frame queues
444*4882a593Smuzhiyun * 2) PFDR: Packed Frame Queue Descriptor Records used to store frames
445*4882a593Smuzhiyun * Both areas are reserved using the device tree reserved memory framework
446*4882a593Smuzhiyun * and the addresses and sizes are initialized when the QMan device is probed
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun static dma_addr_t fqd_a, pfdr_a;
449*4882a593Smuzhiyun static size_t fqd_sz, pfdr_sz;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #ifdef CONFIG_PPC
452*4882a593Smuzhiyun /*
453*4882a593Smuzhiyun * Support for PPC Device Tree backward compatibility when compatible
454*4882a593Smuzhiyun * string is set to fsl-qman-fqd and fsl-qman-pfdr
455*4882a593Smuzhiyun */
zero_priv_mem(phys_addr_t addr,size_t sz)456*4882a593Smuzhiyun static int zero_priv_mem(phys_addr_t addr, size_t sz)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun /* map as cacheable, non-guarded */
459*4882a593Smuzhiyun void __iomem *tmpp = ioremap_cache(addr, sz);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (!tmpp)
462*4882a593Smuzhiyun return -ENOMEM;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun memset_io(tmpp, 0, sz);
465*4882a593Smuzhiyun flush_dcache_range((unsigned long)tmpp,
466*4882a593Smuzhiyun (unsigned long)tmpp + sz);
467*4882a593Smuzhiyun iounmap(tmpp);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun return 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
qman_fqd(struct reserved_mem * rmem)472*4882a593Smuzhiyun static int qman_fqd(struct reserved_mem *rmem)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun fqd_a = rmem->base;
475*4882a593Smuzhiyun fqd_sz = rmem->size;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun WARN_ON(!(fqd_a && fqd_sz));
478*4882a593Smuzhiyun return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun RESERVEDMEM_OF_DECLARE(qman_fqd, "fsl,qman-fqd", qman_fqd);
481*4882a593Smuzhiyun
qman_pfdr(struct reserved_mem * rmem)482*4882a593Smuzhiyun static int qman_pfdr(struct reserved_mem *rmem)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun pfdr_a = rmem->base;
485*4882a593Smuzhiyun pfdr_sz = rmem->size;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun WARN_ON(!(pfdr_a && pfdr_sz));
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return 0;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun RESERVEDMEM_OF_DECLARE(qman_pfdr, "fsl,qman-pfdr", qman_pfdr);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun #endif
494*4882a593Smuzhiyun
qm_get_fqid_maxcnt(void)495*4882a593Smuzhiyun unsigned int qm_get_fqid_maxcnt(void)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun return fqd_sz / 64;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
log_edata_bits(struct device * dev,u32 bit_count)500*4882a593Smuzhiyun static void log_edata_bits(struct device *dev, u32 bit_count)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun u32 i, j, mask = 0xffffffff;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun dev_warn(dev, "ErrInt, EDATA:\n");
505*4882a593Smuzhiyun i = bit_count / 32;
506*4882a593Smuzhiyun if (bit_count % 32) {
507*4882a593Smuzhiyun i++;
508*4882a593Smuzhiyun mask = ~(mask << bit_count % 32);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun j = 16 - i;
511*4882a593Smuzhiyun dev_warn(dev, " 0x%08x\n", qm_ccsr_in(REG_EDATA(j)) & mask);
512*4882a593Smuzhiyun j++;
513*4882a593Smuzhiyun for (; j < 16; j++)
514*4882a593Smuzhiyun dev_warn(dev, " 0x%08x\n", qm_ccsr_in(REG_EDATA(j)));
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
log_additional_error_info(struct device * dev,u32 isr_val,u32 ecsr_val)517*4882a593Smuzhiyun static void log_additional_error_info(struct device *dev, u32 isr_val,
518*4882a593Smuzhiyun u32 ecsr_val)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct qm_ecir ecir_val;
521*4882a593Smuzhiyun struct qm_eadr eadr_val;
522*4882a593Smuzhiyun int memid;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun ecir_val.info = qm_ccsr_in(REG_ECIR);
525*4882a593Smuzhiyun /* Is portal info valid */
526*4882a593Smuzhiyun if ((qman_ip_rev & 0xFF00) >= QMAN_REV30) {
527*4882a593Smuzhiyun struct qm_ecir2 ecir2_val;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun ecir2_val.info = qm_ccsr_in(REG_ECIR2);
530*4882a593Smuzhiyun if (ecsr_val & PORTAL_ECSR_ERR) {
531*4882a593Smuzhiyun dev_warn(dev, "ErrInt: %s id %d\n",
532*4882a593Smuzhiyun qm_ecir2_is_dcp(&ecir2_val) ? "DCP" : "SWP",
533*4882a593Smuzhiyun qm_ecir2_get_pnum(&ecir2_val));
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun if (ecsr_val & (FQID_ECSR_ERR | QM_EIRQ_IECE))
536*4882a593Smuzhiyun dev_warn(dev, "ErrInt: ecir.fqid 0x%x\n",
537*4882a593Smuzhiyun qm_ecir_get_fqid(&ecir_val));
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun if (ecsr_val & (QM_EIRQ_SBEI|QM_EIRQ_MBEI)) {
540*4882a593Smuzhiyun eadr_val.info = qm_ccsr_in(REG_EADR);
541*4882a593Smuzhiyun memid = qm_eadr_v3_get_memid(&eadr_val);
542*4882a593Smuzhiyun dev_warn(dev, "ErrInt: EADR Memory: %s, 0x%x\n",
543*4882a593Smuzhiyun error_mdata[memid].txt,
544*4882a593Smuzhiyun error_mdata[memid].addr_mask
545*4882a593Smuzhiyun & qm_eadr_v3_get_eadr(&eadr_val));
546*4882a593Smuzhiyun log_edata_bits(dev, error_mdata[memid].bits);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun } else {
549*4882a593Smuzhiyun if (ecsr_val & PORTAL_ECSR_ERR) {
550*4882a593Smuzhiyun dev_warn(dev, "ErrInt: %s id %d\n",
551*4882a593Smuzhiyun qm_ecir_is_dcp(&ecir_val) ? "DCP" : "SWP",
552*4882a593Smuzhiyun qm_ecir_get_pnum(&ecir_val));
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun if (ecsr_val & FQID_ECSR_ERR)
555*4882a593Smuzhiyun dev_warn(dev, "ErrInt: ecir.fqid 0x%x\n",
556*4882a593Smuzhiyun qm_ecir_get_fqid(&ecir_val));
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (ecsr_val & (QM_EIRQ_SBEI|QM_EIRQ_MBEI)) {
559*4882a593Smuzhiyun eadr_val.info = qm_ccsr_in(REG_EADR);
560*4882a593Smuzhiyun memid = qm_eadr_get_memid(&eadr_val);
561*4882a593Smuzhiyun dev_warn(dev, "ErrInt: EADR Memory: %s, 0x%x\n",
562*4882a593Smuzhiyun error_mdata[memid].txt,
563*4882a593Smuzhiyun error_mdata[memid].addr_mask
564*4882a593Smuzhiyun & qm_eadr_get_eadr(&eadr_val));
565*4882a593Smuzhiyun log_edata_bits(dev, error_mdata[memid].bits);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
qman_isr(int irq,void * ptr)570*4882a593Smuzhiyun static irqreturn_t qman_isr(int irq, void *ptr)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun u32 isr_val, ier_val, ecsr_val, isr_mask, i;
573*4882a593Smuzhiyun struct device *dev = ptr;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun ier_val = qm_ccsr_in(REG_ERR_IER);
576*4882a593Smuzhiyun isr_val = qm_ccsr_in(REG_ERR_ISR);
577*4882a593Smuzhiyun ecsr_val = qm_ccsr_in(REG_ECSR);
578*4882a593Smuzhiyun isr_mask = isr_val & ier_val;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if (!isr_mask)
581*4882a593Smuzhiyun return IRQ_NONE;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(qman_hwerr_txts); i++) {
584*4882a593Smuzhiyun if (qman_hwerr_txts[i].mask & isr_mask) {
585*4882a593Smuzhiyun dev_err_ratelimited(dev, "ErrInt: %s\n",
586*4882a593Smuzhiyun qman_hwerr_txts[i].txt);
587*4882a593Smuzhiyun if (qman_hwerr_txts[i].mask & ecsr_val) {
588*4882a593Smuzhiyun log_additional_error_info(dev, isr_mask,
589*4882a593Smuzhiyun ecsr_val);
590*4882a593Smuzhiyun /* Re-arm error capture registers */
591*4882a593Smuzhiyun qm_ccsr_out(REG_ECSR, ecsr_val);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun if (qman_hwerr_txts[i].mask & QMAN_ERRS_TO_DISABLE) {
594*4882a593Smuzhiyun dev_dbg(dev, "Disabling error 0x%x\n",
595*4882a593Smuzhiyun qman_hwerr_txts[i].mask);
596*4882a593Smuzhiyun ier_val &= ~qman_hwerr_txts[i].mask;
597*4882a593Smuzhiyun qm_ccsr_out(REG_ERR_IER, ier_val);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun qm_ccsr_out(REG_ERR_ISR, isr_val);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun return IRQ_HANDLED;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
qman_init_ccsr(struct device * dev)606*4882a593Smuzhiyun static int qman_init_ccsr(struct device *dev)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun int i, err;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* FQD memory */
611*4882a593Smuzhiyun err = qm_set_memory(qm_memory_fqd, fqd_a, fqd_sz);
612*4882a593Smuzhiyun if (err < 0)
613*4882a593Smuzhiyun return err;
614*4882a593Smuzhiyun /* PFDR memory */
615*4882a593Smuzhiyun err = qm_set_memory(qm_memory_pfdr, pfdr_a, pfdr_sz);
616*4882a593Smuzhiyun if (err < 0)
617*4882a593Smuzhiyun return err;
618*4882a593Smuzhiyun /* Only initialize PFDRs if the QMan was not initialized before */
619*4882a593Smuzhiyun if (err == 0) {
620*4882a593Smuzhiyun err = qm_init_pfdr(dev, 8, pfdr_sz / 64 - 8);
621*4882a593Smuzhiyun if (err)
622*4882a593Smuzhiyun return err;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun /* thresholds */
625*4882a593Smuzhiyun qm_set_pfdr_threshold(512, 64);
626*4882a593Smuzhiyun qm_set_sfdr_threshold(128);
627*4882a593Smuzhiyun /* clear stale PEBI bit from interrupt status register */
628*4882a593Smuzhiyun qm_ccsr_out(REG_ERR_ISR, QM_EIRQ_PEBI);
629*4882a593Smuzhiyun /* corenet initiator settings */
630*4882a593Smuzhiyun qm_set_corenet_initiator();
631*4882a593Smuzhiyun /* HID settings */
632*4882a593Smuzhiyun qm_set_hid();
633*4882a593Smuzhiyun /* Set scheduling weights to defaults */
634*4882a593Smuzhiyun for (i = qm_wq_first; i <= qm_wq_last; i++)
635*4882a593Smuzhiyun qm_set_wq_scheduling(i, 0, 0, 0, 0, 0, 0, 0);
636*4882a593Smuzhiyun /* We are not prepared to accept ERNs for hardware enqueues */
637*4882a593Smuzhiyun qm_set_dc(qm_dc_portal_fman0, 1, 0);
638*4882a593Smuzhiyun qm_set_dc(qm_dc_portal_fman1, 1, 0);
639*4882a593Smuzhiyun return 0;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun #define LIO_CFG_LIODN_MASK 0x0fff0000
__qman_liodn_fixup(u16 channel)643*4882a593Smuzhiyun void __qman_liodn_fixup(u16 channel)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun static int done;
646*4882a593Smuzhiyun static u32 liodn_offset;
647*4882a593Smuzhiyun u32 before, after;
648*4882a593Smuzhiyun int idx = channel - QM_CHANNEL_SWPORTAL0;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun if ((qman_ip_rev & 0xFF00) >= QMAN_REV30)
651*4882a593Smuzhiyun before = qm_ccsr_in(REG_REV3_QCSP_LIO_CFG(idx));
652*4882a593Smuzhiyun else
653*4882a593Smuzhiyun before = qm_ccsr_in(REG_QCSP_LIO_CFG(idx));
654*4882a593Smuzhiyun if (!done) {
655*4882a593Smuzhiyun liodn_offset = before & LIO_CFG_LIODN_MASK;
656*4882a593Smuzhiyun done = 1;
657*4882a593Smuzhiyun return;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun after = (before & (~LIO_CFG_LIODN_MASK)) | liodn_offset;
660*4882a593Smuzhiyun if ((qman_ip_rev & 0xFF00) >= QMAN_REV30)
661*4882a593Smuzhiyun qm_ccsr_out(REG_REV3_QCSP_LIO_CFG(idx), after);
662*4882a593Smuzhiyun else
663*4882a593Smuzhiyun qm_ccsr_out(REG_QCSP_LIO_CFG(idx), after);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun #define IO_CFG_SDEST_MASK 0x00ff0000
qman_set_sdest(u16 channel,unsigned int cpu_idx)667*4882a593Smuzhiyun void qman_set_sdest(u16 channel, unsigned int cpu_idx)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun int idx = channel - QM_CHANNEL_SWPORTAL0;
670*4882a593Smuzhiyun u32 before, after;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if ((qman_ip_rev & 0xFF00) >= QMAN_REV30) {
673*4882a593Smuzhiyun before = qm_ccsr_in(REG_REV3_QCSP_IO_CFG(idx));
674*4882a593Smuzhiyun /* Each pair of vcpu share the same SRQ(SDEST) */
675*4882a593Smuzhiyun cpu_idx /= 2;
676*4882a593Smuzhiyun after = (before & (~IO_CFG_SDEST_MASK)) | (cpu_idx << 16);
677*4882a593Smuzhiyun qm_ccsr_out(REG_REV3_QCSP_IO_CFG(idx), after);
678*4882a593Smuzhiyun } else {
679*4882a593Smuzhiyun before = qm_ccsr_in(REG_QCSP_IO_CFG(idx));
680*4882a593Smuzhiyun after = (before & (~IO_CFG_SDEST_MASK)) | (cpu_idx << 16);
681*4882a593Smuzhiyun qm_ccsr_out(REG_QCSP_IO_CFG(idx), after);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
qman_resource_init(struct device * dev)685*4882a593Smuzhiyun static int qman_resource_init(struct device *dev)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun int pool_chan_num, cgrid_num;
688*4882a593Smuzhiyun int ret, i;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun switch (qman_ip_rev >> 8) {
691*4882a593Smuzhiyun case 1:
692*4882a593Smuzhiyun pool_chan_num = 15;
693*4882a593Smuzhiyun cgrid_num = 256;
694*4882a593Smuzhiyun break;
695*4882a593Smuzhiyun case 2:
696*4882a593Smuzhiyun pool_chan_num = 3;
697*4882a593Smuzhiyun cgrid_num = 64;
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun case 3:
700*4882a593Smuzhiyun pool_chan_num = 15;
701*4882a593Smuzhiyun cgrid_num = 256;
702*4882a593Smuzhiyun break;
703*4882a593Smuzhiyun default:
704*4882a593Smuzhiyun return -ENODEV;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun ret = gen_pool_add(qm_qpalloc, qm_channel_pool1 | DPAA_GENALLOC_OFF,
708*4882a593Smuzhiyun pool_chan_num, -1);
709*4882a593Smuzhiyun if (ret) {
710*4882a593Smuzhiyun dev_err(dev, "Failed to seed pool channels (%d)\n", ret);
711*4882a593Smuzhiyun return ret;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun ret = gen_pool_add(qm_cgralloc, DPAA_GENALLOC_OFF, cgrid_num, -1);
715*4882a593Smuzhiyun if (ret) {
716*4882a593Smuzhiyun dev_err(dev, "Failed to seed CGRID range (%d)\n", ret);
717*4882a593Smuzhiyun return ret;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* parse pool channels into the SDQCR mask */
721*4882a593Smuzhiyun for (i = 0; i < cgrid_num; i++)
722*4882a593Smuzhiyun qm_pools_sdqcr |= QM_SDQCR_CHANNELS_POOL_CONV(i);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun ret = gen_pool_add(qm_fqalloc, QM_FQID_RANGE_START | DPAA_GENALLOC_OFF,
725*4882a593Smuzhiyun qm_get_fqid_maxcnt() - QM_FQID_RANGE_START, -1);
726*4882a593Smuzhiyun if (ret) {
727*4882a593Smuzhiyun dev_err(dev, "Failed to seed FQID range (%d)\n", ret);
728*4882a593Smuzhiyun return ret;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun return 0;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
qman_is_probed(void)734*4882a593Smuzhiyun int qman_is_probed(void)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun return __qman_probed;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(qman_is_probed);
739*4882a593Smuzhiyun
qman_requires_cleanup(void)740*4882a593Smuzhiyun int qman_requires_cleanup(void)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun return __qman_requires_cleanup;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
qman_done_cleanup(void)745*4882a593Smuzhiyun void qman_done_cleanup(void)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun qman_enable_irqs();
748*4882a593Smuzhiyun __qman_requires_cleanup = 0;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun
fsl_qman_probe(struct platform_device * pdev)752*4882a593Smuzhiyun static int fsl_qman_probe(struct platform_device *pdev)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct device *dev = &pdev->dev;
755*4882a593Smuzhiyun struct device_node *node = dev->of_node;
756*4882a593Smuzhiyun struct resource *res;
757*4882a593Smuzhiyun int ret, err_irq;
758*4882a593Smuzhiyun u16 id;
759*4882a593Smuzhiyun u8 major, minor;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun __qman_probed = -1;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
764*4882a593Smuzhiyun if (!res) {
765*4882a593Smuzhiyun dev_err(dev, "Can't get %pOF property 'IORESOURCE_MEM'\n",
766*4882a593Smuzhiyun node);
767*4882a593Smuzhiyun return -ENXIO;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun qm_ccsr_start = devm_ioremap(dev, res->start, resource_size(res));
770*4882a593Smuzhiyun if (!qm_ccsr_start)
771*4882a593Smuzhiyun return -ENXIO;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun qm_get_version(&id, &major, &minor);
774*4882a593Smuzhiyun if (major == 1 && minor == 0) {
775*4882a593Smuzhiyun dev_err(dev, "Rev1.0 on P4080 rev1 is not supported!\n");
776*4882a593Smuzhiyun return -ENODEV;
777*4882a593Smuzhiyun } else if (major == 1 && minor == 1)
778*4882a593Smuzhiyun qman_ip_rev = QMAN_REV11;
779*4882a593Smuzhiyun else if (major == 1 && minor == 2)
780*4882a593Smuzhiyun qman_ip_rev = QMAN_REV12;
781*4882a593Smuzhiyun else if (major == 2 && minor == 0)
782*4882a593Smuzhiyun qman_ip_rev = QMAN_REV20;
783*4882a593Smuzhiyun else if (major == 3 && minor == 0)
784*4882a593Smuzhiyun qman_ip_rev = QMAN_REV30;
785*4882a593Smuzhiyun else if (major == 3 && minor == 1)
786*4882a593Smuzhiyun qman_ip_rev = QMAN_REV31;
787*4882a593Smuzhiyun else if (major == 3 && minor == 2)
788*4882a593Smuzhiyun qman_ip_rev = QMAN_REV32;
789*4882a593Smuzhiyun else {
790*4882a593Smuzhiyun dev_err(dev, "Unknown QMan version\n");
791*4882a593Smuzhiyun return -ENODEV;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if ((qman_ip_rev & 0xff00) >= QMAN_REV30) {
795*4882a593Smuzhiyun qm_channel_pool1 = QMAN_CHANNEL_POOL1_REV3;
796*4882a593Smuzhiyun qm_channel_caam = QMAN_CHANNEL_CAAM_REV3;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun if (fqd_a) {
800*4882a593Smuzhiyun #ifdef CONFIG_PPC
801*4882a593Smuzhiyun /*
802*4882a593Smuzhiyun * For PPC backward DT compatibility
803*4882a593Smuzhiyun * FQD memory MUST be zero'd by software
804*4882a593Smuzhiyun */
805*4882a593Smuzhiyun zero_priv_mem(fqd_a, fqd_sz);
806*4882a593Smuzhiyun #else
807*4882a593Smuzhiyun WARN(1, "Unexpected architecture using non shared-dma-mem reservations");
808*4882a593Smuzhiyun #endif
809*4882a593Smuzhiyun } else {
810*4882a593Smuzhiyun /*
811*4882a593Smuzhiyun * Order of memory regions is assumed as FQD followed by PFDR
812*4882a593Smuzhiyun * in order to ensure allocations from the correct regions the
813*4882a593Smuzhiyun * driver initializes then allocates each piece in order
814*4882a593Smuzhiyun */
815*4882a593Smuzhiyun ret = qbman_init_private_mem(dev, 0, &fqd_a, &fqd_sz);
816*4882a593Smuzhiyun if (ret) {
817*4882a593Smuzhiyun dev_err(dev, "qbman_init_private_mem() for FQD failed 0x%x\n",
818*4882a593Smuzhiyun ret);
819*4882a593Smuzhiyun return -ENODEV;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun dev_dbg(dev, "Allocated FQD 0x%llx 0x%zx\n", fqd_a, fqd_sz);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun if (!pfdr_a) {
825*4882a593Smuzhiyun /* Setup PFDR memory */
826*4882a593Smuzhiyun ret = qbman_init_private_mem(dev, 1, &pfdr_a, &pfdr_sz);
827*4882a593Smuzhiyun if (ret) {
828*4882a593Smuzhiyun dev_err(dev, "qbman_init_private_mem() for PFDR failed 0x%x\n",
829*4882a593Smuzhiyun ret);
830*4882a593Smuzhiyun return -ENODEV;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun dev_dbg(dev, "Allocated PFDR 0x%llx 0x%zx\n", pfdr_a, pfdr_sz);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun ret = qman_init_ccsr(dev);
836*4882a593Smuzhiyun if (ret) {
837*4882a593Smuzhiyun dev_err(dev, "CCSR setup failed\n");
838*4882a593Smuzhiyun return ret;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun err_irq = platform_get_irq(pdev, 0);
842*4882a593Smuzhiyun if (err_irq <= 0) {
843*4882a593Smuzhiyun dev_info(dev, "Can't get %pOF property 'interrupts'\n",
844*4882a593Smuzhiyun node);
845*4882a593Smuzhiyun return -ENODEV;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun ret = devm_request_irq(dev, err_irq, qman_isr, IRQF_SHARED, "qman-err",
848*4882a593Smuzhiyun dev);
849*4882a593Smuzhiyun if (ret) {
850*4882a593Smuzhiyun dev_err(dev, "devm_request_irq() failed %d for '%pOF'\n",
851*4882a593Smuzhiyun ret, node);
852*4882a593Smuzhiyun return ret;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /*
856*4882a593Smuzhiyun * Write-to-clear any stale bits, (eg. starvation being asserted prior
857*4882a593Smuzhiyun * to resource allocation during driver init).
858*4882a593Smuzhiyun */
859*4882a593Smuzhiyun qm_ccsr_out(REG_ERR_ISR, 0xffffffff);
860*4882a593Smuzhiyun /* Enable Error Interrupts */
861*4882a593Smuzhiyun qm_ccsr_out(REG_ERR_IER, 0xffffffff);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun qm_fqalloc = devm_gen_pool_create(dev, 0, -1, "qman-fqalloc");
864*4882a593Smuzhiyun if (IS_ERR(qm_fqalloc)) {
865*4882a593Smuzhiyun ret = PTR_ERR(qm_fqalloc);
866*4882a593Smuzhiyun dev_err(dev, "qman-fqalloc pool init failed (%d)\n", ret);
867*4882a593Smuzhiyun return ret;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun qm_qpalloc = devm_gen_pool_create(dev, 0, -1, "qman-qpalloc");
871*4882a593Smuzhiyun if (IS_ERR(qm_qpalloc)) {
872*4882a593Smuzhiyun ret = PTR_ERR(qm_qpalloc);
873*4882a593Smuzhiyun dev_err(dev, "qman-qpalloc pool init failed (%d)\n", ret);
874*4882a593Smuzhiyun return ret;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun qm_cgralloc = devm_gen_pool_create(dev, 0, -1, "qman-cgralloc");
878*4882a593Smuzhiyun if (IS_ERR(qm_cgralloc)) {
879*4882a593Smuzhiyun ret = PTR_ERR(qm_cgralloc);
880*4882a593Smuzhiyun dev_err(dev, "qman-cgralloc pool init failed (%d)\n", ret);
881*4882a593Smuzhiyun return ret;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun ret = qman_resource_init(dev);
885*4882a593Smuzhiyun if (ret)
886*4882a593Smuzhiyun return ret;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun ret = qman_alloc_fq_table(qm_get_fqid_maxcnt());
889*4882a593Smuzhiyun if (ret)
890*4882a593Smuzhiyun return ret;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun ret = qman_wq_alloc();
893*4882a593Smuzhiyun if (ret)
894*4882a593Smuzhiyun return ret;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun __qman_probed = 1;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun return 0;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun static const struct of_device_id fsl_qman_ids[] = {
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun .compatible = "fsl,qman",
904*4882a593Smuzhiyun },
905*4882a593Smuzhiyun {}
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun static struct platform_driver fsl_qman_driver = {
909*4882a593Smuzhiyun .driver = {
910*4882a593Smuzhiyun .name = KBUILD_MODNAME,
911*4882a593Smuzhiyun .of_match_table = fsl_qman_ids,
912*4882a593Smuzhiyun .suppress_bind_attrs = true,
913*4882a593Smuzhiyun },
914*4882a593Smuzhiyun .probe = fsl_qman_probe,
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun builtin_platform_driver(fsl_qman_driver);
918