xref: /OK3568_Linux_fs/kernel/drivers/soc/fsl/qbman/qman.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* Copyright 2008 - 2016 Freescale Semiconductor, Inc.
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
4*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions are met:
5*4882a593Smuzhiyun  *     * Redistributions of source code must retain the above copyright
6*4882a593Smuzhiyun  *	 notice, this list of conditions and the following disclaimer.
7*4882a593Smuzhiyun  *     * Redistributions in binary form must reproduce the above copyright
8*4882a593Smuzhiyun  *	 notice, this list of conditions and the following disclaimer in the
9*4882a593Smuzhiyun  *	 documentation and/or other materials provided with the distribution.
10*4882a593Smuzhiyun  *     * Neither the name of Freescale Semiconductor nor the
11*4882a593Smuzhiyun  *	 names of its contributors may be used to endorse or promote products
12*4882a593Smuzhiyun  *	 derived from this software without specific prior written permission.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * ALTERNATIVELY, this software may be distributed under the terms of the
15*4882a593Smuzhiyun  * GNU General Public License ("GPL") as published by the Free Software
16*4882a593Smuzhiyun  * Foundation, either version 2 of that License or (at your option) any
17*4882a593Smuzhiyun  * later version.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
20*4882a593Smuzhiyun  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
21*4882a593Smuzhiyun  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22*4882a593Smuzhiyun  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
23*4882a593Smuzhiyun  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24*4882a593Smuzhiyun  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25*4882a593Smuzhiyun  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26*4882a593Smuzhiyun  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27*4882a593Smuzhiyun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
28*4882a593Smuzhiyun  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "qman_priv.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define DQRR_MAXFILL	15
34*4882a593Smuzhiyun #define EQCR_ITHRESH	4	/* if EQCR congests, interrupt threshold */
35*4882a593Smuzhiyun #define IRQNAME		"QMan portal %d"
36*4882a593Smuzhiyun #define MAX_IRQNAME	16	/* big enough for "QMan portal %d" */
37*4882a593Smuzhiyun #define QMAN_POLL_LIMIT 32
38*4882a593Smuzhiyun #define QMAN_PIRQ_DQRR_ITHRESH 12
39*4882a593Smuzhiyun #define QMAN_DQRR_IT_MAX 15
40*4882a593Smuzhiyun #define QMAN_ITP_MAX 0xFFF
41*4882a593Smuzhiyun #define QMAN_PIRQ_MR_ITHRESH 4
42*4882a593Smuzhiyun #define QMAN_PIRQ_IPERIOD 100
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Portal register assists */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #if defined(CONFIG_ARM) || defined(CONFIG_ARM64)
47*4882a593Smuzhiyun /* Cache-inhibited register offsets */
48*4882a593Smuzhiyun #define QM_REG_EQCR_PI_CINH	0x3000
49*4882a593Smuzhiyun #define QM_REG_EQCR_CI_CINH	0x3040
50*4882a593Smuzhiyun #define QM_REG_EQCR_ITR		0x3080
51*4882a593Smuzhiyun #define QM_REG_DQRR_PI_CINH	0x3100
52*4882a593Smuzhiyun #define QM_REG_DQRR_CI_CINH	0x3140
53*4882a593Smuzhiyun #define QM_REG_DQRR_ITR		0x3180
54*4882a593Smuzhiyun #define QM_REG_DQRR_DCAP	0x31C0
55*4882a593Smuzhiyun #define QM_REG_DQRR_SDQCR	0x3200
56*4882a593Smuzhiyun #define QM_REG_DQRR_VDQCR	0x3240
57*4882a593Smuzhiyun #define QM_REG_DQRR_PDQCR	0x3280
58*4882a593Smuzhiyun #define QM_REG_MR_PI_CINH	0x3300
59*4882a593Smuzhiyun #define QM_REG_MR_CI_CINH	0x3340
60*4882a593Smuzhiyun #define QM_REG_MR_ITR		0x3380
61*4882a593Smuzhiyun #define QM_REG_CFG		0x3500
62*4882a593Smuzhiyun #define QM_REG_ISR		0x3600
63*4882a593Smuzhiyun #define QM_REG_IER		0x3640
64*4882a593Smuzhiyun #define QM_REG_ISDR		0x3680
65*4882a593Smuzhiyun #define QM_REG_IIR		0x36C0
66*4882a593Smuzhiyun #define QM_REG_ITPR		0x3740
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Cache-enabled register offsets */
69*4882a593Smuzhiyun #define QM_CL_EQCR		0x0000
70*4882a593Smuzhiyun #define QM_CL_DQRR		0x1000
71*4882a593Smuzhiyun #define QM_CL_MR		0x2000
72*4882a593Smuzhiyun #define QM_CL_EQCR_PI_CENA	0x3000
73*4882a593Smuzhiyun #define QM_CL_EQCR_CI_CENA	0x3040
74*4882a593Smuzhiyun #define QM_CL_DQRR_PI_CENA	0x3100
75*4882a593Smuzhiyun #define QM_CL_DQRR_CI_CENA	0x3140
76*4882a593Smuzhiyun #define QM_CL_MR_PI_CENA	0x3300
77*4882a593Smuzhiyun #define QM_CL_MR_CI_CENA	0x3340
78*4882a593Smuzhiyun #define QM_CL_CR		0x3800
79*4882a593Smuzhiyun #define QM_CL_RR0		0x3900
80*4882a593Smuzhiyun #define QM_CL_RR1		0x3940
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #else
83*4882a593Smuzhiyun /* Cache-inhibited register offsets */
84*4882a593Smuzhiyun #define QM_REG_EQCR_PI_CINH	0x0000
85*4882a593Smuzhiyun #define QM_REG_EQCR_CI_CINH	0x0004
86*4882a593Smuzhiyun #define QM_REG_EQCR_ITR		0x0008
87*4882a593Smuzhiyun #define QM_REG_DQRR_PI_CINH	0x0040
88*4882a593Smuzhiyun #define QM_REG_DQRR_CI_CINH	0x0044
89*4882a593Smuzhiyun #define QM_REG_DQRR_ITR		0x0048
90*4882a593Smuzhiyun #define QM_REG_DQRR_DCAP	0x0050
91*4882a593Smuzhiyun #define QM_REG_DQRR_SDQCR	0x0054
92*4882a593Smuzhiyun #define QM_REG_DQRR_VDQCR	0x0058
93*4882a593Smuzhiyun #define QM_REG_DQRR_PDQCR	0x005c
94*4882a593Smuzhiyun #define QM_REG_MR_PI_CINH	0x0080
95*4882a593Smuzhiyun #define QM_REG_MR_CI_CINH	0x0084
96*4882a593Smuzhiyun #define QM_REG_MR_ITR		0x0088
97*4882a593Smuzhiyun #define QM_REG_CFG		0x0100
98*4882a593Smuzhiyun #define QM_REG_ISR		0x0e00
99*4882a593Smuzhiyun #define QM_REG_IER		0x0e04
100*4882a593Smuzhiyun #define QM_REG_ISDR		0x0e08
101*4882a593Smuzhiyun #define QM_REG_IIR		0x0e0c
102*4882a593Smuzhiyun #define QM_REG_ITPR		0x0e14
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Cache-enabled register offsets */
105*4882a593Smuzhiyun #define QM_CL_EQCR		0x0000
106*4882a593Smuzhiyun #define QM_CL_DQRR		0x1000
107*4882a593Smuzhiyun #define QM_CL_MR		0x2000
108*4882a593Smuzhiyun #define QM_CL_EQCR_PI_CENA	0x3000
109*4882a593Smuzhiyun #define QM_CL_EQCR_CI_CENA	0x3100
110*4882a593Smuzhiyun #define QM_CL_DQRR_PI_CENA	0x3200
111*4882a593Smuzhiyun #define QM_CL_DQRR_CI_CENA	0x3300
112*4882a593Smuzhiyun #define QM_CL_MR_PI_CENA	0x3400
113*4882a593Smuzhiyun #define QM_CL_MR_CI_CENA	0x3500
114*4882a593Smuzhiyun #define QM_CL_CR		0x3800
115*4882a593Smuzhiyun #define QM_CL_RR0		0x3900
116*4882a593Smuzhiyun #define QM_CL_RR1		0x3940
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun  * BTW, the drivers (and h/w programming model) already obtain the required
121*4882a593Smuzhiyun  * synchronisation for portal accesses and data-dependencies. Use of barrier()s
122*4882a593Smuzhiyun  * or other order-preserving primitives simply degrade performance. Hence the
123*4882a593Smuzhiyun  * use of the __raw_*() interfaces, which simply ensure that the compiler treats
124*4882a593Smuzhiyun  * the portal registers as volatile
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* Cache-enabled ring access */
128*4882a593Smuzhiyun #define qm_cl(base, idx)	((void *)base + ((idx) << 6))
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  * Portal modes.
132*4882a593Smuzhiyun  *   Enum types;
133*4882a593Smuzhiyun  *     pmode == production mode
134*4882a593Smuzhiyun  *     cmode == consumption mode,
135*4882a593Smuzhiyun  *     dmode == h/w dequeue mode.
136*4882a593Smuzhiyun  *   Enum values use 3 letter codes. First letter matches the portal mode,
137*4882a593Smuzhiyun  *   remaining two letters indicate;
138*4882a593Smuzhiyun  *     ci == cache-inhibited portal register
139*4882a593Smuzhiyun  *     ce == cache-enabled portal register
140*4882a593Smuzhiyun  *     vb == in-band valid-bit (cache-enabled)
141*4882a593Smuzhiyun  *     dc == DCA (Discrete Consumption Acknowledgment), DQRR-only
142*4882a593Smuzhiyun  *   As for "enum qm_dqrr_dmode", it should be self-explanatory.
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun enum qm_eqcr_pmode {		/* matches QCSP_CFG::EPM */
145*4882a593Smuzhiyun 	qm_eqcr_pci = 0,	/* PI index, cache-inhibited */
146*4882a593Smuzhiyun 	qm_eqcr_pce = 1,	/* PI index, cache-enabled */
147*4882a593Smuzhiyun 	qm_eqcr_pvb = 2		/* valid-bit */
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun enum qm_dqrr_dmode {		/* matches QCSP_CFG::DP */
150*4882a593Smuzhiyun 	qm_dqrr_dpush = 0,	/* SDQCR  + VDQCR */
151*4882a593Smuzhiyun 	qm_dqrr_dpull = 1	/* PDQCR */
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun enum qm_dqrr_pmode {		/* s/w-only */
154*4882a593Smuzhiyun 	qm_dqrr_pci,		/* reads DQRR_PI_CINH */
155*4882a593Smuzhiyun 	qm_dqrr_pce,		/* reads DQRR_PI_CENA */
156*4882a593Smuzhiyun 	qm_dqrr_pvb		/* reads valid-bit */
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun enum qm_dqrr_cmode {		/* matches QCSP_CFG::DCM */
159*4882a593Smuzhiyun 	qm_dqrr_cci = 0,	/* CI index, cache-inhibited */
160*4882a593Smuzhiyun 	qm_dqrr_cce = 1,	/* CI index, cache-enabled */
161*4882a593Smuzhiyun 	qm_dqrr_cdc = 2		/* Discrete Consumption Acknowledgment */
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun enum qm_mr_pmode {		/* s/w-only */
164*4882a593Smuzhiyun 	qm_mr_pci,		/* reads MR_PI_CINH */
165*4882a593Smuzhiyun 	qm_mr_pce,		/* reads MR_PI_CENA */
166*4882a593Smuzhiyun 	qm_mr_pvb		/* reads valid-bit */
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun enum qm_mr_cmode {		/* matches QCSP_CFG::MM */
169*4882a593Smuzhiyun 	qm_mr_cci = 0,		/* CI index, cache-inhibited */
170*4882a593Smuzhiyun 	qm_mr_cce = 1		/* CI index, cache-enabled */
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* --- Portal structures --- */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define QM_EQCR_SIZE		8
176*4882a593Smuzhiyun #define QM_DQRR_SIZE		16
177*4882a593Smuzhiyun #define QM_MR_SIZE		8
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* "Enqueue Command" */
180*4882a593Smuzhiyun struct qm_eqcr_entry {
181*4882a593Smuzhiyun 	u8 _ncw_verb; /* writes to this are non-coherent */
182*4882a593Smuzhiyun 	u8 dca;
183*4882a593Smuzhiyun 	__be16 seqnum;
184*4882a593Smuzhiyun 	u8 __reserved[4];
185*4882a593Smuzhiyun 	__be32 fqid;	/* 24-bit */
186*4882a593Smuzhiyun 	__be32 tag;
187*4882a593Smuzhiyun 	struct qm_fd fd;
188*4882a593Smuzhiyun 	u8 __reserved3[32];
189*4882a593Smuzhiyun } __packed __aligned(8);
190*4882a593Smuzhiyun #define QM_EQCR_VERB_VBIT		0x80
191*4882a593Smuzhiyun #define QM_EQCR_VERB_CMD_MASK		0x61	/* but only one value; */
192*4882a593Smuzhiyun #define QM_EQCR_VERB_CMD_ENQUEUE	0x01
193*4882a593Smuzhiyun #define QM_EQCR_SEQNUM_NESN		0x8000	/* Advance NESN */
194*4882a593Smuzhiyun #define QM_EQCR_SEQNUM_NLIS		0x4000	/* More fragments to come */
195*4882a593Smuzhiyun #define QM_EQCR_SEQNUM_SEQMASK		0x3fff	/* sequence number goes here */
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun struct qm_eqcr {
198*4882a593Smuzhiyun 	struct qm_eqcr_entry *ring, *cursor;
199*4882a593Smuzhiyun 	u8 ci, available, ithresh, vbit;
200*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
201*4882a593Smuzhiyun 	u32 busy;
202*4882a593Smuzhiyun 	enum qm_eqcr_pmode pmode;
203*4882a593Smuzhiyun #endif
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun struct qm_dqrr {
207*4882a593Smuzhiyun 	const struct qm_dqrr_entry *ring, *cursor;
208*4882a593Smuzhiyun 	u8 pi, ci, fill, ithresh, vbit;
209*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
210*4882a593Smuzhiyun 	enum qm_dqrr_dmode dmode;
211*4882a593Smuzhiyun 	enum qm_dqrr_pmode pmode;
212*4882a593Smuzhiyun 	enum qm_dqrr_cmode cmode;
213*4882a593Smuzhiyun #endif
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun struct qm_mr {
217*4882a593Smuzhiyun 	union qm_mr_entry *ring, *cursor;
218*4882a593Smuzhiyun 	u8 pi, ci, fill, ithresh, vbit;
219*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
220*4882a593Smuzhiyun 	enum qm_mr_pmode pmode;
221*4882a593Smuzhiyun 	enum qm_mr_cmode cmode;
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* MC (Management Command) command */
226*4882a593Smuzhiyun /* "FQ" command layout */
227*4882a593Smuzhiyun struct qm_mcc_fq {
228*4882a593Smuzhiyun 	u8 _ncw_verb;
229*4882a593Smuzhiyun 	u8 __reserved1[3];
230*4882a593Smuzhiyun 	__be32 fqid;	/* 24-bit */
231*4882a593Smuzhiyun 	u8 __reserved2[56];
232*4882a593Smuzhiyun } __packed;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* "CGR" command layout */
235*4882a593Smuzhiyun struct qm_mcc_cgr {
236*4882a593Smuzhiyun 	u8 _ncw_verb;
237*4882a593Smuzhiyun 	u8 __reserved1[30];
238*4882a593Smuzhiyun 	u8 cgid;
239*4882a593Smuzhiyun 	u8 __reserved2[32];
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define QM_MCC_VERB_VBIT		0x80
243*4882a593Smuzhiyun #define QM_MCC_VERB_MASK		0x7f	/* where the verb contains; */
244*4882a593Smuzhiyun #define QM_MCC_VERB_INITFQ_PARKED	0x40
245*4882a593Smuzhiyun #define QM_MCC_VERB_INITFQ_SCHED	0x41
246*4882a593Smuzhiyun #define QM_MCC_VERB_QUERYFQ		0x44
247*4882a593Smuzhiyun #define QM_MCC_VERB_QUERYFQ_NP		0x45	/* "non-programmable" fields */
248*4882a593Smuzhiyun #define QM_MCC_VERB_QUERYWQ		0x46
249*4882a593Smuzhiyun #define QM_MCC_VERB_QUERYWQ_DEDICATED	0x47
250*4882a593Smuzhiyun #define QM_MCC_VERB_ALTER_SCHED		0x48	/* Schedule FQ */
251*4882a593Smuzhiyun #define QM_MCC_VERB_ALTER_FE		0x49	/* Force Eligible FQ */
252*4882a593Smuzhiyun #define QM_MCC_VERB_ALTER_RETIRE	0x4a	/* Retire FQ */
253*4882a593Smuzhiyun #define QM_MCC_VERB_ALTER_OOS		0x4b	/* Take FQ out of service */
254*4882a593Smuzhiyun #define QM_MCC_VERB_ALTER_FQXON		0x4d	/* FQ XON */
255*4882a593Smuzhiyun #define QM_MCC_VERB_ALTER_FQXOFF	0x4e	/* FQ XOFF */
256*4882a593Smuzhiyun #define QM_MCC_VERB_INITCGR		0x50
257*4882a593Smuzhiyun #define QM_MCC_VERB_MODIFYCGR		0x51
258*4882a593Smuzhiyun #define QM_MCC_VERB_CGRTESTWRITE	0x52
259*4882a593Smuzhiyun #define QM_MCC_VERB_QUERYCGR		0x58
260*4882a593Smuzhiyun #define QM_MCC_VERB_QUERYCONGESTION	0x59
261*4882a593Smuzhiyun union qm_mc_command {
262*4882a593Smuzhiyun 	struct {
263*4882a593Smuzhiyun 		u8 _ncw_verb; /* writes to this are non-coherent */
264*4882a593Smuzhiyun 		u8 __reserved[63];
265*4882a593Smuzhiyun 	};
266*4882a593Smuzhiyun 	struct qm_mcc_initfq initfq;
267*4882a593Smuzhiyun 	struct qm_mcc_initcgr initcgr;
268*4882a593Smuzhiyun 	struct qm_mcc_fq fq;
269*4882a593Smuzhiyun 	struct qm_mcc_cgr cgr;
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* MC (Management Command) result */
273*4882a593Smuzhiyun /* "Query FQ" */
274*4882a593Smuzhiyun struct qm_mcr_queryfq {
275*4882a593Smuzhiyun 	u8 verb;
276*4882a593Smuzhiyun 	u8 result;
277*4882a593Smuzhiyun 	u8 __reserved1[8];
278*4882a593Smuzhiyun 	struct qm_fqd fqd;	/* the FQD fields are here */
279*4882a593Smuzhiyun 	u8 __reserved2[30];
280*4882a593Smuzhiyun } __packed;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /* "Alter FQ State Commands" */
283*4882a593Smuzhiyun struct qm_mcr_alterfq {
284*4882a593Smuzhiyun 	u8 verb;
285*4882a593Smuzhiyun 	u8 result;
286*4882a593Smuzhiyun 	u8 fqs;		/* Frame Queue Status */
287*4882a593Smuzhiyun 	u8 __reserved1[61];
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun #define QM_MCR_VERB_RRID		0x80
290*4882a593Smuzhiyun #define QM_MCR_VERB_MASK		QM_MCC_VERB_MASK
291*4882a593Smuzhiyun #define QM_MCR_VERB_INITFQ_PARKED	QM_MCC_VERB_INITFQ_PARKED
292*4882a593Smuzhiyun #define QM_MCR_VERB_INITFQ_SCHED	QM_MCC_VERB_INITFQ_SCHED
293*4882a593Smuzhiyun #define QM_MCR_VERB_QUERYFQ		QM_MCC_VERB_QUERYFQ
294*4882a593Smuzhiyun #define QM_MCR_VERB_QUERYFQ_NP		QM_MCC_VERB_QUERYFQ_NP
295*4882a593Smuzhiyun #define QM_MCR_VERB_QUERYWQ		QM_MCC_VERB_QUERYWQ
296*4882a593Smuzhiyun #define QM_MCR_VERB_QUERYWQ_DEDICATED	QM_MCC_VERB_QUERYWQ_DEDICATED
297*4882a593Smuzhiyun #define QM_MCR_VERB_ALTER_SCHED		QM_MCC_VERB_ALTER_SCHED
298*4882a593Smuzhiyun #define QM_MCR_VERB_ALTER_FE		QM_MCC_VERB_ALTER_FE
299*4882a593Smuzhiyun #define QM_MCR_VERB_ALTER_RETIRE	QM_MCC_VERB_ALTER_RETIRE
300*4882a593Smuzhiyun #define QM_MCR_VERB_ALTER_OOS		QM_MCC_VERB_ALTER_OOS
301*4882a593Smuzhiyun #define QM_MCR_RESULT_NULL		0x00
302*4882a593Smuzhiyun #define QM_MCR_RESULT_OK		0xf0
303*4882a593Smuzhiyun #define QM_MCR_RESULT_ERR_FQID		0xf1
304*4882a593Smuzhiyun #define QM_MCR_RESULT_ERR_FQSTATE	0xf2
305*4882a593Smuzhiyun #define QM_MCR_RESULT_ERR_NOTEMPTY	0xf3	/* OOS fails if FQ is !empty */
306*4882a593Smuzhiyun #define QM_MCR_RESULT_ERR_BADCHANNEL	0xf4
307*4882a593Smuzhiyun #define QM_MCR_RESULT_PENDING		0xf8
308*4882a593Smuzhiyun #define QM_MCR_RESULT_ERR_BADCOMMAND	0xff
309*4882a593Smuzhiyun #define QM_MCR_FQS_ORLPRESENT		0x02	/* ORL fragments to come */
310*4882a593Smuzhiyun #define QM_MCR_FQS_NOTEMPTY		0x01	/* FQ has enqueued frames */
311*4882a593Smuzhiyun #define QM_MCR_TIMEOUT			10000	/* us */
312*4882a593Smuzhiyun union qm_mc_result {
313*4882a593Smuzhiyun 	struct {
314*4882a593Smuzhiyun 		u8 verb;
315*4882a593Smuzhiyun 		u8 result;
316*4882a593Smuzhiyun 		u8 __reserved1[62];
317*4882a593Smuzhiyun 	};
318*4882a593Smuzhiyun 	struct qm_mcr_queryfq queryfq;
319*4882a593Smuzhiyun 	struct qm_mcr_alterfq alterfq;
320*4882a593Smuzhiyun 	struct qm_mcr_querycgr querycgr;
321*4882a593Smuzhiyun 	struct qm_mcr_querycongestion querycongestion;
322*4882a593Smuzhiyun 	struct qm_mcr_querywq querywq;
323*4882a593Smuzhiyun 	struct qm_mcr_queryfq_np queryfq_np;
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun struct qm_mc {
327*4882a593Smuzhiyun 	union qm_mc_command *cr;
328*4882a593Smuzhiyun 	union qm_mc_result *rr;
329*4882a593Smuzhiyun 	u8 rridx, vbit;
330*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
331*4882a593Smuzhiyun 	enum {
332*4882a593Smuzhiyun 		/* Can be _mc_start()ed */
333*4882a593Smuzhiyun 		qman_mc_idle,
334*4882a593Smuzhiyun 		/* Can be _mc_commit()ed or _mc_abort()ed */
335*4882a593Smuzhiyun 		qman_mc_user,
336*4882a593Smuzhiyun 		/* Can only be _mc_retry()ed */
337*4882a593Smuzhiyun 		qman_mc_hw
338*4882a593Smuzhiyun 	} state;
339*4882a593Smuzhiyun #endif
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun struct qm_addr {
343*4882a593Smuzhiyun 	void *ce;		/* cache-enabled */
344*4882a593Smuzhiyun 	__be32 *ce_be;		/* same value as above but for direct access */
345*4882a593Smuzhiyun 	void __iomem *ci;	/* cache-inhibited */
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun struct qm_portal {
349*4882a593Smuzhiyun 	/*
350*4882a593Smuzhiyun 	 * In the non-CONFIG_FSL_DPAA_CHECKING case, the following stuff up to
351*4882a593Smuzhiyun 	 * and including 'mc' fits within a cacheline (yay!). The 'config' part
352*4882a593Smuzhiyun 	 * is setup-only, so isn't a cause for a concern. In other words, don't
353*4882a593Smuzhiyun 	 * rearrange this structure on a whim, there be dragons ...
354*4882a593Smuzhiyun 	 */
355*4882a593Smuzhiyun 	struct qm_addr addr;
356*4882a593Smuzhiyun 	struct qm_eqcr eqcr;
357*4882a593Smuzhiyun 	struct qm_dqrr dqrr;
358*4882a593Smuzhiyun 	struct qm_mr mr;
359*4882a593Smuzhiyun 	struct qm_mc mc;
360*4882a593Smuzhiyun } ____cacheline_aligned;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /* Cache-inhibited register access. */
qm_in(struct qm_portal * p,u32 offset)363*4882a593Smuzhiyun static inline u32 qm_in(struct qm_portal *p, u32 offset)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	return ioread32be(p->addr.ci + offset);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
qm_out(struct qm_portal * p,u32 offset,u32 val)368*4882a593Smuzhiyun static inline void qm_out(struct qm_portal *p, u32 offset, u32 val)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	iowrite32be(val, p->addr.ci + offset);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /* Cache Enabled Portal Access */
qm_cl_invalidate(struct qm_portal * p,u32 offset)374*4882a593Smuzhiyun static inline void qm_cl_invalidate(struct qm_portal *p, u32 offset)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	dpaa_invalidate(p->addr.ce + offset);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
qm_cl_touch_ro(struct qm_portal * p,u32 offset)379*4882a593Smuzhiyun static inline void qm_cl_touch_ro(struct qm_portal *p, u32 offset)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	dpaa_touch_ro(p->addr.ce + offset);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
qm_ce_in(struct qm_portal * p,u32 offset)384*4882a593Smuzhiyun static inline u32 qm_ce_in(struct qm_portal *p, u32 offset)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	return be32_to_cpu(*(p->addr.ce_be + (offset/4)));
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /* --- EQCR API --- */
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define EQCR_SHIFT	ilog2(sizeof(struct qm_eqcr_entry))
392*4882a593Smuzhiyun #define EQCR_CARRY	(uintptr_t)(QM_EQCR_SIZE << EQCR_SHIFT)
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /* Bit-wise logic to wrap a ring pointer by clearing the "carry bit" */
eqcr_carryclear(struct qm_eqcr_entry * p)395*4882a593Smuzhiyun static struct qm_eqcr_entry *eqcr_carryclear(struct qm_eqcr_entry *p)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	uintptr_t addr = (uintptr_t)p;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	addr &= ~EQCR_CARRY;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return (struct qm_eqcr_entry *)addr;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /* Bit-wise logic to convert a ring pointer to a ring index */
eqcr_ptr2idx(struct qm_eqcr_entry * e)405*4882a593Smuzhiyun static int eqcr_ptr2idx(struct qm_eqcr_entry *e)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	return ((uintptr_t)e >> EQCR_SHIFT) & (QM_EQCR_SIZE - 1);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /* Increment the 'cursor' ring pointer, taking 'vbit' into account */
eqcr_inc(struct qm_eqcr * eqcr)411*4882a593Smuzhiyun static inline void eqcr_inc(struct qm_eqcr *eqcr)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	/* increment to the next EQCR pointer and handle overflow and 'vbit' */
414*4882a593Smuzhiyun 	struct qm_eqcr_entry *partial = eqcr->cursor + 1;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	eqcr->cursor = eqcr_carryclear(partial);
417*4882a593Smuzhiyun 	if (partial != eqcr->cursor)
418*4882a593Smuzhiyun 		eqcr->vbit ^= QM_EQCR_VERB_VBIT;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
qm_eqcr_init(struct qm_portal * portal,enum qm_eqcr_pmode pmode,unsigned int eq_stash_thresh,int eq_stash_prio)421*4882a593Smuzhiyun static inline int qm_eqcr_init(struct qm_portal *portal,
422*4882a593Smuzhiyun 				enum qm_eqcr_pmode pmode,
423*4882a593Smuzhiyun 				unsigned int eq_stash_thresh,
424*4882a593Smuzhiyun 				int eq_stash_prio)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct qm_eqcr *eqcr = &portal->eqcr;
427*4882a593Smuzhiyun 	u32 cfg;
428*4882a593Smuzhiyun 	u8 pi;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	eqcr->ring = portal->addr.ce + QM_CL_EQCR;
431*4882a593Smuzhiyun 	eqcr->ci = qm_in(portal, QM_REG_EQCR_CI_CINH) & (QM_EQCR_SIZE - 1);
432*4882a593Smuzhiyun 	qm_cl_invalidate(portal, QM_CL_EQCR_CI_CENA);
433*4882a593Smuzhiyun 	pi = qm_in(portal, QM_REG_EQCR_PI_CINH) & (QM_EQCR_SIZE - 1);
434*4882a593Smuzhiyun 	eqcr->cursor = eqcr->ring + pi;
435*4882a593Smuzhiyun 	eqcr->vbit = (qm_in(portal, QM_REG_EQCR_PI_CINH) & QM_EQCR_SIZE) ?
436*4882a593Smuzhiyun 		     QM_EQCR_VERB_VBIT : 0;
437*4882a593Smuzhiyun 	eqcr->available = QM_EQCR_SIZE - 1 -
438*4882a593Smuzhiyun 			  dpaa_cyc_diff(QM_EQCR_SIZE, eqcr->ci, pi);
439*4882a593Smuzhiyun 	eqcr->ithresh = qm_in(portal, QM_REG_EQCR_ITR);
440*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
441*4882a593Smuzhiyun 	eqcr->busy = 0;
442*4882a593Smuzhiyun 	eqcr->pmode = pmode;
443*4882a593Smuzhiyun #endif
444*4882a593Smuzhiyun 	cfg = (qm_in(portal, QM_REG_CFG) & 0x00ffffff) |
445*4882a593Smuzhiyun 	      (eq_stash_thresh << 28) | /* QCSP_CFG: EST */
446*4882a593Smuzhiyun 	      (eq_stash_prio << 26) | /* QCSP_CFG: EP */
447*4882a593Smuzhiyun 	      ((pmode & 0x3) << 24); /* QCSP_CFG::EPM */
448*4882a593Smuzhiyun 	qm_out(portal, QM_REG_CFG, cfg);
449*4882a593Smuzhiyun 	return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
qm_eqcr_finish(struct qm_portal * portal)452*4882a593Smuzhiyun static inline void qm_eqcr_finish(struct qm_portal *portal)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct qm_eqcr *eqcr = &portal->eqcr;
455*4882a593Smuzhiyun 	u8 pi = qm_in(portal, QM_REG_EQCR_PI_CINH) & (QM_EQCR_SIZE - 1);
456*4882a593Smuzhiyun 	u8 ci = qm_in(portal, QM_REG_EQCR_CI_CINH) & (QM_EQCR_SIZE - 1);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	DPAA_ASSERT(!eqcr->busy);
459*4882a593Smuzhiyun 	if (pi != eqcr_ptr2idx(eqcr->cursor))
460*4882a593Smuzhiyun 		pr_crit("losing uncommitted EQCR entries\n");
461*4882a593Smuzhiyun 	if (ci != eqcr->ci)
462*4882a593Smuzhiyun 		pr_crit("missing existing EQCR completions\n");
463*4882a593Smuzhiyun 	if (eqcr->ci != eqcr_ptr2idx(eqcr->cursor))
464*4882a593Smuzhiyun 		pr_crit("EQCR destroyed unquiesced\n");
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
qm_eqcr_start_no_stash(struct qm_portal * portal)467*4882a593Smuzhiyun static inline struct qm_eqcr_entry *qm_eqcr_start_no_stash(struct qm_portal
468*4882a593Smuzhiyun 								 *portal)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	struct qm_eqcr *eqcr = &portal->eqcr;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	DPAA_ASSERT(!eqcr->busy);
473*4882a593Smuzhiyun 	if (!eqcr->available)
474*4882a593Smuzhiyun 		return NULL;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
477*4882a593Smuzhiyun 	eqcr->busy = 1;
478*4882a593Smuzhiyun #endif
479*4882a593Smuzhiyun 	dpaa_zero(eqcr->cursor);
480*4882a593Smuzhiyun 	return eqcr->cursor;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
qm_eqcr_start_stash(struct qm_portal * portal)483*4882a593Smuzhiyun static inline struct qm_eqcr_entry *qm_eqcr_start_stash(struct qm_portal
484*4882a593Smuzhiyun 								*portal)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct qm_eqcr *eqcr = &portal->eqcr;
487*4882a593Smuzhiyun 	u8 diff, old_ci;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	DPAA_ASSERT(!eqcr->busy);
490*4882a593Smuzhiyun 	if (!eqcr->available) {
491*4882a593Smuzhiyun 		old_ci = eqcr->ci;
492*4882a593Smuzhiyun 		eqcr->ci = qm_ce_in(portal, QM_CL_EQCR_CI_CENA) &
493*4882a593Smuzhiyun 			   (QM_EQCR_SIZE - 1);
494*4882a593Smuzhiyun 		diff = dpaa_cyc_diff(QM_EQCR_SIZE, old_ci, eqcr->ci);
495*4882a593Smuzhiyun 		eqcr->available += diff;
496*4882a593Smuzhiyun 		if (!diff)
497*4882a593Smuzhiyun 			return NULL;
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
500*4882a593Smuzhiyun 	eqcr->busy = 1;
501*4882a593Smuzhiyun #endif
502*4882a593Smuzhiyun 	dpaa_zero(eqcr->cursor);
503*4882a593Smuzhiyun 	return eqcr->cursor;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
eqcr_commit_checks(struct qm_eqcr * eqcr)506*4882a593Smuzhiyun static inline void eqcr_commit_checks(struct qm_eqcr *eqcr)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	DPAA_ASSERT(eqcr->busy);
509*4882a593Smuzhiyun 	DPAA_ASSERT(!(be32_to_cpu(eqcr->cursor->fqid) & ~QM_FQID_MASK));
510*4882a593Smuzhiyun 	DPAA_ASSERT(eqcr->available >= 1);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
qm_eqcr_pvb_commit(struct qm_portal * portal,u8 myverb)513*4882a593Smuzhiyun static inline void qm_eqcr_pvb_commit(struct qm_portal *portal, u8 myverb)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	struct qm_eqcr *eqcr = &portal->eqcr;
516*4882a593Smuzhiyun 	struct qm_eqcr_entry *eqcursor;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	eqcr_commit_checks(eqcr);
519*4882a593Smuzhiyun 	DPAA_ASSERT(eqcr->pmode == qm_eqcr_pvb);
520*4882a593Smuzhiyun 	dma_wmb();
521*4882a593Smuzhiyun 	eqcursor = eqcr->cursor;
522*4882a593Smuzhiyun 	eqcursor->_ncw_verb = myverb | eqcr->vbit;
523*4882a593Smuzhiyun 	dpaa_flush(eqcursor);
524*4882a593Smuzhiyun 	eqcr_inc(eqcr);
525*4882a593Smuzhiyun 	eqcr->available--;
526*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
527*4882a593Smuzhiyun 	eqcr->busy = 0;
528*4882a593Smuzhiyun #endif
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
qm_eqcr_cce_prefetch(struct qm_portal * portal)531*4882a593Smuzhiyun static inline void qm_eqcr_cce_prefetch(struct qm_portal *portal)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	qm_cl_touch_ro(portal, QM_CL_EQCR_CI_CENA);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
qm_eqcr_cce_update(struct qm_portal * portal)536*4882a593Smuzhiyun static inline u8 qm_eqcr_cce_update(struct qm_portal *portal)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	struct qm_eqcr *eqcr = &portal->eqcr;
539*4882a593Smuzhiyun 	u8 diff, old_ci = eqcr->ci;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	eqcr->ci = qm_ce_in(portal, QM_CL_EQCR_CI_CENA) & (QM_EQCR_SIZE - 1);
542*4882a593Smuzhiyun 	qm_cl_invalidate(portal, QM_CL_EQCR_CI_CENA);
543*4882a593Smuzhiyun 	diff = dpaa_cyc_diff(QM_EQCR_SIZE, old_ci, eqcr->ci);
544*4882a593Smuzhiyun 	eqcr->available += diff;
545*4882a593Smuzhiyun 	return diff;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
qm_eqcr_set_ithresh(struct qm_portal * portal,u8 ithresh)548*4882a593Smuzhiyun static inline void qm_eqcr_set_ithresh(struct qm_portal *portal, u8 ithresh)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	struct qm_eqcr *eqcr = &portal->eqcr;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	eqcr->ithresh = ithresh;
553*4882a593Smuzhiyun 	qm_out(portal, QM_REG_EQCR_ITR, ithresh);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
qm_eqcr_get_avail(struct qm_portal * portal)556*4882a593Smuzhiyun static inline u8 qm_eqcr_get_avail(struct qm_portal *portal)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct qm_eqcr *eqcr = &portal->eqcr;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	return eqcr->available;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
qm_eqcr_get_fill(struct qm_portal * portal)563*4882a593Smuzhiyun static inline u8 qm_eqcr_get_fill(struct qm_portal *portal)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	struct qm_eqcr *eqcr = &portal->eqcr;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	return QM_EQCR_SIZE - 1 - eqcr->available;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun /* --- DQRR API --- */
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #define DQRR_SHIFT	ilog2(sizeof(struct qm_dqrr_entry))
573*4882a593Smuzhiyun #define DQRR_CARRY	(uintptr_t)(QM_DQRR_SIZE << DQRR_SHIFT)
574*4882a593Smuzhiyun 
dqrr_carryclear(const struct qm_dqrr_entry * p)575*4882a593Smuzhiyun static const struct qm_dqrr_entry *dqrr_carryclear(
576*4882a593Smuzhiyun 					const struct qm_dqrr_entry *p)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	uintptr_t addr = (uintptr_t)p;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	addr &= ~DQRR_CARRY;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return (const struct qm_dqrr_entry *)addr;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
dqrr_ptr2idx(const struct qm_dqrr_entry * e)585*4882a593Smuzhiyun static inline int dqrr_ptr2idx(const struct qm_dqrr_entry *e)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	return ((uintptr_t)e >> DQRR_SHIFT) & (QM_DQRR_SIZE - 1);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
dqrr_inc(const struct qm_dqrr_entry * e)590*4882a593Smuzhiyun static const struct qm_dqrr_entry *dqrr_inc(const struct qm_dqrr_entry *e)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	return dqrr_carryclear(e + 1);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
qm_dqrr_set_maxfill(struct qm_portal * portal,u8 mf)595*4882a593Smuzhiyun static inline void qm_dqrr_set_maxfill(struct qm_portal *portal, u8 mf)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	qm_out(portal, QM_REG_CFG, (qm_in(portal, QM_REG_CFG) & 0xff0fffff) |
598*4882a593Smuzhiyun 				   ((mf & (QM_DQRR_SIZE - 1)) << 20));
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
qm_dqrr_init(struct qm_portal * portal,const struct qm_portal_config * config,enum qm_dqrr_dmode dmode,enum qm_dqrr_pmode pmode,enum qm_dqrr_cmode cmode,u8 max_fill)601*4882a593Smuzhiyun static inline int qm_dqrr_init(struct qm_portal *portal,
602*4882a593Smuzhiyun 			       const struct qm_portal_config *config,
603*4882a593Smuzhiyun 			       enum qm_dqrr_dmode dmode,
604*4882a593Smuzhiyun 			       enum qm_dqrr_pmode pmode,
605*4882a593Smuzhiyun 			       enum qm_dqrr_cmode cmode, u8 max_fill)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct qm_dqrr *dqrr = &portal->dqrr;
608*4882a593Smuzhiyun 	u32 cfg;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* Make sure the DQRR will be idle when we enable */
611*4882a593Smuzhiyun 	qm_out(portal, QM_REG_DQRR_SDQCR, 0);
612*4882a593Smuzhiyun 	qm_out(portal, QM_REG_DQRR_VDQCR, 0);
613*4882a593Smuzhiyun 	qm_out(portal, QM_REG_DQRR_PDQCR, 0);
614*4882a593Smuzhiyun 	dqrr->ring = portal->addr.ce + QM_CL_DQRR;
615*4882a593Smuzhiyun 	dqrr->pi = qm_in(portal, QM_REG_DQRR_PI_CINH) & (QM_DQRR_SIZE - 1);
616*4882a593Smuzhiyun 	dqrr->ci = qm_in(portal, QM_REG_DQRR_CI_CINH) & (QM_DQRR_SIZE - 1);
617*4882a593Smuzhiyun 	dqrr->cursor = dqrr->ring + dqrr->ci;
618*4882a593Smuzhiyun 	dqrr->fill = dpaa_cyc_diff(QM_DQRR_SIZE, dqrr->ci, dqrr->pi);
619*4882a593Smuzhiyun 	dqrr->vbit = (qm_in(portal, QM_REG_DQRR_PI_CINH) & QM_DQRR_SIZE) ?
620*4882a593Smuzhiyun 			QM_DQRR_VERB_VBIT : 0;
621*4882a593Smuzhiyun 	dqrr->ithresh = qm_in(portal, QM_REG_DQRR_ITR);
622*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
623*4882a593Smuzhiyun 	dqrr->dmode = dmode;
624*4882a593Smuzhiyun 	dqrr->pmode = pmode;
625*4882a593Smuzhiyun 	dqrr->cmode = cmode;
626*4882a593Smuzhiyun #endif
627*4882a593Smuzhiyun 	/* Invalidate every ring entry before beginning */
628*4882a593Smuzhiyun 	for (cfg = 0; cfg < QM_DQRR_SIZE; cfg++)
629*4882a593Smuzhiyun 		dpaa_invalidate(qm_cl(dqrr->ring, cfg));
630*4882a593Smuzhiyun 	cfg = (qm_in(portal, QM_REG_CFG) & 0xff000f00) |
631*4882a593Smuzhiyun 		((max_fill & (QM_DQRR_SIZE - 1)) << 20) | /* DQRR_MF */
632*4882a593Smuzhiyun 		((dmode & 1) << 18) |			/* DP */
633*4882a593Smuzhiyun 		((cmode & 3) << 16) |			/* DCM */
634*4882a593Smuzhiyun 		0xa0 |					/* RE+SE */
635*4882a593Smuzhiyun 		(0 ? 0x40 : 0) |			/* Ignore RP */
636*4882a593Smuzhiyun 		(0 ? 0x10 : 0);				/* Ignore SP */
637*4882a593Smuzhiyun 	qm_out(portal, QM_REG_CFG, cfg);
638*4882a593Smuzhiyun 	qm_dqrr_set_maxfill(portal, max_fill);
639*4882a593Smuzhiyun 	return 0;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
qm_dqrr_finish(struct qm_portal * portal)642*4882a593Smuzhiyun static inline void qm_dqrr_finish(struct qm_portal *portal)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
645*4882a593Smuzhiyun 	struct qm_dqrr *dqrr = &portal->dqrr;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	if (dqrr->cmode != qm_dqrr_cdc &&
648*4882a593Smuzhiyun 	    dqrr->ci != dqrr_ptr2idx(dqrr->cursor))
649*4882a593Smuzhiyun 		pr_crit("Ignoring completed DQRR entries\n");
650*4882a593Smuzhiyun #endif
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
qm_dqrr_current(struct qm_portal * portal)653*4882a593Smuzhiyun static inline const struct qm_dqrr_entry *qm_dqrr_current(
654*4882a593Smuzhiyun 						struct qm_portal *portal)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	struct qm_dqrr *dqrr = &portal->dqrr;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (!dqrr->fill)
659*4882a593Smuzhiyun 		return NULL;
660*4882a593Smuzhiyun 	return dqrr->cursor;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
qm_dqrr_next(struct qm_portal * portal)663*4882a593Smuzhiyun static inline u8 qm_dqrr_next(struct qm_portal *portal)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	struct qm_dqrr *dqrr = &portal->dqrr;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	DPAA_ASSERT(dqrr->fill);
668*4882a593Smuzhiyun 	dqrr->cursor = dqrr_inc(dqrr->cursor);
669*4882a593Smuzhiyun 	return --dqrr->fill;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
qm_dqrr_pvb_update(struct qm_portal * portal)672*4882a593Smuzhiyun static inline void qm_dqrr_pvb_update(struct qm_portal *portal)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct qm_dqrr *dqrr = &portal->dqrr;
675*4882a593Smuzhiyun 	struct qm_dqrr_entry *res = qm_cl(dqrr->ring, dqrr->pi);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	DPAA_ASSERT(dqrr->pmode == qm_dqrr_pvb);
678*4882a593Smuzhiyun #ifndef CONFIG_FSL_PAMU
679*4882a593Smuzhiyun 	/*
680*4882a593Smuzhiyun 	 * If PAMU is not available we need to invalidate the cache.
681*4882a593Smuzhiyun 	 * When PAMU is available the cache is updated by stash
682*4882a593Smuzhiyun 	 */
683*4882a593Smuzhiyun 	dpaa_invalidate_touch_ro(res);
684*4882a593Smuzhiyun #endif
685*4882a593Smuzhiyun 	if ((res->verb & QM_DQRR_VERB_VBIT) == dqrr->vbit) {
686*4882a593Smuzhiyun 		dqrr->pi = (dqrr->pi + 1) & (QM_DQRR_SIZE - 1);
687*4882a593Smuzhiyun 		if (!dqrr->pi)
688*4882a593Smuzhiyun 			dqrr->vbit ^= QM_DQRR_VERB_VBIT;
689*4882a593Smuzhiyun 		dqrr->fill++;
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
qm_dqrr_cdc_consume_1ptr(struct qm_portal * portal,const struct qm_dqrr_entry * dq,int park)693*4882a593Smuzhiyun static inline void qm_dqrr_cdc_consume_1ptr(struct qm_portal *portal,
694*4882a593Smuzhiyun 					const struct qm_dqrr_entry *dq,
695*4882a593Smuzhiyun 					int park)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	__maybe_unused struct qm_dqrr *dqrr = &portal->dqrr;
698*4882a593Smuzhiyun 	int idx = dqrr_ptr2idx(dq);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	DPAA_ASSERT(dqrr->cmode == qm_dqrr_cdc);
701*4882a593Smuzhiyun 	DPAA_ASSERT((dqrr->ring + idx) == dq);
702*4882a593Smuzhiyun 	DPAA_ASSERT(idx < QM_DQRR_SIZE);
703*4882a593Smuzhiyun 	qm_out(portal, QM_REG_DQRR_DCAP, (0 << 8) | /* DQRR_DCAP::S */
704*4882a593Smuzhiyun 	       ((park ? 1 : 0) << 6) |		    /* DQRR_DCAP::PK */
705*4882a593Smuzhiyun 	       idx);				    /* DQRR_DCAP::DCAP_CI */
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
qm_dqrr_cdc_consume_n(struct qm_portal * portal,u32 bitmask)708*4882a593Smuzhiyun static inline void qm_dqrr_cdc_consume_n(struct qm_portal *portal, u32 bitmask)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	__maybe_unused struct qm_dqrr *dqrr = &portal->dqrr;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	DPAA_ASSERT(dqrr->cmode == qm_dqrr_cdc);
713*4882a593Smuzhiyun 	qm_out(portal, QM_REG_DQRR_DCAP, (1 << 8) | /* DQRR_DCAP::S */
714*4882a593Smuzhiyun 	       (bitmask << 16));		    /* DQRR_DCAP::DCAP_CI */
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
qm_dqrr_sdqcr_set(struct qm_portal * portal,u32 sdqcr)717*4882a593Smuzhiyun static inline void qm_dqrr_sdqcr_set(struct qm_portal *portal, u32 sdqcr)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	qm_out(portal, QM_REG_DQRR_SDQCR, sdqcr);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
qm_dqrr_vdqcr_set(struct qm_portal * portal,u32 vdqcr)722*4882a593Smuzhiyun static inline void qm_dqrr_vdqcr_set(struct qm_portal *portal, u32 vdqcr)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	qm_out(portal, QM_REG_DQRR_VDQCR, vdqcr);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
qm_dqrr_set_ithresh(struct qm_portal * portal,u8 ithresh)727*4882a593Smuzhiyun static inline int qm_dqrr_set_ithresh(struct qm_portal *portal, u8 ithresh)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	if (ithresh > QMAN_DQRR_IT_MAX)
731*4882a593Smuzhiyun 		return -EINVAL;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	qm_out(portal, QM_REG_DQRR_ITR, ithresh);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	return 0;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun /* --- MR API --- */
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun #define MR_SHIFT	ilog2(sizeof(union qm_mr_entry))
741*4882a593Smuzhiyun #define MR_CARRY	(uintptr_t)(QM_MR_SIZE << MR_SHIFT)
742*4882a593Smuzhiyun 
mr_carryclear(union qm_mr_entry * p)743*4882a593Smuzhiyun static union qm_mr_entry *mr_carryclear(union qm_mr_entry *p)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	uintptr_t addr = (uintptr_t)p;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	addr &= ~MR_CARRY;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return (union qm_mr_entry *)addr;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
mr_ptr2idx(const union qm_mr_entry * e)752*4882a593Smuzhiyun static inline int mr_ptr2idx(const union qm_mr_entry *e)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	return ((uintptr_t)e >> MR_SHIFT) & (QM_MR_SIZE - 1);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
mr_inc(union qm_mr_entry * e)757*4882a593Smuzhiyun static inline union qm_mr_entry *mr_inc(union qm_mr_entry *e)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	return mr_carryclear(e + 1);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
qm_mr_init(struct qm_portal * portal,enum qm_mr_pmode pmode,enum qm_mr_cmode cmode)762*4882a593Smuzhiyun static inline int qm_mr_init(struct qm_portal *portal, enum qm_mr_pmode pmode,
763*4882a593Smuzhiyun 			     enum qm_mr_cmode cmode)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	struct qm_mr *mr = &portal->mr;
766*4882a593Smuzhiyun 	u32 cfg;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	mr->ring = portal->addr.ce + QM_CL_MR;
769*4882a593Smuzhiyun 	mr->pi = qm_in(portal, QM_REG_MR_PI_CINH) & (QM_MR_SIZE - 1);
770*4882a593Smuzhiyun 	mr->ci = qm_in(portal, QM_REG_MR_CI_CINH) & (QM_MR_SIZE - 1);
771*4882a593Smuzhiyun 	mr->cursor = mr->ring + mr->ci;
772*4882a593Smuzhiyun 	mr->fill = dpaa_cyc_diff(QM_MR_SIZE, mr->ci, mr->pi);
773*4882a593Smuzhiyun 	mr->vbit = (qm_in(portal, QM_REG_MR_PI_CINH) & QM_MR_SIZE)
774*4882a593Smuzhiyun 		? QM_MR_VERB_VBIT : 0;
775*4882a593Smuzhiyun 	mr->ithresh = qm_in(portal, QM_REG_MR_ITR);
776*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
777*4882a593Smuzhiyun 	mr->pmode = pmode;
778*4882a593Smuzhiyun 	mr->cmode = cmode;
779*4882a593Smuzhiyun #endif
780*4882a593Smuzhiyun 	cfg = (qm_in(portal, QM_REG_CFG) & 0xfffff0ff) |
781*4882a593Smuzhiyun 	      ((cmode & 1) << 8);	/* QCSP_CFG:MM */
782*4882a593Smuzhiyun 	qm_out(portal, QM_REG_CFG, cfg);
783*4882a593Smuzhiyun 	return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
qm_mr_finish(struct qm_portal * portal)786*4882a593Smuzhiyun static inline void qm_mr_finish(struct qm_portal *portal)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct qm_mr *mr = &portal->mr;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (mr->ci != mr_ptr2idx(mr->cursor))
791*4882a593Smuzhiyun 		pr_crit("Ignoring completed MR entries\n");
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
qm_mr_current(struct qm_portal * portal)794*4882a593Smuzhiyun static inline const union qm_mr_entry *qm_mr_current(struct qm_portal *portal)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct qm_mr *mr = &portal->mr;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (!mr->fill)
799*4882a593Smuzhiyun 		return NULL;
800*4882a593Smuzhiyun 	return mr->cursor;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
qm_mr_next(struct qm_portal * portal)803*4882a593Smuzhiyun static inline int qm_mr_next(struct qm_portal *portal)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	struct qm_mr *mr = &portal->mr;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	DPAA_ASSERT(mr->fill);
808*4882a593Smuzhiyun 	mr->cursor = mr_inc(mr->cursor);
809*4882a593Smuzhiyun 	return --mr->fill;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
qm_mr_pvb_update(struct qm_portal * portal)812*4882a593Smuzhiyun static inline void qm_mr_pvb_update(struct qm_portal *portal)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct qm_mr *mr = &portal->mr;
815*4882a593Smuzhiyun 	union qm_mr_entry *res = qm_cl(mr->ring, mr->pi);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	DPAA_ASSERT(mr->pmode == qm_mr_pvb);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	if ((res->verb & QM_MR_VERB_VBIT) == mr->vbit) {
820*4882a593Smuzhiyun 		mr->pi = (mr->pi + 1) & (QM_MR_SIZE - 1);
821*4882a593Smuzhiyun 		if (!mr->pi)
822*4882a593Smuzhiyun 			mr->vbit ^= QM_MR_VERB_VBIT;
823*4882a593Smuzhiyun 		mr->fill++;
824*4882a593Smuzhiyun 		res = mr_inc(res);
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 	dpaa_invalidate_touch_ro(res);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
qm_mr_cci_consume(struct qm_portal * portal,u8 num)829*4882a593Smuzhiyun static inline void qm_mr_cci_consume(struct qm_portal *portal, u8 num)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	struct qm_mr *mr = &portal->mr;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	DPAA_ASSERT(mr->cmode == qm_mr_cci);
834*4882a593Smuzhiyun 	mr->ci = (mr->ci + num) & (QM_MR_SIZE - 1);
835*4882a593Smuzhiyun 	qm_out(portal, QM_REG_MR_CI_CINH, mr->ci);
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun 
qm_mr_cci_consume_to_current(struct qm_portal * portal)838*4882a593Smuzhiyun static inline void qm_mr_cci_consume_to_current(struct qm_portal *portal)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	struct qm_mr *mr = &portal->mr;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	DPAA_ASSERT(mr->cmode == qm_mr_cci);
843*4882a593Smuzhiyun 	mr->ci = mr_ptr2idx(mr->cursor);
844*4882a593Smuzhiyun 	qm_out(portal, QM_REG_MR_CI_CINH, mr->ci);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
qm_mr_set_ithresh(struct qm_portal * portal,u8 ithresh)847*4882a593Smuzhiyun static inline void qm_mr_set_ithresh(struct qm_portal *portal, u8 ithresh)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	qm_out(portal, QM_REG_MR_ITR, ithresh);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun /* --- Management command API --- */
853*4882a593Smuzhiyun 
qm_mc_init(struct qm_portal * portal)854*4882a593Smuzhiyun static inline int qm_mc_init(struct qm_portal *portal)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	u8 rr0, rr1;
857*4882a593Smuzhiyun 	struct qm_mc *mc = &portal->mc;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	mc->cr = portal->addr.ce + QM_CL_CR;
860*4882a593Smuzhiyun 	mc->rr = portal->addr.ce + QM_CL_RR0;
861*4882a593Smuzhiyun 	/*
862*4882a593Smuzhiyun 	 * The expected valid bit polarity for the next CR command is 0
863*4882a593Smuzhiyun 	 * if RR1 contains a valid response, and is 1 if RR0 contains a
864*4882a593Smuzhiyun 	 * valid response. If both RR contain all 0, this indicates either
865*4882a593Smuzhiyun 	 * that no command has been executed since reset (in which case the
866*4882a593Smuzhiyun 	 * expected valid bit polarity is 1)
867*4882a593Smuzhiyun 	 */
868*4882a593Smuzhiyun 	rr0 = mc->rr->verb;
869*4882a593Smuzhiyun 	rr1 = (mc->rr+1)->verb;
870*4882a593Smuzhiyun 	if ((rr0 == 0 && rr1 == 0) || rr0 != 0)
871*4882a593Smuzhiyun 		mc->rridx = 1;
872*4882a593Smuzhiyun 	else
873*4882a593Smuzhiyun 		mc->rridx = 0;
874*4882a593Smuzhiyun 	mc->vbit = mc->rridx ? QM_MCC_VERB_VBIT : 0;
875*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
876*4882a593Smuzhiyun 	mc->state = qman_mc_idle;
877*4882a593Smuzhiyun #endif
878*4882a593Smuzhiyun 	return 0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
qm_mc_finish(struct qm_portal * portal)881*4882a593Smuzhiyun static inline void qm_mc_finish(struct qm_portal *portal)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
884*4882a593Smuzhiyun 	struct qm_mc *mc = &portal->mc;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	DPAA_ASSERT(mc->state == qman_mc_idle);
887*4882a593Smuzhiyun 	if (mc->state != qman_mc_idle)
888*4882a593Smuzhiyun 		pr_crit("Losing incomplete MC command\n");
889*4882a593Smuzhiyun #endif
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
qm_mc_start(struct qm_portal * portal)892*4882a593Smuzhiyun static inline union qm_mc_command *qm_mc_start(struct qm_portal *portal)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	struct qm_mc *mc = &portal->mc;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	DPAA_ASSERT(mc->state == qman_mc_idle);
897*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
898*4882a593Smuzhiyun 	mc->state = qman_mc_user;
899*4882a593Smuzhiyun #endif
900*4882a593Smuzhiyun 	dpaa_zero(mc->cr);
901*4882a593Smuzhiyun 	return mc->cr;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
qm_mc_commit(struct qm_portal * portal,u8 myverb)904*4882a593Smuzhiyun static inline void qm_mc_commit(struct qm_portal *portal, u8 myverb)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	struct qm_mc *mc = &portal->mc;
907*4882a593Smuzhiyun 	union qm_mc_result *rr = mc->rr + mc->rridx;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	DPAA_ASSERT(mc->state == qman_mc_user);
910*4882a593Smuzhiyun 	dma_wmb();
911*4882a593Smuzhiyun 	mc->cr->_ncw_verb = myverb | mc->vbit;
912*4882a593Smuzhiyun 	dpaa_flush(mc->cr);
913*4882a593Smuzhiyun 	dpaa_invalidate_touch_ro(rr);
914*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
915*4882a593Smuzhiyun 	mc->state = qman_mc_hw;
916*4882a593Smuzhiyun #endif
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
qm_mc_result(struct qm_portal * portal)919*4882a593Smuzhiyun static inline union qm_mc_result *qm_mc_result(struct qm_portal *portal)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	struct qm_mc *mc = &portal->mc;
922*4882a593Smuzhiyun 	union qm_mc_result *rr = mc->rr + mc->rridx;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	DPAA_ASSERT(mc->state == qman_mc_hw);
925*4882a593Smuzhiyun 	/*
926*4882a593Smuzhiyun 	 *  The inactive response register's verb byte always returns zero until
927*4882a593Smuzhiyun 	 * its command is submitted and completed. This includes the valid-bit,
928*4882a593Smuzhiyun 	 * in case you were wondering...
929*4882a593Smuzhiyun 	 */
930*4882a593Smuzhiyun 	if (!rr->verb) {
931*4882a593Smuzhiyun 		dpaa_invalidate_touch_ro(rr);
932*4882a593Smuzhiyun 		return NULL;
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 	mc->rridx ^= 1;
935*4882a593Smuzhiyun 	mc->vbit ^= QM_MCC_VERB_VBIT;
936*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
937*4882a593Smuzhiyun 	mc->state = qman_mc_idle;
938*4882a593Smuzhiyun #endif
939*4882a593Smuzhiyun 	return rr;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun 
qm_mc_result_timeout(struct qm_portal * portal,union qm_mc_result ** mcr)942*4882a593Smuzhiyun static inline int qm_mc_result_timeout(struct qm_portal *portal,
943*4882a593Smuzhiyun 				       union qm_mc_result **mcr)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 	int timeout = QM_MCR_TIMEOUT;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	do {
948*4882a593Smuzhiyun 		*mcr = qm_mc_result(portal);
949*4882a593Smuzhiyun 		if (*mcr)
950*4882a593Smuzhiyun 			break;
951*4882a593Smuzhiyun 		udelay(1);
952*4882a593Smuzhiyun 	} while (--timeout);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	return timeout;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun 
fq_set(struct qman_fq * fq,u32 mask)957*4882a593Smuzhiyun static inline void fq_set(struct qman_fq *fq, u32 mask)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	fq->flags |= mask;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
fq_clear(struct qman_fq * fq,u32 mask)962*4882a593Smuzhiyun static inline void fq_clear(struct qman_fq *fq, u32 mask)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	fq->flags &= ~mask;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
fq_isset(struct qman_fq * fq,u32 mask)967*4882a593Smuzhiyun static inline int fq_isset(struct qman_fq *fq, u32 mask)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	return fq->flags & mask;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
fq_isclear(struct qman_fq * fq,u32 mask)972*4882a593Smuzhiyun static inline int fq_isclear(struct qman_fq *fq, u32 mask)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun 	return !(fq->flags & mask);
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun struct qman_portal {
978*4882a593Smuzhiyun 	struct qm_portal p;
979*4882a593Smuzhiyun 	/* PORTAL_BITS_*** - dynamic, strictly internal */
980*4882a593Smuzhiyun 	unsigned long bits;
981*4882a593Smuzhiyun 	/* interrupt sources processed by portal_isr(), configurable */
982*4882a593Smuzhiyun 	unsigned long irq_sources;
983*4882a593Smuzhiyun 	u32 use_eqcr_ci_stashing;
984*4882a593Smuzhiyun 	/* only 1 volatile dequeue at a time */
985*4882a593Smuzhiyun 	struct qman_fq *vdqcr_owned;
986*4882a593Smuzhiyun 	u32 sdqcr;
987*4882a593Smuzhiyun 	/* probing time config params for cpu-affine portals */
988*4882a593Smuzhiyun 	const struct qm_portal_config *config;
989*4882a593Smuzhiyun 	/* 2-element array. cgrs[0] is mask, cgrs[1] is snapshot. */
990*4882a593Smuzhiyun 	struct qman_cgrs *cgrs;
991*4882a593Smuzhiyun 	/* linked-list of CSCN handlers. */
992*4882a593Smuzhiyun 	struct list_head cgr_cbs;
993*4882a593Smuzhiyun 	/* list lock */
994*4882a593Smuzhiyun 	spinlock_t cgr_lock;
995*4882a593Smuzhiyun 	struct work_struct congestion_work;
996*4882a593Smuzhiyun 	struct work_struct mr_work;
997*4882a593Smuzhiyun 	char irqname[MAX_IRQNAME];
998*4882a593Smuzhiyun };
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun static cpumask_t affine_mask;
1001*4882a593Smuzhiyun static DEFINE_SPINLOCK(affine_mask_lock);
1002*4882a593Smuzhiyun static u16 affine_channels[NR_CPUS];
1003*4882a593Smuzhiyun static DEFINE_PER_CPU(struct qman_portal, qman_affine_portal);
1004*4882a593Smuzhiyun struct qman_portal *affine_portals[NR_CPUS];
1005*4882a593Smuzhiyun 
get_affine_portal(void)1006*4882a593Smuzhiyun static inline struct qman_portal *get_affine_portal(void)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	return &get_cpu_var(qman_affine_portal);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
put_affine_portal(void)1011*4882a593Smuzhiyun static inline void put_affine_portal(void)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	put_cpu_var(qman_affine_portal);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 
get_portal_for_channel(u16 channel)1017*4882a593Smuzhiyun static inline struct qman_portal *get_portal_for_channel(u16 channel)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	int i;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	for (i = 0; i < num_possible_cpus(); i++) {
1022*4882a593Smuzhiyun 		if (affine_portals[i] &&
1023*4882a593Smuzhiyun 		    affine_portals[i]->config->channel == channel)
1024*4882a593Smuzhiyun 			return affine_portals[i];
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	return NULL;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun static struct workqueue_struct *qm_portal_wq;
1031*4882a593Smuzhiyun 
qman_dqrr_set_ithresh(struct qman_portal * portal,u8 ithresh)1032*4882a593Smuzhiyun int qman_dqrr_set_ithresh(struct qman_portal *portal, u8 ithresh)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	int res;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	if (!portal)
1037*4882a593Smuzhiyun 		return -EINVAL;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	res = qm_dqrr_set_ithresh(&portal->p, ithresh);
1040*4882a593Smuzhiyun 	if (res)
1041*4882a593Smuzhiyun 		return res;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	portal->p.dqrr.ithresh = ithresh;
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	return 0;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun EXPORT_SYMBOL(qman_dqrr_set_ithresh);
1048*4882a593Smuzhiyun 
qman_dqrr_get_ithresh(struct qman_portal * portal,u8 * ithresh)1049*4882a593Smuzhiyun void qman_dqrr_get_ithresh(struct qman_portal *portal, u8 *ithresh)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun 	if (portal && ithresh)
1052*4882a593Smuzhiyun 		*ithresh = qm_in(&portal->p, QM_REG_DQRR_ITR);
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun EXPORT_SYMBOL(qman_dqrr_get_ithresh);
1055*4882a593Smuzhiyun 
qman_portal_get_iperiod(struct qman_portal * portal,u32 * iperiod)1056*4882a593Smuzhiyun void qman_portal_get_iperiod(struct qman_portal *portal, u32 *iperiod)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	if (portal && iperiod)
1059*4882a593Smuzhiyun 		*iperiod = qm_in(&portal->p, QM_REG_ITPR);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun EXPORT_SYMBOL(qman_portal_get_iperiod);
1062*4882a593Smuzhiyun 
qman_portal_set_iperiod(struct qman_portal * portal,u32 iperiod)1063*4882a593Smuzhiyun int qman_portal_set_iperiod(struct qman_portal *portal, u32 iperiod)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun 	if (!portal || iperiod > QMAN_ITP_MAX)
1066*4882a593Smuzhiyun 		return -EINVAL;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	qm_out(&portal->p, QM_REG_ITPR, iperiod);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	return 0;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun EXPORT_SYMBOL(qman_portal_set_iperiod);
1073*4882a593Smuzhiyun 
qman_wq_alloc(void)1074*4882a593Smuzhiyun int qman_wq_alloc(void)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun 	qm_portal_wq = alloc_workqueue("qman_portal_wq", 0, 1);
1077*4882a593Smuzhiyun 	if (!qm_portal_wq)
1078*4882a593Smuzhiyun 		return -ENOMEM;
1079*4882a593Smuzhiyun 	return 0;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 
qman_enable_irqs(void)1083*4882a593Smuzhiyun void qman_enable_irqs(void)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	int i;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	for (i = 0; i < num_possible_cpus(); i++) {
1088*4882a593Smuzhiyun 		if (affine_portals[i]) {
1089*4882a593Smuzhiyun 			qm_out(&affine_portals[i]->p, QM_REG_ISR, 0xffffffff);
1090*4882a593Smuzhiyun 			qm_out(&affine_portals[i]->p, QM_REG_IIR, 0);
1091*4882a593Smuzhiyun 		}
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun /*
1097*4882a593Smuzhiyun  * This is what everything can wait on, even if it migrates to a different cpu
1098*4882a593Smuzhiyun  * to the one whose affine portal it is waiting on.
1099*4882a593Smuzhiyun  */
1100*4882a593Smuzhiyun static DECLARE_WAIT_QUEUE_HEAD(affine_queue);
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun static struct qman_fq **fq_table;
1103*4882a593Smuzhiyun static u32 num_fqids;
1104*4882a593Smuzhiyun 
qman_alloc_fq_table(u32 _num_fqids)1105*4882a593Smuzhiyun int qman_alloc_fq_table(u32 _num_fqids)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun 	num_fqids = _num_fqids;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	fq_table = vzalloc(array3_size(sizeof(struct qman_fq *),
1110*4882a593Smuzhiyun 				       num_fqids, 2));
1111*4882a593Smuzhiyun 	if (!fq_table)
1112*4882a593Smuzhiyun 		return -ENOMEM;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	pr_debug("Allocated fq lookup table at %p, entry count %u\n",
1115*4882a593Smuzhiyun 		 fq_table, num_fqids * 2);
1116*4882a593Smuzhiyun 	return 0;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
idx_to_fq(u32 idx)1119*4882a593Smuzhiyun static struct qman_fq *idx_to_fq(u32 idx)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun 	struct qman_fq *fq;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
1124*4882a593Smuzhiyun 	if (WARN_ON(idx >= num_fqids * 2))
1125*4882a593Smuzhiyun 		return NULL;
1126*4882a593Smuzhiyun #endif
1127*4882a593Smuzhiyun 	fq = fq_table[idx];
1128*4882a593Smuzhiyun 	DPAA_ASSERT(!fq || idx == fq->idx);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	return fq;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun /*
1134*4882a593Smuzhiyun  * Only returns full-service fq objects, not enqueue-only
1135*4882a593Smuzhiyun  * references (QMAN_FQ_FLAG_NO_MODIFY).
1136*4882a593Smuzhiyun  */
fqid_to_fq(u32 fqid)1137*4882a593Smuzhiyun static struct qman_fq *fqid_to_fq(u32 fqid)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun 	return idx_to_fq(fqid * 2);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun 
tag_to_fq(u32 tag)1142*4882a593Smuzhiyun static struct qman_fq *tag_to_fq(u32 tag)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun #if BITS_PER_LONG == 64
1145*4882a593Smuzhiyun 	return idx_to_fq(tag);
1146*4882a593Smuzhiyun #else
1147*4882a593Smuzhiyun 	return (struct qman_fq *)tag;
1148*4882a593Smuzhiyun #endif
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun 
fq_to_tag(struct qman_fq * fq)1151*4882a593Smuzhiyun static u32 fq_to_tag(struct qman_fq *fq)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun #if BITS_PER_LONG == 64
1154*4882a593Smuzhiyun 	return fq->idx;
1155*4882a593Smuzhiyun #else
1156*4882a593Smuzhiyun 	return (u32)fq;
1157*4882a593Smuzhiyun #endif
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun static u32 __poll_portal_slow(struct qman_portal *p, u32 is);
1161*4882a593Smuzhiyun static inline unsigned int __poll_portal_fast(struct qman_portal *p,
1162*4882a593Smuzhiyun 					unsigned int poll_limit);
1163*4882a593Smuzhiyun static void qm_congestion_task(struct work_struct *work);
1164*4882a593Smuzhiyun static void qm_mr_process_task(struct work_struct *work);
1165*4882a593Smuzhiyun 
portal_isr(int irq,void * ptr)1166*4882a593Smuzhiyun static irqreturn_t portal_isr(int irq, void *ptr)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun 	struct qman_portal *p = ptr;
1169*4882a593Smuzhiyun 	u32 is = qm_in(&p->p, QM_REG_ISR) & p->irq_sources;
1170*4882a593Smuzhiyun 	u32 clear = 0;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	if (unlikely(!is))
1173*4882a593Smuzhiyun 		return IRQ_NONE;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	/* DQRR-handling if it's interrupt-driven */
1176*4882a593Smuzhiyun 	if (is & QM_PIRQ_DQRI) {
1177*4882a593Smuzhiyun 		__poll_portal_fast(p, QMAN_POLL_LIMIT);
1178*4882a593Smuzhiyun 		clear = QM_DQAVAIL_MASK | QM_PIRQ_DQRI;
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 	/* Handling of anything else that's interrupt-driven */
1181*4882a593Smuzhiyun 	clear |= __poll_portal_slow(p, is) & QM_PIRQ_SLOW;
1182*4882a593Smuzhiyun 	qm_out(&p->p, QM_REG_ISR, clear);
1183*4882a593Smuzhiyun 	return IRQ_HANDLED;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
drain_mr_fqrni(struct qm_portal * p)1186*4882a593Smuzhiyun static int drain_mr_fqrni(struct qm_portal *p)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun 	const union qm_mr_entry *msg;
1189*4882a593Smuzhiyun loop:
1190*4882a593Smuzhiyun 	qm_mr_pvb_update(p);
1191*4882a593Smuzhiyun 	msg = qm_mr_current(p);
1192*4882a593Smuzhiyun 	if (!msg) {
1193*4882a593Smuzhiyun 		/*
1194*4882a593Smuzhiyun 		 * if MR was full and h/w had other FQRNI entries to produce, we
1195*4882a593Smuzhiyun 		 * need to allow it time to produce those entries once the
1196*4882a593Smuzhiyun 		 * existing entries are consumed. A worst-case situation
1197*4882a593Smuzhiyun 		 * (fully-loaded system) means h/w sequencers may have to do 3-4
1198*4882a593Smuzhiyun 		 * other things before servicing the portal's MR pump, each of
1199*4882a593Smuzhiyun 		 * which (if slow) may take ~50 qman cycles (which is ~200
1200*4882a593Smuzhiyun 		 * processor cycles). So rounding up and then multiplying this
1201*4882a593Smuzhiyun 		 * worst-case estimate by a factor of 10, just to be
1202*4882a593Smuzhiyun 		 * ultra-paranoid, goes as high as 10,000 cycles. NB, we consume
1203*4882a593Smuzhiyun 		 * one entry at a time, so h/w has an opportunity to produce new
1204*4882a593Smuzhiyun 		 * entries well before the ring has been fully consumed, so
1205*4882a593Smuzhiyun 		 * we're being *really* paranoid here.
1206*4882a593Smuzhiyun 		 */
1207*4882a593Smuzhiyun 		mdelay(1);
1208*4882a593Smuzhiyun 		qm_mr_pvb_update(p);
1209*4882a593Smuzhiyun 		msg = qm_mr_current(p);
1210*4882a593Smuzhiyun 		if (!msg)
1211*4882a593Smuzhiyun 			return 0;
1212*4882a593Smuzhiyun 	}
1213*4882a593Smuzhiyun 	if ((msg->verb & QM_MR_VERB_TYPE_MASK) != QM_MR_VERB_FQRNI) {
1214*4882a593Smuzhiyun 		/* We aren't draining anything but FQRNIs */
1215*4882a593Smuzhiyun 		pr_err("Found verb 0x%x in MR\n", msg->verb);
1216*4882a593Smuzhiyun 		return -1;
1217*4882a593Smuzhiyun 	}
1218*4882a593Smuzhiyun 	qm_mr_next(p);
1219*4882a593Smuzhiyun 	qm_mr_cci_consume(p, 1);
1220*4882a593Smuzhiyun 	goto loop;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun 
qman_create_portal(struct qman_portal * portal,const struct qm_portal_config * c,const struct qman_cgrs * cgrs)1223*4882a593Smuzhiyun static int qman_create_portal(struct qman_portal *portal,
1224*4882a593Smuzhiyun 			      const struct qm_portal_config *c,
1225*4882a593Smuzhiyun 			      const struct qman_cgrs *cgrs)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	struct qm_portal *p;
1228*4882a593Smuzhiyun 	int ret;
1229*4882a593Smuzhiyun 	u32 isdr;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	p = &portal->p;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun #ifdef CONFIG_FSL_PAMU
1234*4882a593Smuzhiyun 	/* PAMU is required for stashing */
1235*4882a593Smuzhiyun 	portal->use_eqcr_ci_stashing = ((qman_ip_rev >= QMAN_REV30) ? 1 : 0);
1236*4882a593Smuzhiyun #else
1237*4882a593Smuzhiyun 	portal->use_eqcr_ci_stashing = 0;
1238*4882a593Smuzhiyun #endif
1239*4882a593Smuzhiyun 	/*
1240*4882a593Smuzhiyun 	 * prep the low-level portal struct with the mapped addresses from the
1241*4882a593Smuzhiyun 	 * config, everything that follows depends on it and "config" is more
1242*4882a593Smuzhiyun 	 * for (de)reference
1243*4882a593Smuzhiyun 	 */
1244*4882a593Smuzhiyun 	p->addr.ce = c->addr_virt_ce;
1245*4882a593Smuzhiyun 	p->addr.ce_be = c->addr_virt_ce;
1246*4882a593Smuzhiyun 	p->addr.ci = c->addr_virt_ci;
1247*4882a593Smuzhiyun 	/*
1248*4882a593Smuzhiyun 	 * If CI-stashing is used, the current defaults use a threshold of 3,
1249*4882a593Smuzhiyun 	 * and stash with high-than-DQRR priority.
1250*4882a593Smuzhiyun 	 */
1251*4882a593Smuzhiyun 	if (qm_eqcr_init(p, qm_eqcr_pvb,
1252*4882a593Smuzhiyun 			portal->use_eqcr_ci_stashing ? 3 : 0, 1)) {
1253*4882a593Smuzhiyun 		dev_err(c->dev, "EQCR initialisation failed\n");
1254*4882a593Smuzhiyun 		goto fail_eqcr;
1255*4882a593Smuzhiyun 	}
1256*4882a593Smuzhiyun 	if (qm_dqrr_init(p, c, qm_dqrr_dpush, qm_dqrr_pvb,
1257*4882a593Smuzhiyun 			qm_dqrr_cdc, DQRR_MAXFILL)) {
1258*4882a593Smuzhiyun 		dev_err(c->dev, "DQRR initialisation failed\n");
1259*4882a593Smuzhiyun 		goto fail_dqrr;
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 	if (qm_mr_init(p, qm_mr_pvb, qm_mr_cci)) {
1262*4882a593Smuzhiyun 		dev_err(c->dev, "MR initialisation failed\n");
1263*4882a593Smuzhiyun 		goto fail_mr;
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 	if (qm_mc_init(p)) {
1266*4882a593Smuzhiyun 		dev_err(c->dev, "MC initialisation failed\n");
1267*4882a593Smuzhiyun 		goto fail_mc;
1268*4882a593Smuzhiyun 	}
1269*4882a593Smuzhiyun 	/* static interrupt-gating controls */
1270*4882a593Smuzhiyun 	qm_dqrr_set_ithresh(p, QMAN_PIRQ_DQRR_ITHRESH);
1271*4882a593Smuzhiyun 	qm_mr_set_ithresh(p, QMAN_PIRQ_MR_ITHRESH);
1272*4882a593Smuzhiyun 	qm_out(p, QM_REG_ITPR, QMAN_PIRQ_IPERIOD);
1273*4882a593Smuzhiyun 	portal->cgrs = kmalloc_array(2, sizeof(*cgrs), GFP_KERNEL);
1274*4882a593Smuzhiyun 	if (!portal->cgrs)
1275*4882a593Smuzhiyun 		goto fail_cgrs;
1276*4882a593Smuzhiyun 	/* initial snapshot is no-depletion */
1277*4882a593Smuzhiyun 	qman_cgrs_init(&portal->cgrs[1]);
1278*4882a593Smuzhiyun 	if (cgrs)
1279*4882a593Smuzhiyun 		portal->cgrs[0] = *cgrs;
1280*4882a593Smuzhiyun 	else
1281*4882a593Smuzhiyun 		/* if the given mask is NULL, assume all CGRs can be seen */
1282*4882a593Smuzhiyun 		qman_cgrs_fill(&portal->cgrs[0]);
1283*4882a593Smuzhiyun 	INIT_LIST_HEAD(&portal->cgr_cbs);
1284*4882a593Smuzhiyun 	spin_lock_init(&portal->cgr_lock);
1285*4882a593Smuzhiyun 	INIT_WORK(&portal->congestion_work, qm_congestion_task);
1286*4882a593Smuzhiyun 	INIT_WORK(&portal->mr_work, qm_mr_process_task);
1287*4882a593Smuzhiyun 	portal->bits = 0;
1288*4882a593Smuzhiyun 	portal->sdqcr = QM_SDQCR_SOURCE_CHANNELS | QM_SDQCR_COUNT_UPTO3 |
1289*4882a593Smuzhiyun 			QM_SDQCR_DEDICATED_PRECEDENCE | QM_SDQCR_TYPE_PRIO_QOS |
1290*4882a593Smuzhiyun 			QM_SDQCR_TOKEN_SET(0xab) | QM_SDQCR_CHANNELS_DEDICATED;
1291*4882a593Smuzhiyun 	isdr = 0xffffffff;
1292*4882a593Smuzhiyun 	qm_out(p, QM_REG_ISDR, isdr);
1293*4882a593Smuzhiyun 	portal->irq_sources = 0;
1294*4882a593Smuzhiyun 	qm_out(p, QM_REG_IER, 0);
1295*4882a593Smuzhiyun 	snprintf(portal->irqname, MAX_IRQNAME, IRQNAME, c->cpu);
1296*4882a593Smuzhiyun 	qm_out(p, QM_REG_IIR, 1);
1297*4882a593Smuzhiyun 	if (request_irq(c->irq, portal_isr, 0, portal->irqname,	portal)) {
1298*4882a593Smuzhiyun 		dev_err(c->dev, "request_irq() failed\n");
1299*4882a593Smuzhiyun 		goto fail_irq;
1300*4882a593Smuzhiyun 	}
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	if (dpaa_set_portal_irq_affinity(c->dev, c->irq, c->cpu))
1303*4882a593Smuzhiyun 		goto fail_affinity;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	/* Need EQCR to be empty before continuing */
1306*4882a593Smuzhiyun 	isdr &= ~QM_PIRQ_EQCI;
1307*4882a593Smuzhiyun 	qm_out(p, QM_REG_ISDR, isdr);
1308*4882a593Smuzhiyun 	ret = qm_eqcr_get_fill(p);
1309*4882a593Smuzhiyun 	if (ret) {
1310*4882a593Smuzhiyun 		dev_err(c->dev, "EQCR unclean\n");
1311*4882a593Smuzhiyun 		goto fail_eqcr_empty;
1312*4882a593Smuzhiyun 	}
1313*4882a593Smuzhiyun 	isdr &= ~(QM_PIRQ_DQRI | QM_PIRQ_MRI);
1314*4882a593Smuzhiyun 	qm_out(p, QM_REG_ISDR, isdr);
1315*4882a593Smuzhiyun 	if (qm_dqrr_current(p)) {
1316*4882a593Smuzhiyun 		dev_dbg(c->dev, "DQRR unclean\n");
1317*4882a593Smuzhiyun 		qm_dqrr_cdc_consume_n(p, 0xffff);
1318*4882a593Smuzhiyun 	}
1319*4882a593Smuzhiyun 	if (qm_mr_current(p) && drain_mr_fqrni(p)) {
1320*4882a593Smuzhiyun 		/* special handling, drain just in case it's a few FQRNIs */
1321*4882a593Smuzhiyun 		const union qm_mr_entry *e = qm_mr_current(p);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 		dev_err(c->dev, "MR dirty, VB 0x%x, rc 0x%x, addr 0x%llx\n",
1324*4882a593Smuzhiyun 			e->verb, e->ern.rc, qm_fd_addr_get64(&e->ern.fd));
1325*4882a593Smuzhiyun 		goto fail_dqrr_mr_empty;
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 	/* Success */
1328*4882a593Smuzhiyun 	portal->config = c;
1329*4882a593Smuzhiyun 	qm_out(p, QM_REG_ISR, 0xffffffff);
1330*4882a593Smuzhiyun 	qm_out(p, QM_REG_ISDR, 0);
1331*4882a593Smuzhiyun 	if (!qman_requires_cleanup())
1332*4882a593Smuzhiyun 		qm_out(p, QM_REG_IIR, 0);
1333*4882a593Smuzhiyun 	/* Write a sane SDQCR */
1334*4882a593Smuzhiyun 	qm_dqrr_sdqcr_set(p, portal->sdqcr);
1335*4882a593Smuzhiyun 	return 0;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun fail_dqrr_mr_empty:
1338*4882a593Smuzhiyun fail_eqcr_empty:
1339*4882a593Smuzhiyun fail_affinity:
1340*4882a593Smuzhiyun 	free_irq(c->irq, portal);
1341*4882a593Smuzhiyun fail_irq:
1342*4882a593Smuzhiyun 	kfree(portal->cgrs);
1343*4882a593Smuzhiyun fail_cgrs:
1344*4882a593Smuzhiyun 	qm_mc_finish(p);
1345*4882a593Smuzhiyun fail_mc:
1346*4882a593Smuzhiyun 	qm_mr_finish(p);
1347*4882a593Smuzhiyun fail_mr:
1348*4882a593Smuzhiyun 	qm_dqrr_finish(p);
1349*4882a593Smuzhiyun fail_dqrr:
1350*4882a593Smuzhiyun 	qm_eqcr_finish(p);
1351*4882a593Smuzhiyun fail_eqcr:
1352*4882a593Smuzhiyun 	return -EIO;
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun 
qman_create_affine_portal(const struct qm_portal_config * c,const struct qman_cgrs * cgrs)1355*4882a593Smuzhiyun struct qman_portal *qman_create_affine_portal(const struct qm_portal_config *c,
1356*4882a593Smuzhiyun 					      const struct qman_cgrs *cgrs)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun 	struct qman_portal *portal;
1359*4882a593Smuzhiyun 	int err;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	portal = &per_cpu(qman_affine_portal, c->cpu);
1362*4882a593Smuzhiyun 	err = qman_create_portal(portal, c, cgrs);
1363*4882a593Smuzhiyun 	if (err)
1364*4882a593Smuzhiyun 		return NULL;
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	spin_lock(&affine_mask_lock);
1367*4882a593Smuzhiyun 	cpumask_set_cpu(c->cpu, &affine_mask);
1368*4882a593Smuzhiyun 	affine_channels[c->cpu] = c->channel;
1369*4882a593Smuzhiyun 	affine_portals[c->cpu] = portal;
1370*4882a593Smuzhiyun 	spin_unlock(&affine_mask_lock);
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	return portal;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun 
qman_destroy_portal(struct qman_portal * qm)1375*4882a593Smuzhiyun static void qman_destroy_portal(struct qman_portal *qm)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun 	const struct qm_portal_config *pcfg;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	/* Stop dequeues on the portal */
1380*4882a593Smuzhiyun 	qm_dqrr_sdqcr_set(&qm->p, 0);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	/*
1383*4882a593Smuzhiyun 	 * NB we do this to "quiesce" EQCR. If we add enqueue-completions or
1384*4882a593Smuzhiyun 	 * something related to QM_PIRQ_EQCI, this may need fixing.
1385*4882a593Smuzhiyun 	 * Also, due to the prefetching model used for CI updates in the enqueue
1386*4882a593Smuzhiyun 	 * path, this update will only invalidate the CI cacheline *after*
1387*4882a593Smuzhiyun 	 * working on it, so we need to call this twice to ensure a full update
1388*4882a593Smuzhiyun 	 * irrespective of where the enqueue processing was at when the teardown
1389*4882a593Smuzhiyun 	 * began.
1390*4882a593Smuzhiyun 	 */
1391*4882a593Smuzhiyun 	qm_eqcr_cce_update(&qm->p);
1392*4882a593Smuzhiyun 	qm_eqcr_cce_update(&qm->p);
1393*4882a593Smuzhiyun 	pcfg = qm->config;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	free_irq(pcfg->irq, qm);
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	kfree(qm->cgrs);
1398*4882a593Smuzhiyun 	qm_mc_finish(&qm->p);
1399*4882a593Smuzhiyun 	qm_mr_finish(&qm->p);
1400*4882a593Smuzhiyun 	qm_dqrr_finish(&qm->p);
1401*4882a593Smuzhiyun 	qm_eqcr_finish(&qm->p);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	qm->config = NULL;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun 
qman_destroy_affine_portal(void)1406*4882a593Smuzhiyun const struct qm_portal_config *qman_destroy_affine_portal(void)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun 	struct qman_portal *qm = get_affine_portal();
1409*4882a593Smuzhiyun 	const struct qm_portal_config *pcfg;
1410*4882a593Smuzhiyun 	int cpu;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	pcfg = qm->config;
1413*4882a593Smuzhiyun 	cpu = pcfg->cpu;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	qman_destroy_portal(qm);
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	spin_lock(&affine_mask_lock);
1418*4882a593Smuzhiyun 	cpumask_clear_cpu(cpu, &affine_mask);
1419*4882a593Smuzhiyun 	spin_unlock(&affine_mask_lock);
1420*4882a593Smuzhiyun 	put_affine_portal();
1421*4882a593Smuzhiyun 	return pcfg;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun /* Inline helper to reduce nesting in __poll_portal_slow() */
fq_state_change(struct qman_portal * p,struct qman_fq * fq,const union qm_mr_entry * msg,u8 verb)1425*4882a593Smuzhiyun static inline void fq_state_change(struct qman_portal *p, struct qman_fq *fq,
1426*4882a593Smuzhiyun 				   const union qm_mr_entry *msg, u8 verb)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun 	switch (verb) {
1429*4882a593Smuzhiyun 	case QM_MR_VERB_FQRL:
1430*4882a593Smuzhiyun 		DPAA_ASSERT(fq_isset(fq, QMAN_FQ_STATE_ORL));
1431*4882a593Smuzhiyun 		fq_clear(fq, QMAN_FQ_STATE_ORL);
1432*4882a593Smuzhiyun 		break;
1433*4882a593Smuzhiyun 	case QM_MR_VERB_FQRN:
1434*4882a593Smuzhiyun 		DPAA_ASSERT(fq->state == qman_fq_state_parked ||
1435*4882a593Smuzhiyun 			    fq->state == qman_fq_state_sched);
1436*4882a593Smuzhiyun 		DPAA_ASSERT(fq_isset(fq, QMAN_FQ_STATE_CHANGING));
1437*4882a593Smuzhiyun 		fq_clear(fq, QMAN_FQ_STATE_CHANGING);
1438*4882a593Smuzhiyun 		if (msg->fq.fqs & QM_MR_FQS_NOTEMPTY)
1439*4882a593Smuzhiyun 			fq_set(fq, QMAN_FQ_STATE_NE);
1440*4882a593Smuzhiyun 		if (msg->fq.fqs & QM_MR_FQS_ORLPRESENT)
1441*4882a593Smuzhiyun 			fq_set(fq, QMAN_FQ_STATE_ORL);
1442*4882a593Smuzhiyun 		fq->state = qman_fq_state_retired;
1443*4882a593Smuzhiyun 		break;
1444*4882a593Smuzhiyun 	case QM_MR_VERB_FQPN:
1445*4882a593Smuzhiyun 		DPAA_ASSERT(fq->state == qman_fq_state_sched);
1446*4882a593Smuzhiyun 		DPAA_ASSERT(fq_isclear(fq, QMAN_FQ_STATE_CHANGING));
1447*4882a593Smuzhiyun 		fq->state = qman_fq_state_parked;
1448*4882a593Smuzhiyun 	}
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun 
qm_congestion_task(struct work_struct * work)1451*4882a593Smuzhiyun static void qm_congestion_task(struct work_struct *work)
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun 	struct qman_portal *p = container_of(work, struct qman_portal,
1454*4882a593Smuzhiyun 					     congestion_work);
1455*4882a593Smuzhiyun 	struct qman_cgrs rr, c;
1456*4882a593Smuzhiyun 	union qm_mc_result *mcr;
1457*4882a593Smuzhiyun 	struct qman_cgr *cgr;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	spin_lock(&p->cgr_lock);
1460*4882a593Smuzhiyun 	qm_mc_start(&p->p);
1461*4882a593Smuzhiyun 	qm_mc_commit(&p->p, QM_MCC_VERB_QUERYCONGESTION);
1462*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
1463*4882a593Smuzhiyun 		spin_unlock(&p->cgr_lock);
1464*4882a593Smuzhiyun 		dev_crit(p->config->dev, "QUERYCONGESTION timeout\n");
1465*4882a593Smuzhiyun 		qman_p_irqsource_add(p, QM_PIRQ_CSCI);
1466*4882a593Smuzhiyun 		return;
1467*4882a593Smuzhiyun 	}
1468*4882a593Smuzhiyun 	/* mask out the ones I'm not interested in */
1469*4882a593Smuzhiyun 	qman_cgrs_and(&rr, (struct qman_cgrs *)&mcr->querycongestion.state,
1470*4882a593Smuzhiyun 		      &p->cgrs[0]);
1471*4882a593Smuzhiyun 	/* check previous snapshot for delta, enter/exit congestion */
1472*4882a593Smuzhiyun 	qman_cgrs_xor(&c, &rr, &p->cgrs[1]);
1473*4882a593Smuzhiyun 	/* update snapshot */
1474*4882a593Smuzhiyun 	qman_cgrs_cp(&p->cgrs[1], &rr);
1475*4882a593Smuzhiyun 	/* Invoke callback */
1476*4882a593Smuzhiyun 	list_for_each_entry(cgr, &p->cgr_cbs, node)
1477*4882a593Smuzhiyun 		if (cgr->cb && qman_cgrs_get(&c, cgr->cgrid))
1478*4882a593Smuzhiyun 			cgr->cb(p, cgr, qman_cgrs_get(&rr, cgr->cgrid));
1479*4882a593Smuzhiyun 	spin_unlock(&p->cgr_lock);
1480*4882a593Smuzhiyun 	qman_p_irqsource_add(p, QM_PIRQ_CSCI);
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun 
qm_mr_process_task(struct work_struct * work)1483*4882a593Smuzhiyun static void qm_mr_process_task(struct work_struct *work)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun 	struct qman_portal *p = container_of(work, struct qman_portal,
1486*4882a593Smuzhiyun 					     mr_work);
1487*4882a593Smuzhiyun 	const union qm_mr_entry *msg;
1488*4882a593Smuzhiyun 	struct qman_fq *fq;
1489*4882a593Smuzhiyun 	u8 verb, num = 0;
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	preempt_disable();
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	while (1) {
1494*4882a593Smuzhiyun 		qm_mr_pvb_update(&p->p);
1495*4882a593Smuzhiyun 		msg = qm_mr_current(&p->p);
1496*4882a593Smuzhiyun 		if (!msg)
1497*4882a593Smuzhiyun 			break;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 		verb = msg->verb & QM_MR_VERB_TYPE_MASK;
1500*4882a593Smuzhiyun 		/* The message is a software ERN iff the 0x20 bit is clear */
1501*4882a593Smuzhiyun 		if (verb & 0x20) {
1502*4882a593Smuzhiyun 			switch (verb) {
1503*4882a593Smuzhiyun 			case QM_MR_VERB_FQRNI:
1504*4882a593Smuzhiyun 				/* nada, we drop FQRNIs on the floor */
1505*4882a593Smuzhiyun 				break;
1506*4882a593Smuzhiyun 			case QM_MR_VERB_FQRN:
1507*4882a593Smuzhiyun 			case QM_MR_VERB_FQRL:
1508*4882a593Smuzhiyun 				/* Lookup in the retirement table */
1509*4882a593Smuzhiyun 				fq = fqid_to_fq(qm_fqid_get(&msg->fq));
1510*4882a593Smuzhiyun 				if (WARN_ON(!fq))
1511*4882a593Smuzhiyun 					break;
1512*4882a593Smuzhiyun 				fq_state_change(p, fq, msg, verb);
1513*4882a593Smuzhiyun 				if (fq->cb.fqs)
1514*4882a593Smuzhiyun 					fq->cb.fqs(p, fq, msg);
1515*4882a593Smuzhiyun 				break;
1516*4882a593Smuzhiyun 			case QM_MR_VERB_FQPN:
1517*4882a593Smuzhiyun 				/* Parked */
1518*4882a593Smuzhiyun 				fq = tag_to_fq(be32_to_cpu(msg->fq.context_b));
1519*4882a593Smuzhiyun 				fq_state_change(p, fq, msg, verb);
1520*4882a593Smuzhiyun 				if (fq->cb.fqs)
1521*4882a593Smuzhiyun 					fq->cb.fqs(p, fq, msg);
1522*4882a593Smuzhiyun 				break;
1523*4882a593Smuzhiyun 			case QM_MR_VERB_DC_ERN:
1524*4882a593Smuzhiyun 				/* DCP ERN */
1525*4882a593Smuzhiyun 				pr_crit_once("Leaking DCP ERNs!\n");
1526*4882a593Smuzhiyun 				break;
1527*4882a593Smuzhiyun 			default:
1528*4882a593Smuzhiyun 				pr_crit("Invalid MR verb 0x%02x\n", verb);
1529*4882a593Smuzhiyun 			}
1530*4882a593Smuzhiyun 		} else {
1531*4882a593Smuzhiyun 			/* Its a software ERN */
1532*4882a593Smuzhiyun 			fq = tag_to_fq(be32_to_cpu(msg->ern.tag));
1533*4882a593Smuzhiyun 			fq->cb.ern(p, fq, msg);
1534*4882a593Smuzhiyun 		}
1535*4882a593Smuzhiyun 		num++;
1536*4882a593Smuzhiyun 		qm_mr_next(&p->p);
1537*4882a593Smuzhiyun 	}
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	qm_mr_cci_consume(&p->p, num);
1540*4882a593Smuzhiyun 	qman_p_irqsource_add(p, QM_PIRQ_MRI);
1541*4882a593Smuzhiyun 	preempt_enable();
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun 
__poll_portal_slow(struct qman_portal * p,u32 is)1544*4882a593Smuzhiyun static u32 __poll_portal_slow(struct qman_portal *p, u32 is)
1545*4882a593Smuzhiyun {
1546*4882a593Smuzhiyun 	if (is & QM_PIRQ_CSCI) {
1547*4882a593Smuzhiyun 		qman_p_irqsource_remove(p, QM_PIRQ_CSCI);
1548*4882a593Smuzhiyun 		queue_work_on(smp_processor_id(), qm_portal_wq,
1549*4882a593Smuzhiyun 			      &p->congestion_work);
1550*4882a593Smuzhiyun 	}
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	if (is & QM_PIRQ_EQRI) {
1553*4882a593Smuzhiyun 		qm_eqcr_cce_update(&p->p);
1554*4882a593Smuzhiyun 		qm_eqcr_set_ithresh(&p->p, 0);
1555*4882a593Smuzhiyun 		wake_up(&affine_queue);
1556*4882a593Smuzhiyun 	}
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	if (is & QM_PIRQ_MRI) {
1559*4882a593Smuzhiyun 		qman_p_irqsource_remove(p, QM_PIRQ_MRI);
1560*4882a593Smuzhiyun 		queue_work_on(smp_processor_id(), qm_portal_wq,
1561*4882a593Smuzhiyun 			      &p->mr_work);
1562*4882a593Smuzhiyun 	}
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	return is;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun /*
1568*4882a593Smuzhiyun  * remove some slowish-path stuff from the "fast path" and make sure it isn't
1569*4882a593Smuzhiyun  * inlined.
1570*4882a593Smuzhiyun  */
clear_vdqcr(struct qman_portal * p,struct qman_fq * fq)1571*4882a593Smuzhiyun static noinline void clear_vdqcr(struct qman_portal *p, struct qman_fq *fq)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun 	p->vdqcr_owned = NULL;
1574*4882a593Smuzhiyun 	fq_clear(fq, QMAN_FQ_STATE_VDQCR);
1575*4882a593Smuzhiyun 	wake_up(&affine_queue);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun /*
1579*4882a593Smuzhiyun  * The only states that would conflict with other things if they ran at the
1580*4882a593Smuzhiyun  * same time on the same cpu are:
1581*4882a593Smuzhiyun  *
1582*4882a593Smuzhiyun  *   (i) setting/clearing vdqcr_owned, and
1583*4882a593Smuzhiyun  *  (ii) clearing the NE (Not Empty) flag.
1584*4882a593Smuzhiyun  *
1585*4882a593Smuzhiyun  * Both are safe. Because;
1586*4882a593Smuzhiyun  *
1587*4882a593Smuzhiyun  *   (i) this clearing can only occur after qman_volatile_dequeue() has set the
1588*4882a593Smuzhiyun  *	 vdqcr_owned field (which it does before setting VDQCR), and
1589*4882a593Smuzhiyun  *	 qman_volatile_dequeue() blocks interrupts and preemption while this is
1590*4882a593Smuzhiyun  *	 done so that we can't interfere.
1591*4882a593Smuzhiyun  *  (ii) the NE flag is only cleared after qman_retire_fq() has set it, and as
1592*4882a593Smuzhiyun  *	 with (i) that API prevents us from interfering until it's safe.
1593*4882a593Smuzhiyun  *
1594*4882a593Smuzhiyun  * The good thing is that qman_volatile_dequeue() and qman_retire_fq() run far
1595*4882a593Smuzhiyun  * less frequently (ie. per-FQ) than __poll_portal_fast() does, so the nett
1596*4882a593Smuzhiyun  * advantage comes from this function not having to "lock" anything at all.
1597*4882a593Smuzhiyun  *
1598*4882a593Smuzhiyun  * Note also that the callbacks are invoked at points which are safe against the
1599*4882a593Smuzhiyun  * above potential conflicts, but that this function itself is not re-entrant
1600*4882a593Smuzhiyun  * (this is because the function tracks one end of each FIFO in the portal and
1601*4882a593Smuzhiyun  * we do *not* want to lock that). So the consequence is that it is safe for
1602*4882a593Smuzhiyun  * user callbacks to call into any QMan API.
1603*4882a593Smuzhiyun  */
__poll_portal_fast(struct qman_portal * p,unsigned int poll_limit)1604*4882a593Smuzhiyun static inline unsigned int __poll_portal_fast(struct qman_portal *p,
1605*4882a593Smuzhiyun 					unsigned int poll_limit)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun 	const struct qm_dqrr_entry *dq;
1608*4882a593Smuzhiyun 	struct qman_fq *fq;
1609*4882a593Smuzhiyun 	enum qman_cb_dqrr_result res;
1610*4882a593Smuzhiyun 	unsigned int limit = 0;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	do {
1613*4882a593Smuzhiyun 		qm_dqrr_pvb_update(&p->p);
1614*4882a593Smuzhiyun 		dq = qm_dqrr_current(&p->p);
1615*4882a593Smuzhiyun 		if (!dq)
1616*4882a593Smuzhiyun 			break;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 		if (dq->stat & QM_DQRR_STAT_UNSCHEDULED) {
1619*4882a593Smuzhiyun 			/*
1620*4882a593Smuzhiyun 			 * VDQCR: don't trust context_b as the FQ may have
1621*4882a593Smuzhiyun 			 * been configured for h/w consumption and we're
1622*4882a593Smuzhiyun 			 * draining it post-retirement.
1623*4882a593Smuzhiyun 			 */
1624*4882a593Smuzhiyun 			fq = p->vdqcr_owned;
1625*4882a593Smuzhiyun 			/*
1626*4882a593Smuzhiyun 			 * We only set QMAN_FQ_STATE_NE when retiring, so we
1627*4882a593Smuzhiyun 			 * only need to check for clearing it when doing
1628*4882a593Smuzhiyun 			 * volatile dequeues.  It's one less thing to check
1629*4882a593Smuzhiyun 			 * in the critical path (SDQCR).
1630*4882a593Smuzhiyun 			 */
1631*4882a593Smuzhiyun 			if (dq->stat & QM_DQRR_STAT_FQ_EMPTY)
1632*4882a593Smuzhiyun 				fq_clear(fq, QMAN_FQ_STATE_NE);
1633*4882a593Smuzhiyun 			/*
1634*4882a593Smuzhiyun 			 * This is duplicated from the SDQCR code, but we
1635*4882a593Smuzhiyun 			 * have stuff to do before *and* after this callback,
1636*4882a593Smuzhiyun 			 * and we don't want multiple if()s in the critical
1637*4882a593Smuzhiyun 			 * path (SDQCR).
1638*4882a593Smuzhiyun 			 */
1639*4882a593Smuzhiyun 			res = fq->cb.dqrr(p, fq, dq);
1640*4882a593Smuzhiyun 			if (res == qman_cb_dqrr_stop)
1641*4882a593Smuzhiyun 				break;
1642*4882a593Smuzhiyun 			/* Check for VDQCR completion */
1643*4882a593Smuzhiyun 			if (dq->stat & QM_DQRR_STAT_DQCR_EXPIRED)
1644*4882a593Smuzhiyun 				clear_vdqcr(p, fq);
1645*4882a593Smuzhiyun 		} else {
1646*4882a593Smuzhiyun 			/* SDQCR: context_b points to the FQ */
1647*4882a593Smuzhiyun 			fq = tag_to_fq(be32_to_cpu(dq->context_b));
1648*4882a593Smuzhiyun 			/* Now let the callback do its stuff */
1649*4882a593Smuzhiyun 			res = fq->cb.dqrr(p, fq, dq);
1650*4882a593Smuzhiyun 			/*
1651*4882a593Smuzhiyun 			 * The callback can request that we exit without
1652*4882a593Smuzhiyun 			 * consuming this entry nor advancing;
1653*4882a593Smuzhiyun 			 */
1654*4882a593Smuzhiyun 			if (res == qman_cb_dqrr_stop)
1655*4882a593Smuzhiyun 				break;
1656*4882a593Smuzhiyun 		}
1657*4882a593Smuzhiyun 		/* Interpret 'dq' from a driver perspective. */
1658*4882a593Smuzhiyun 		/*
1659*4882a593Smuzhiyun 		 * Parking isn't possible unless HELDACTIVE was set. NB,
1660*4882a593Smuzhiyun 		 * FORCEELIGIBLE implies HELDACTIVE, so we only need to
1661*4882a593Smuzhiyun 		 * check for HELDACTIVE to cover both.
1662*4882a593Smuzhiyun 		 */
1663*4882a593Smuzhiyun 		DPAA_ASSERT((dq->stat & QM_DQRR_STAT_FQ_HELDACTIVE) ||
1664*4882a593Smuzhiyun 			    (res != qman_cb_dqrr_park));
1665*4882a593Smuzhiyun 		/* just means "skip it, I'll consume it myself later on" */
1666*4882a593Smuzhiyun 		if (res != qman_cb_dqrr_defer)
1667*4882a593Smuzhiyun 			qm_dqrr_cdc_consume_1ptr(&p->p, dq,
1668*4882a593Smuzhiyun 						 res == qman_cb_dqrr_park);
1669*4882a593Smuzhiyun 		/* Move forward */
1670*4882a593Smuzhiyun 		qm_dqrr_next(&p->p);
1671*4882a593Smuzhiyun 		/*
1672*4882a593Smuzhiyun 		 * Entry processed and consumed, increment our counter.  The
1673*4882a593Smuzhiyun 		 * callback can request that we exit after consuming the
1674*4882a593Smuzhiyun 		 * entry, and we also exit if we reach our processing limit,
1675*4882a593Smuzhiyun 		 * so loop back only if neither of these conditions is met.
1676*4882a593Smuzhiyun 		 */
1677*4882a593Smuzhiyun 	} while (++limit < poll_limit && res != qman_cb_dqrr_consume_stop);
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	return limit;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun 
qman_p_irqsource_add(struct qman_portal * p,u32 bits)1682*4882a593Smuzhiyun void qman_p_irqsource_add(struct qman_portal *p, u32 bits)
1683*4882a593Smuzhiyun {
1684*4882a593Smuzhiyun 	unsigned long irqflags;
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	local_irq_save(irqflags);
1687*4882a593Smuzhiyun 	p->irq_sources |= bits & QM_PIRQ_VISIBLE;
1688*4882a593Smuzhiyun 	qm_out(&p->p, QM_REG_IER, p->irq_sources);
1689*4882a593Smuzhiyun 	local_irq_restore(irqflags);
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun EXPORT_SYMBOL(qman_p_irqsource_add);
1692*4882a593Smuzhiyun 
qman_p_irqsource_remove(struct qman_portal * p,u32 bits)1693*4882a593Smuzhiyun void qman_p_irqsource_remove(struct qman_portal *p, u32 bits)
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun 	unsigned long irqflags;
1696*4882a593Smuzhiyun 	u32 ier;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	/*
1699*4882a593Smuzhiyun 	 * Our interrupt handler only processes+clears status register bits that
1700*4882a593Smuzhiyun 	 * are in p->irq_sources. As we're trimming that mask, if one of them
1701*4882a593Smuzhiyun 	 * were to assert in the status register just before we remove it from
1702*4882a593Smuzhiyun 	 * the enable register, there would be an interrupt-storm when we
1703*4882a593Smuzhiyun 	 * release the IRQ lock. So we wait for the enable register update to
1704*4882a593Smuzhiyun 	 * take effect in h/w (by reading it back) and then clear all other bits
1705*4882a593Smuzhiyun 	 * in the status register. Ie. we clear them from ISR once it's certain
1706*4882a593Smuzhiyun 	 * IER won't allow them to reassert.
1707*4882a593Smuzhiyun 	 */
1708*4882a593Smuzhiyun 	local_irq_save(irqflags);
1709*4882a593Smuzhiyun 	bits &= QM_PIRQ_VISIBLE;
1710*4882a593Smuzhiyun 	p->irq_sources &= ~bits;
1711*4882a593Smuzhiyun 	qm_out(&p->p, QM_REG_IER, p->irq_sources);
1712*4882a593Smuzhiyun 	ier = qm_in(&p->p, QM_REG_IER);
1713*4882a593Smuzhiyun 	/*
1714*4882a593Smuzhiyun 	 * Using "~ier" (rather than "bits" or "~p->irq_sources") creates a
1715*4882a593Smuzhiyun 	 * data-dependency, ie. to protect against re-ordering.
1716*4882a593Smuzhiyun 	 */
1717*4882a593Smuzhiyun 	qm_out(&p->p, QM_REG_ISR, ~ier);
1718*4882a593Smuzhiyun 	local_irq_restore(irqflags);
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun EXPORT_SYMBOL(qman_p_irqsource_remove);
1721*4882a593Smuzhiyun 
qman_affine_cpus(void)1722*4882a593Smuzhiyun const cpumask_t *qman_affine_cpus(void)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun 	return &affine_mask;
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun EXPORT_SYMBOL(qman_affine_cpus);
1727*4882a593Smuzhiyun 
qman_affine_channel(int cpu)1728*4882a593Smuzhiyun u16 qman_affine_channel(int cpu)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun 	if (cpu < 0) {
1731*4882a593Smuzhiyun 		struct qman_portal *portal = get_affine_portal();
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 		cpu = portal->config->cpu;
1734*4882a593Smuzhiyun 		put_affine_portal();
1735*4882a593Smuzhiyun 	}
1736*4882a593Smuzhiyun 	WARN_ON(!cpumask_test_cpu(cpu, &affine_mask));
1737*4882a593Smuzhiyun 	return affine_channels[cpu];
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun EXPORT_SYMBOL(qman_affine_channel);
1740*4882a593Smuzhiyun 
qman_get_affine_portal(int cpu)1741*4882a593Smuzhiyun struct qman_portal *qman_get_affine_portal(int cpu)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun 	return affine_portals[cpu];
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun EXPORT_SYMBOL(qman_get_affine_portal);
1746*4882a593Smuzhiyun 
qman_start_using_portal(struct qman_portal * p,struct device * dev)1747*4882a593Smuzhiyun int qman_start_using_portal(struct qman_portal *p, struct device *dev)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun 	return (!device_link_add(dev, p->config->dev,
1750*4882a593Smuzhiyun 				 DL_FLAG_AUTOREMOVE_CONSUMER)) ? -EINVAL : 0;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun EXPORT_SYMBOL(qman_start_using_portal);
1753*4882a593Smuzhiyun 
qman_p_poll_dqrr(struct qman_portal * p,unsigned int limit)1754*4882a593Smuzhiyun int qman_p_poll_dqrr(struct qman_portal *p, unsigned int limit)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun 	return __poll_portal_fast(p, limit);
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun EXPORT_SYMBOL(qman_p_poll_dqrr);
1759*4882a593Smuzhiyun 
qman_p_static_dequeue_add(struct qman_portal * p,u32 pools)1760*4882a593Smuzhiyun void qman_p_static_dequeue_add(struct qman_portal *p, u32 pools)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun 	unsigned long irqflags;
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	local_irq_save(irqflags);
1765*4882a593Smuzhiyun 	pools &= p->config->pools;
1766*4882a593Smuzhiyun 	p->sdqcr |= pools;
1767*4882a593Smuzhiyun 	qm_dqrr_sdqcr_set(&p->p, p->sdqcr);
1768*4882a593Smuzhiyun 	local_irq_restore(irqflags);
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun EXPORT_SYMBOL(qman_p_static_dequeue_add);
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun /* Frame queue API */
1773*4882a593Smuzhiyun 
mcr_result_str(u8 result)1774*4882a593Smuzhiyun static const char *mcr_result_str(u8 result)
1775*4882a593Smuzhiyun {
1776*4882a593Smuzhiyun 	switch (result) {
1777*4882a593Smuzhiyun 	case QM_MCR_RESULT_NULL:
1778*4882a593Smuzhiyun 		return "QM_MCR_RESULT_NULL";
1779*4882a593Smuzhiyun 	case QM_MCR_RESULT_OK:
1780*4882a593Smuzhiyun 		return "QM_MCR_RESULT_OK";
1781*4882a593Smuzhiyun 	case QM_MCR_RESULT_ERR_FQID:
1782*4882a593Smuzhiyun 		return "QM_MCR_RESULT_ERR_FQID";
1783*4882a593Smuzhiyun 	case QM_MCR_RESULT_ERR_FQSTATE:
1784*4882a593Smuzhiyun 		return "QM_MCR_RESULT_ERR_FQSTATE";
1785*4882a593Smuzhiyun 	case QM_MCR_RESULT_ERR_NOTEMPTY:
1786*4882a593Smuzhiyun 		return "QM_MCR_RESULT_ERR_NOTEMPTY";
1787*4882a593Smuzhiyun 	case QM_MCR_RESULT_PENDING:
1788*4882a593Smuzhiyun 		return "QM_MCR_RESULT_PENDING";
1789*4882a593Smuzhiyun 	case QM_MCR_RESULT_ERR_BADCOMMAND:
1790*4882a593Smuzhiyun 		return "QM_MCR_RESULT_ERR_BADCOMMAND";
1791*4882a593Smuzhiyun 	}
1792*4882a593Smuzhiyun 	return "<unknown MCR result>";
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun 
qman_create_fq(u32 fqid,u32 flags,struct qman_fq * fq)1795*4882a593Smuzhiyun int qman_create_fq(u32 fqid, u32 flags, struct qman_fq *fq)
1796*4882a593Smuzhiyun {
1797*4882a593Smuzhiyun 	if (flags & QMAN_FQ_FLAG_DYNAMIC_FQID) {
1798*4882a593Smuzhiyun 		int ret = qman_alloc_fqid(&fqid);
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 		if (ret)
1801*4882a593Smuzhiyun 			return ret;
1802*4882a593Smuzhiyun 	}
1803*4882a593Smuzhiyun 	fq->fqid = fqid;
1804*4882a593Smuzhiyun 	fq->flags = flags;
1805*4882a593Smuzhiyun 	fq->state = qman_fq_state_oos;
1806*4882a593Smuzhiyun 	fq->cgr_groupid = 0;
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	/* A context_b of 0 is allegedly special, so don't use that fqid */
1809*4882a593Smuzhiyun 	if (fqid == 0 || fqid >= num_fqids) {
1810*4882a593Smuzhiyun 		WARN(1, "bad fqid %d\n", fqid);
1811*4882a593Smuzhiyun 		return -EINVAL;
1812*4882a593Smuzhiyun 	}
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	fq->idx = fqid * 2;
1815*4882a593Smuzhiyun 	if (flags & QMAN_FQ_FLAG_NO_MODIFY)
1816*4882a593Smuzhiyun 		fq->idx++;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	WARN_ON(fq_table[fq->idx]);
1819*4882a593Smuzhiyun 	fq_table[fq->idx] = fq;
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	return 0;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun EXPORT_SYMBOL(qman_create_fq);
1824*4882a593Smuzhiyun 
qman_destroy_fq(struct qman_fq * fq)1825*4882a593Smuzhiyun void qman_destroy_fq(struct qman_fq *fq)
1826*4882a593Smuzhiyun {
1827*4882a593Smuzhiyun 	/*
1828*4882a593Smuzhiyun 	 * We don't need to lock the FQ as it is a pre-condition that the FQ be
1829*4882a593Smuzhiyun 	 * quiesced. Instead, run some checks.
1830*4882a593Smuzhiyun 	 */
1831*4882a593Smuzhiyun 	switch (fq->state) {
1832*4882a593Smuzhiyun 	case qman_fq_state_parked:
1833*4882a593Smuzhiyun 	case qman_fq_state_oos:
1834*4882a593Smuzhiyun 		if (fq_isset(fq, QMAN_FQ_FLAG_DYNAMIC_FQID))
1835*4882a593Smuzhiyun 			qman_release_fqid(fq->fqid);
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 		DPAA_ASSERT(fq_table[fq->idx]);
1838*4882a593Smuzhiyun 		fq_table[fq->idx] = NULL;
1839*4882a593Smuzhiyun 		return;
1840*4882a593Smuzhiyun 	default:
1841*4882a593Smuzhiyun 		break;
1842*4882a593Smuzhiyun 	}
1843*4882a593Smuzhiyun 	DPAA_ASSERT(NULL == "qman_free_fq() on unquiesced FQ!");
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun EXPORT_SYMBOL(qman_destroy_fq);
1846*4882a593Smuzhiyun 
qman_fq_fqid(struct qman_fq * fq)1847*4882a593Smuzhiyun u32 qman_fq_fqid(struct qman_fq *fq)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun 	return fq->fqid;
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun EXPORT_SYMBOL(qman_fq_fqid);
1852*4882a593Smuzhiyun 
qman_init_fq(struct qman_fq * fq,u32 flags,struct qm_mcc_initfq * opts)1853*4882a593Smuzhiyun int qman_init_fq(struct qman_fq *fq, u32 flags, struct qm_mcc_initfq *opts)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun 	union qm_mc_command *mcc;
1856*4882a593Smuzhiyun 	union qm_mc_result *mcr;
1857*4882a593Smuzhiyun 	struct qman_portal *p;
1858*4882a593Smuzhiyun 	u8 res, myverb;
1859*4882a593Smuzhiyun 	int ret = 0;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	myverb = (flags & QMAN_INITFQ_FLAG_SCHED)
1862*4882a593Smuzhiyun 		? QM_MCC_VERB_INITFQ_SCHED : QM_MCC_VERB_INITFQ_PARKED;
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	if (fq->state != qman_fq_state_oos &&
1865*4882a593Smuzhiyun 	    fq->state != qman_fq_state_parked)
1866*4882a593Smuzhiyun 		return -EINVAL;
1867*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
1868*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_FLAG_NO_MODIFY))
1869*4882a593Smuzhiyun 		return -EINVAL;
1870*4882a593Smuzhiyun #endif
1871*4882a593Smuzhiyun 	if (opts && (be16_to_cpu(opts->we_mask) & QM_INITFQ_WE_OAC)) {
1872*4882a593Smuzhiyun 		/* And can't be set at the same time as TDTHRESH */
1873*4882a593Smuzhiyun 		if (be16_to_cpu(opts->we_mask) & QM_INITFQ_WE_TDTHRESH)
1874*4882a593Smuzhiyun 			return -EINVAL;
1875*4882a593Smuzhiyun 	}
1876*4882a593Smuzhiyun 	/* Issue an INITFQ_[PARKED|SCHED] management command */
1877*4882a593Smuzhiyun 	p = get_affine_portal();
1878*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_STATE_CHANGING) ||
1879*4882a593Smuzhiyun 	    (fq->state != qman_fq_state_oos &&
1880*4882a593Smuzhiyun 	     fq->state != qman_fq_state_parked)) {
1881*4882a593Smuzhiyun 		ret = -EBUSY;
1882*4882a593Smuzhiyun 		goto out;
1883*4882a593Smuzhiyun 	}
1884*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
1885*4882a593Smuzhiyun 	if (opts)
1886*4882a593Smuzhiyun 		mcc->initfq = *opts;
1887*4882a593Smuzhiyun 	qm_fqid_set(&mcc->fq, fq->fqid);
1888*4882a593Smuzhiyun 	mcc->initfq.count = 0;
1889*4882a593Smuzhiyun 	/*
1890*4882a593Smuzhiyun 	 * If the FQ does *not* have the TO_DCPORTAL flag, context_b is set as a
1891*4882a593Smuzhiyun 	 * demux pointer. Otherwise, the caller-provided value is allowed to
1892*4882a593Smuzhiyun 	 * stand, don't overwrite it.
1893*4882a593Smuzhiyun 	 */
1894*4882a593Smuzhiyun 	if (fq_isclear(fq, QMAN_FQ_FLAG_TO_DCPORTAL)) {
1895*4882a593Smuzhiyun 		dma_addr_t phys_fq;
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 		mcc->initfq.we_mask |= cpu_to_be16(QM_INITFQ_WE_CONTEXTB);
1898*4882a593Smuzhiyun 		mcc->initfq.fqd.context_b = cpu_to_be32(fq_to_tag(fq));
1899*4882a593Smuzhiyun 		/*
1900*4882a593Smuzhiyun 		 *  and the physical address - NB, if the user wasn't trying to
1901*4882a593Smuzhiyun 		 * set CONTEXTA, clear the stashing settings.
1902*4882a593Smuzhiyun 		 */
1903*4882a593Smuzhiyun 		if (!(be16_to_cpu(mcc->initfq.we_mask) &
1904*4882a593Smuzhiyun 				  QM_INITFQ_WE_CONTEXTA)) {
1905*4882a593Smuzhiyun 			mcc->initfq.we_mask |=
1906*4882a593Smuzhiyun 				cpu_to_be16(QM_INITFQ_WE_CONTEXTA);
1907*4882a593Smuzhiyun 			memset(&mcc->initfq.fqd.context_a, 0,
1908*4882a593Smuzhiyun 				sizeof(mcc->initfq.fqd.context_a));
1909*4882a593Smuzhiyun 		} else {
1910*4882a593Smuzhiyun 			struct qman_portal *p = qman_dma_portal;
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 			phys_fq = dma_map_single(p->config->dev, fq,
1913*4882a593Smuzhiyun 						 sizeof(*fq), DMA_TO_DEVICE);
1914*4882a593Smuzhiyun 			if (dma_mapping_error(p->config->dev, phys_fq)) {
1915*4882a593Smuzhiyun 				dev_err(p->config->dev, "dma_mapping failed\n");
1916*4882a593Smuzhiyun 				ret = -EIO;
1917*4882a593Smuzhiyun 				goto out;
1918*4882a593Smuzhiyun 			}
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 			qm_fqd_stashing_set64(&mcc->initfq.fqd, phys_fq);
1921*4882a593Smuzhiyun 		}
1922*4882a593Smuzhiyun 	}
1923*4882a593Smuzhiyun 	if (flags & QMAN_INITFQ_FLAG_LOCAL) {
1924*4882a593Smuzhiyun 		int wq = 0;
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 		if (!(be16_to_cpu(mcc->initfq.we_mask) &
1927*4882a593Smuzhiyun 				  QM_INITFQ_WE_DESTWQ)) {
1928*4882a593Smuzhiyun 			mcc->initfq.we_mask |=
1929*4882a593Smuzhiyun 				cpu_to_be16(QM_INITFQ_WE_DESTWQ);
1930*4882a593Smuzhiyun 			wq = 4;
1931*4882a593Smuzhiyun 		}
1932*4882a593Smuzhiyun 		qm_fqd_set_destwq(&mcc->initfq.fqd, p->config->channel, wq);
1933*4882a593Smuzhiyun 	}
1934*4882a593Smuzhiyun 	qm_mc_commit(&p->p, myverb);
1935*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
1936*4882a593Smuzhiyun 		dev_err(p->config->dev, "MCR timeout\n");
1937*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
1938*4882a593Smuzhiyun 		goto out;
1939*4882a593Smuzhiyun 	}
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == myverb);
1942*4882a593Smuzhiyun 	res = mcr->result;
1943*4882a593Smuzhiyun 	if (res != QM_MCR_RESULT_OK) {
1944*4882a593Smuzhiyun 		ret = -EIO;
1945*4882a593Smuzhiyun 		goto out;
1946*4882a593Smuzhiyun 	}
1947*4882a593Smuzhiyun 	if (opts) {
1948*4882a593Smuzhiyun 		if (be16_to_cpu(opts->we_mask) & QM_INITFQ_WE_FQCTRL) {
1949*4882a593Smuzhiyun 			if (be16_to_cpu(opts->fqd.fq_ctrl) & QM_FQCTRL_CGE)
1950*4882a593Smuzhiyun 				fq_set(fq, QMAN_FQ_STATE_CGR_EN);
1951*4882a593Smuzhiyun 			else
1952*4882a593Smuzhiyun 				fq_clear(fq, QMAN_FQ_STATE_CGR_EN);
1953*4882a593Smuzhiyun 		}
1954*4882a593Smuzhiyun 		if (be16_to_cpu(opts->we_mask) & QM_INITFQ_WE_CGID)
1955*4882a593Smuzhiyun 			fq->cgr_groupid = opts->fqd.cgid;
1956*4882a593Smuzhiyun 	}
1957*4882a593Smuzhiyun 	fq->state = (flags & QMAN_INITFQ_FLAG_SCHED) ?
1958*4882a593Smuzhiyun 		qman_fq_state_sched : qman_fq_state_parked;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun out:
1961*4882a593Smuzhiyun 	put_affine_portal();
1962*4882a593Smuzhiyun 	return ret;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun EXPORT_SYMBOL(qman_init_fq);
1965*4882a593Smuzhiyun 
qman_schedule_fq(struct qman_fq * fq)1966*4882a593Smuzhiyun int qman_schedule_fq(struct qman_fq *fq)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun 	union qm_mc_command *mcc;
1969*4882a593Smuzhiyun 	union qm_mc_result *mcr;
1970*4882a593Smuzhiyun 	struct qman_portal *p;
1971*4882a593Smuzhiyun 	int ret = 0;
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	if (fq->state != qman_fq_state_parked)
1974*4882a593Smuzhiyun 		return -EINVAL;
1975*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
1976*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_FLAG_NO_MODIFY))
1977*4882a593Smuzhiyun 		return -EINVAL;
1978*4882a593Smuzhiyun #endif
1979*4882a593Smuzhiyun 	/* Issue a ALTERFQ_SCHED management command */
1980*4882a593Smuzhiyun 	p = get_affine_portal();
1981*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_STATE_CHANGING) ||
1982*4882a593Smuzhiyun 	    fq->state != qman_fq_state_parked) {
1983*4882a593Smuzhiyun 		ret = -EBUSY;
1984*4882a593Smuzhiyun 		goto out;
1985*4882a593Smuzhiyun 	}
1986*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
1987*4882a593Smuzhiyun 	qm_fqid_set(&mcc->fq, fq->fqid);
1988*4882a593Smuzhiyun 	qm_mc_commit(&p->p, QM_MCC_VERB_ALTER_SCHED);
1989*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
1990*4882a593Smuzhiyun 		dev_err(p->config->dev, "ALTER_SCHED timeout\n");
1991*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
1992*4882a593Smuzhiyun 		goto out;
1993*4882a593Smuzhiyun 	}
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == QM_MCR_VERB_ALTER_SCHED);
1996*4882a593Smuzhiyun 	if (mcr->result != QM_MCR_RESULT_OK) {
1997*4882a593Smuzhiyun 		ret = -EIO;
1998*4882a593Smuzhiyun 		goto out;
1999*4882a593Smuzhiyun 	}
2000*4882a593Smuzhiyun 	fq->state = qman_fq_state_sched;
2001*4882a593Smuzhiyun out:
2002*4882a593Smuzhiyun 	put_affine_portal();
2003*4882a593Smuzhiyun 	return ret;
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun EXPORT_SYMBOL(qman_schedule_fq);
2006*4882a593Smuzhiyun 
qman_retire_fq(struct qman_fq * fq,u32 * flags)2007*4882a593Smuzhiyun int qman_retire_fq(struct qman_fq *fq, u32 *flags)
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun 	union qm_mc_command *mcc;
2010*4882a593Smuzhiyun 	union qm_mc_result *mcr;
2011*4882a593Smuzhiyun 	struct qman_portal *p;
2012*4882a593Smuzhiyun 	int ret;
2013*4882a593Smuzhiyun 	u8 res;
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	if (fq->state != qman_fq_state_parked &&
2016*4882a593Smuzhiyun 	    fq->state != qman_fq_state_sched)
2017*4882a593Smuzhiyun 		return -EINVAL;
2018*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
2019*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_FLAG_NO_MODIFY))
2020*4882a593Smuzhiyun 		return -EINVAL;
2021*4882a593Smuzhiyun #endif
2022*4882a593Smuzhiyun 	p = get_affine_portal();
2023*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_STATE_CHANGING) ||
2024*4882a593Smuzhiyun 	    fq->state == qman_fq_state_retired ||
2025*4882a593Smuzhiyun 	    fq->state == qman_fq_state_oos) {
2026*4882a593Smuzhiyun 		ret = -EBUSY;
2027*4882a593Smuzhiyun 		goto out;
2028*4882a593Smuzhiyun 	}
2029*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
2030*4882a593Smuzhiyun 	qm_fqid_set(&mcc->fq, fq->fqid);
2031*4882a593Smuzhiyun 	qm_mc_commit(&p->p, QM_MCC_VERB_ALTER_RETIRE);
2032*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
2033*4882a593Smuzhiyun 		dev_crit(p->config->dev, "ALTER_RETIRE timeout\n");
2034*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2035*4882a593Smuzhiyun 		goto out;
2036*4882a593Smuzhiyun 	}
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == QM_MCR_VERB_ALTER_RETIRE);
2039*4882a593Smuzhiyun 	res = mcr->result;
2040*4882a593Smuzhiyun 	/*
2041*4882a593Smuzhiyun 	 * "Elegant" would be to treat OK/PENDING the same way; set CHANGING,
2042*4882a593Smuzhiyun 	 * and defer the flags until FQRNI or FQRN (respectively) show up. But
2043*4882a593Smuzhiyun 	 * "Friendly" is to process OK immediately, and not set CHANGING. We do
2044*4882a593Smuzhiyun 	 * friendly, otherwise the caller doesn't necessarily have a fully
2045*4882a593Smuzhiyun 	 * "retired" FQ on return even if the retirement was immediate. However
2046*4882a593Smuzhiyun 	 * this does mean some code duplication between here and
2047*4882a593Smuzhiyun 	 * fq_state_change().
2048*4882a593Smuzhiyun 	 */
2049*4882a593Smuzhiyun 	if (res == QM_MCR_RESULT_OK) {
2050*4882a593Smuzhiyun 		ret = 0;
2051*4882a593Smuzhiyun 		/* Process 'fq' right away, we'll ignore FQRNI */
2052*4882a593Smuzhiyun 		if (mcr->alterfq.fqs & QM_MCR_FQS_NOTEMPTY)
2053*4882a593Smuzhiyun 			fq_set(fq, QMAN_FQ_STATE_NE);
2054*4882a593Smuzhiyun 		if (mcr->alterfq.fqs & QM_MCR_FQS_ORLPRESENT)
2055*4882a593Smuzhiyun 			fq_set(fq, QMAN_FQ_STATE_ORL);
2056*4882a593Smuzhiyun 		if (flags)
2057*4882a593Smuzhiyun 			*flags = fq->flags;
2058*4882a593Smuzhiyun 		fq->state = qman_fq_state_retired;
2059*4882a593Smuzhiyun 		if (fq->cb.fqs) {
2060*4882a593Smuzhiyun 			/*
2061*4882a593Smuzhiyun 			 * Another issue with supporting "immediate" retirement
2062*4882a593Smuzhiyun 			 * is that we're forced to drop FQRNIs, because by the
2063*4882a593Smuzhiyun 			 * time they're seen it may already be "too late" (the
2064*4882a593Smuzhiyun 			 * fq may have been OOS'd and free()'d already). But if
2065*4882a593Smuzhiyun 			 * the upper layer wants a callback whether it's
2066*4882a593Smuzhiyun 			 * immediate or not, we have to fake a "MR" entry to
2067*4882a593Smuzhiyun 			 * look like an FQRNI...
2068*4882a593Smuzhiyun 			 */
2069*4882a593Smuzhiyun 			union qm_mr_entry msg;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 			msg.verb = QM_MR_VERB_FQRNI;
2072*4882a593Smuzhiyun 			msg.fq.fqs = mcr->alterfq.fqs;
2073*4882a593Smuzhiyun 			qm_fqid_set(&msg.fq, fq->fqid);
2074*4882a593Smuzhiyun 			msg.fq.context_b = cpu_to_be32(fq_to_tag(fq));
2075*4882a593Smuzhiyun 			fq->cb.fqs(p, fq, &msg);
2076*4882a593Smuzhiyun 		}
2077*4882a593Smuzhiyun 	} else if (res == QM_MCR_RESULT_PENDING) {
2078*4882a593Smuzhiyun 		ret = 1;
2079*4882a593Smuzhiyun 		fq_set(fq, QMAN_FQ_STATE_CHANGING);
2080*4882a593Smuzhiyun 	} else {
2081*4882a593Smuzhiyun 		ret = -EIO;
2082*4882a593Smuzhiyun 	}
2083*4882a593Smuzhiyun out:
2084*4882a593Smuzhiyun 	put_affine_portal();
2085*4882a593Smuzhiyun 	return ret;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun EXPORT_SYMBOL(qman_retire_fq);
2088*4882a593Smuzhiyun 
qman_oos_fq(struct qman_fq * fq)2089*4882a593Smuzhiyun int qman_oos_fq(struct qman_fq *fq)
2090*4882a593Smuzhiyun {
2091*4882a593Smuzhiyun 	union qm_mc_command *mcc;
2092*4882a593Smuzhiyun 	union qm_mc_result *mcr;
2093*4882a593Smuzhiyun 	struct qman_portal *p;
2094*4882a593Smuzhiyun 	int ret = 0;
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun 	if (fq->state != qman_fq_state_retired)
2097*4882a593Smuzhiyun 		return -EINVAL;
2098*4882a593Smuzhiyun #ifdef CONFIG_FSL_DPAA_CHECKING
2099*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_FLAG_NO_MODIFY))
2100*4882a593Smuzhiyun 		return -EINVAL;
2101*4882a593Smuzhiyun #endif
2102*4882a593Smuzhiyun 	p = get_affine_portal();
2103*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_STATE_BLOCKOOS) ||
2104*4882a593Smuzhiyun 	    fq->state != qman_fq_state_retired) {
2105*4882a593Smuzhiyun 		ret = -EBUSY;
2106*4882a593Smuzhiyun 		goto out;
2107*4882a593Smuzhiyun 	}
2108*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
2109*4882a593Smuzhiyun 	qm_fqid_set(&mcc->fq, fq->fqid);
2110*4882a593Smuzhiyun 	qm_mc_commit(&p->p, QM_MCC_VERB_ALTER_OOS);
2111*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
2112*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2113*4882a593Smuzhiyun 		goto out;
2114*4882a593Smuzhiyun 	}
2115*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == QM_MCR_VERB_ALTER_OOS);
2116*4882a593Smuzhiyun 	if (mcr->result != QM_MCR_RESULT_OK) {
2117*4882a593Smuzhiyun 		ret = -EIO;
2118*4882a593Smuzhiyun 		goto out;
2119*4882a593Smuzhiyun 	}
2120*4882a593Smuzhiyun 	fq->state = qman_fq_state_oos;
2121*4882a593Smuzhiyun out:
2122*4882a593Smuzhiyun 	put_affine_portal();
2123*4882a593Smuzhiyun 	return ret;
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun EXPORT_SYMBOL(qman_oos_fq);
2126*4882a593Smuzhiyun 
qman_query_fq(struct qman_fq * fq,struct qm_fqd * fqd)2127*4882a593Smuzhiyun int qman_query_fq(struct qman_fq *fq, struct qm_fqd *fqd)
2128*4882a593Smuzhiyun {
2129*4882a593Smuzhiyun 	union qm_mc_command *mcc;
2130*4882a593Smuzhiyun 	union qm_mc_result *mcr;
2131*4882a593Smuzhiyun 	struct qman_portal *p = get_affine_portal();
2132*4882a593Smuzhiyun 	int ret = 0;
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
2135*4882a593Smuzhiyun 	qm_fqid_set(&mcc->fq, fq->fqid);
2136*4882a593Smuzhiyun 	qm_mc_commit(&p->p, QM_MCC_VERB_QUERYFQ);
2137*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
2138*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2139*4882a593Smuzhiyun 		goto out;
2140*4882a593Smuzhiyun 	}
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == QM_MCR_VERB_QUERYFQ);
2143*4882a593Smuzhiyun 	if (mcr->result == QM_MCR_RESULT_OK)
2144*4882a593Smuzhiyun 		*fqd = mcr->queryfq.fqd;
2145*4882a593Smuzhiyun 	else
2146*4882a593Smuzhiyun 		ret = -EIO;
2147*4882a593Smuzhiyun out:
2148*4882a593Smuzhiyun 	put_affine_portal();
2149*4882a593Smuzhiyun 	return ret;
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun 
qman_query_fq_np(struct qman_fq * fq,struct qm_mcr_queryfq_np * np)2152*4882a593Smuzhiyun int qman_query_fq_np(struct qman_fq *fq, struct qm_mcr_queryfq_np *np)
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun 	union qm_mc_command *mcc;
2155*4882a593Smuzhiyun 	union qm_mc_result *mcr;
2156*4882a593Smuzhiyun 	struct qman_portal *p = get_affine_portal();
2157*4882a593Smuzhiyun 	int ret = 0;
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
2160*4882a593Smuzhiyun 	qm_fqid_set(&mcc->fq, fq->fqid);
2161*4882a593Smuzhiyun 	qm_mc_commit(&p->p, QM_MCC_VERB_QUERYFQ_NP);
2162*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
2163*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2164*4882a593Smuzhiyun 		goto out;
2165*4882a593Smuzhiyun 	}
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == QM_MCR_VERB_QUERYFQ_NP);
2168*4882a593Smuzhiyun 	if (mcr->result == QM_MCR_RESULT_OK)
2169*4882a593Smuzhiyun 		*np = mcr->queryfq_np;
2170*4882a593Smuzhiyun 	else if (mcr->result == QM_MCR_RESULT_ERR_FQID)
2171*4882a593Smuzhiyun 		ret = -ERANGE;
2172*4882a593Smuzhiyun 	else
2173*4882a593Smuzhiyun 		ret = -EIO;
2174*4882a593Smuzhiyun out:
2175*4882a593Smuzhiyun 	put_affine_portal();
2176*4882a593Smuzhiyun 	return ret;
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun EXPORT_SYMBOL(qman_query_fq_np);
2179*4882a593Smuzhiyun 
qman_query_cgr(struct qman_cgr * cgr,struct qm_mcr_querycgr * cgrd)2180*4882a593Smuzhiyun static int qman_query_cgr(struct qman_cgr *cgr,
2181*4882a593Smuzhiyun 			  struct qm_mcr_querycgr *cgrd)
2182*4882a593Smuzhiyun {
2183*4882a593Smuzhiyun 	union qm_mc_command *mcc;
2184*4882a593Smuzhiyun 	union qm_mc_result *mcr;
2185*4882a593Smuzhiyun 	struct qman_portal *p = get_affine_portal();
2186*4882a593Smuzhiyun 	int ret = 0;
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
2189*4882a593Smuzhiyun 	mcc->cgr.cgid = cgr->cgrid;
2190*4882a593Smuzhiyun 	qm_mc_commit(&p->p, QM_MCC_VERB_QUERYCGR);
2191*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
2192*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2193*4882a593Smuzhiyun 		goto out;
2194*4882a593Smuzhiyun 	}
2195*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == QM_MCC_VERB_QUERYCGR);
2196*4882a593Smuzhiyun 	if (mcr->result == QM_MCR_RESULT_OK)
2197*4882a593Smuzhiyun 		*cgrd = mcr->querycgr;
2198*4882a593Smuzhiyun 	else {
2199*4882a593Smuzhiyun 		dev_err(p->config->dev, "QUERY_CGR failed: %s\n",
2200*4882a593Smuzhiyun 			mcr_result_str(mcr->result));
2201*4882a593Smuzhiyun 		ret = -EIO;
2202*4882a593Smuzhiyun 	}
2203*4882a593Smuzhiyun out:
2204*4882a593Smuzhiyun 	put_affine_portal();
2205*4882a593Smuzhiyun 	return ret;
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun 
qman_query_cgr_congested(struct qman_cgr * cgr,bool * result)2208*4882a593Smuzhiyun int qman_query_cgr_congested(struct qman_cgr *cgr, bool *result)
2209*4882a593Smuzhiyun {
2210*4882a593Smuzhiyun 	struct qm_mcr_querycgr query_cgr;
2211*4882a593Smuzhiyun 	int err;
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 	err = qman_query_cgr(cgr, &query_cgr);
2214*4882a593Smuzhiyun 	if (err)
2215*4882a593Smuzhiyun 		return err;
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 	*result = !!query_cgr.cgr.cs;
2218*4882a593Smuzhiyun 	return 0;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun EXPORT_SYMBOL(qman_query_cgr_congested);
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun /* internal function used as a wait_event() expression */
set_p_vdqcr(struct qman_portal * p,struct qman_fq * fq,u32 vdqcr)2223*4882a593Smuzhiyun static int set_p_vdqcr(struct qman_portal *p, struct qman_fq *fq, u32 vdqcr)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun 	unsigned long irqflags;
2226*4882a593Smuzhiyun 	int ret = -EBUSY;
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	local_irq_save(irqflags);
2229*4882a593Smuzhiyun 	if (p->vdqcr_owned)
2230*4882a593Smuzhiyun 		goto out;
2231*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_STATE_VDQCR))
2232*4882a593Smuzhiyun 		goto out;
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	fq_set(fq, QMAN_FQ_STATE_VDQCR);
2235*4882a593Smuzhiyun 	p->vdqcr_owned = fq;
2236*4882a593Smuzhiyun 	qm_dqrr_vdqcr_set(&p->p, vdqcr);
2237*4882a593Smuzhiyun 	ret = 0;
2238*4882a593Smuzhiyun out:
2239*4882a593Smuzhiyun 	local_irq_restore(irqflags);
2240*4882a593Smuzhiyun 	return ret;
2241*4882a593Smuzhiyun }
2242*4882a593Smuzhiyun 
set_vdqcr(struct qman_portal ** p,struct qman_fq * fq,u32 vdqcr)2243*4882a593Smuzhiyun static int set_vdqcr(struct qman_portal **p, struct qman_fq *fq, u32 vdqcr)
2244*4882a593Smuzhiyun {
2245*4882a593Smuzhiyun 	int ret;
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	*p = get_affine_portal();
2248*4882a593Smuzhiyun 	ret = set_p_vdqcr(*p, fq, vdqcr);
2249*4882a593Smuzhiyun 	put_affine_portal();
2250*4882a593Smuzhiyun 	return ret;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun 
wait_vdqcr_start(struct qman_portal ** p,struct qman_fq * fq,u32 vdqcr,u32 flags)2253*4882a593Smuzhiyun static int wait_vdqcr_start(struct qman_portal **p, struct qman_fq *fq,
2254*4882a593Smuzhiyun 				u32 vdqcr, u32 flags)
2255*4882a593Smuzhiyun {
2256*4882a593Smuzhiyun 	int ret = 0;
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	if (flags & QMAN_VOLATILE_FLAG_WAIT_INT)
2259*4882a593Smuzhiyun 		ret = wait_event_interruptible(affine_queue,
2260*4882a593Smuzhiyun 				!set_vdqcr(p, fq, vdqcr));
2261*4882a593Smuzhiyun 	else
2262*4882a593Smuzhiyun 		wait_event(affine_queue, !set_vdqcr(p, fq, vdqcr));
2263*4882a593Smuzhiyun 	return ret;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun 
qman_volatile_dequeue(struct qman_fq * fq,u32 flags,u32 vdqcr)2266*4882a593Smuzhiyun int qman_volatile_dequeue(struct qman_fq *fq, u32 flags, u32 vdqcr)
2267*4882a593Smuzhiyun {
2268*4882a593Smuzhiyun 	struct qman_portal *p;
2269*4882a593Smuzhiyun 	int ret;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	if (fq->state != qman_fq_state_parked &&
2272*4882a593Smuzhiyun 	    fq->state != qman_fq_state_retired)
2273*4882a593Smuzhiyun 		return -EINVAL;
2274*4882a593Smuzhiyun 	if (vdqcr & QM_VDQCR_FQID_MASK)
2275*4882a593Smuzhiyun 		return -EINVAL;
2276*4882a593Smuzhiyun 	if (fq_isset(fq, QMAN_FQ_STATE_VDQCR))
2277*4882a593Smuzhiyun 		return -EBUSY;
2278*4882a593Smuzhiyun 	vdqcr = (vdqcr & ~QM_VDQCR_FQID_MASK) | fq->fqid;
2279*4882a593Smuzhiyun 	if (flags & QMAN_VOLATILE_FLAG_WAIT)
2280*4882a593Smuzhiyun 		ret = wait_vdqcr_start(&p, fq, vdqcr, flags);
2281*4882a593Smuzhiyun 	else
2282*4882a593Smuzhiyun 		ret = set_vdqcr(&p, fq, vdqcr);
2283*4882a593Smuzhiyun 	if (ret)
2284*4882a593Smuzhiyun 		return ret;
2285*4882a593Smuzhiyun 	/* VDQCR is set */
2286*4882a593Smuzhiyun 	if (flags & QMAN_VOLATILE_FLAG_FINISH) {
2287*4882a593Smuzhiyun 		if (flags & QMAN_VOLATILE_FLAG_WAIT_INT)
2288*4882a593Smuzhiyun 			/*
2289*4882a593Smuzhiyun 			 * NB: don't propagate any error - the caller wouldn't
2290*4882a593Smuzhiyun 			 * know whether the VDQCR was issued or not. A signal
2291*4882a593Smuzhiyun 			 * could arrive after returning anyway, so the caller
2292*4882a593Smuzhiyun 			 * can check signal_pending() if that's an issue.
2293*4882a593Smuzhiyun 			 */
2294*4882a593Smuzhiyun 			wait_event_interruptible(affine_queue,
2295*4882a593Smuzhiyun 				!fq_isset(fq, QMAN_FQ_STATE_VDQCR));
2296*4882a593Smuzhiyun 		else
2297*4882a593Smuzhiyun 			wait_event(affine_queue,
2298*4882a593Smuzhiyun 				!fq_isset(fq, QMAN_FQ_STATE_VDQCR));
2299*4882a593Smuzhiyun 	}
2300*4882a593Smuzhiyun 	return 0;
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun EXPORT_SYMBOL(qman_volatile_dequeue);
2303*4882a593Smuzhiyun 
update_eqcr_ci(struct qman_portal * p,u8 avail)2304*4882a593Smuzhiyun static void update_eqcr_ci(struct qman_portal *p, u8 avail)
2305*4882a593Smuzhiyun {
2306*4882a593Smuzhiyun 	if (avail)
2307*4882a593Smuzhiyun 		qm_eqcr_cce_prefetch(&p->p);
2308*4882a593Smuzhiyun 	else
2309*4882a593Smuzhiyun 		qm_eqcr_cce_update(&p->p);
2310*4882a593Smuzhiyun }
2311*4882a593Smuzhiyun 
qman_enqueue(struct qman_fq * fq,const struct qm_fd * fd)2312*4882a593Smuzhiyun int qman_enqueue(struct qman_fq *fq, const struct qm_fd *fd)
2313*4882a593Smuzhiyun {
2314*4882a593Smuzhiyun 	struct qman_portal *p;
2315*4882a593Smuzhiyun 	struct qm_eqcr_entry *eq;
2316*4882a593Smuzhiyun 	unsigned long irqflags;
2317*4882a593Smuzhiyun 	u8 avail;
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 	p = get_affine_portal();
2320*4882a593Smuzhiyun 	local_irq_save(irqflags);
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 	if (p->use_eqcr_ci_stashing) {
2323*4882a593Smuzhiyun 		/*
2324*4882a593Smuzhiyun 		 * The stashing case is easy, only update if we need to in
2325*4882a593Smuzhiyun 		 * order to try and liberate ring entries.
2326*4882a593Smuzhiyun 		 */
2327*4882a593Smuzhiyun 		eq = qm_eqcr_start_stash(&p->p);
2328*4882a593Smuzhiyun 	} else {
2329*4882a593Smuzhiyun 		/*
2330*4882a593Smuzhiyun 		 * The non-stashing case is harder, need to prefetch ahead of
2331*4882a593Smuzhiyun 		 * time.
2332*4882a593Smuzhiyun 		 */
2333*4882a593Smuzhiyun 		avail = qm_eqcr_get_avail(&p->p);
2334*4882a593Smuzhiyun 		if (avail < 2)
2335*4882a593Smuzhiyun 			update_eqcr_ci(p, avail);
2336*4882a593Smuzhiyun 		eq = qm_eqcr_start_no_stash(&p->p);
2337*4882a593Smuzhiyun 	}
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	if (unlikely(!eq))
2340*4882a593Smuzhiyun 		goto out;
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	qm_fqid_set(eq, fq->fqid);
2343*4882a593Smuzhiyun 	eq->tag = cpu_to_be32(fq_to_tag(fq));
2344*4882a593Smuzhiyun 	eq->fd = *fd;
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	qm_eqcr_pvb_commit(&p->p, QM_EQCR_VERB_CMD_ENQUEUE);
2347*4882a593Smuzhiyun out:
2348*4882a593Smuzhiyun 	local_irq_restore(irqflags);
2349*4882a593Smuzhiyun 	put_affine_portal();
2350*4882a593Smuzhiyun 	return 0;
2351*4882a593Smuzhiyun }
2352*4882a593Smuzhiyun EXPORT_SYMBOL(qman_enqueue);
2353*4882a593Smuzhiyun 
qm_modify_cgr(struct qman_cgr * cgr,u32 flags,struct qm_mcc_initcgr * opts)2354*4882a593Smuzhiyun static int qm_modify_cgr(struct qman_cgr *cgr, u32 flags,
2355*4882a593Smuzhiyun 			 struct qm_mcc_initcgr *opts)
2356*4882a593Smuzhiyun {
2357*4882a593Smuzhiyun 	union qm_mc_command *mcc;
2358*4882a593Smuzhiyun 	union qm_mc_result *mcr;
2359*4882a593Smuzhiyun 	struct qman_portal *p = get_affine_portal();
2360*4882a593Smuzhiyun 	u8 verb = QM_MCC_VERB_MODIFYCGR;
2361*4882a593Smuzhiyun 	int ret = 0;
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
2364*4882a593Smuzhiyun 	if (opts)
2365*4882a593Smuzhiyun 		mcc->initcgr = *opts;
2366*4882a593Smuzhiyun 	mcc->initcgr.cgid = cgr->cgrid;
2367*4882a593Smuzhiyun 	if (flags & QMAN_CGR_FLAG_USE_INIT)
2368*4882a593Smuzhiyun 		verb = QM_MCC_VERB_INITCGR;
2369*4882a593Smuzhiyun 	qm_mc_commit(&p->p, verb);
2370*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
2371*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2372*4882a593Smuzhiyun 		goto out;
2373*4882a593Smuzhiyun 	}
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == verb);
2376*4882a593Smuzhiyun 	if (mcr->result != QM_MCR_RESULT_OK)
2377*4882a593Smuzhiyun 		ret = -EIO;
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun out:
2380*4882a593Smuzhiyun 	put_affine_portal();
2381*4882a593Smuzhiyun 	return ret;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun #define PORTAL_IDX(n)	(n->config->channel - QM_CHANNEL_SWPORTAL0)
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun /* congestion state change notification target update control */
qm_cgr_cscn_targ_set(struct __qm_mc_cgr * cgr,int pi,u32 val)2387*4882a593Smuzhiyun static void qm_cgr_cscn_targ_set(struct __qm_mc_cgr *cgr, int pi, u32 val)
2388*4882a593Smuzhiyun {
2389*4882a593Smuzhiyun 	if (qman_ip_rev >= QMAN_REV30)
2390*4882a593Smuzhiyun 		cgr->cscn_targ_upd_ctrl = cpu_to_be16(pi |
2391*4882a593Smuzhiyun 					QM_CGR_TARG_UDP_CTRL_WRITE_BIT);
2392*4882a593Smuzhiyun 	else
2393*4882a593Smuzhiyun 		cgr->cscn_targ = cpu_to_be32(val | QM_CGR_TARG_PORTAL(pi));
2394*4882a593Smuzhiyun }
2395*4882a593Smuzhiyun 
qm_cgr_cscn_targ_clear(struct __qm_mc_cgr * cgr,int pi,u32 val)2396*4882a593Smuzhiyun static void qm_cgr_cscn_targ_clear(struct __qm_mc_cgr *cgr, int pi, u32 val)
2397*4882a593Smuzhiyun {
2398*4882a593Smuzhiyun 	if (qman_ip_rev >= QMAN_REV30)
2399*4882a593Smuzhiyun 		cgr->cscn_targ_upd_ctrl = cpu_to_be16(pi);
2400*4882a593Smuzhiyun 	else
2401*4882a593Smuzhiyun 		cgr->cscn_targ = cpu_to_be32(val & ~QM_CGR_TARG_PORTAL(pi));
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun static u8 qman_cgr_cpus[CGR_NUM];
2405*4882a593Smuzhiyun 
qman_init_cgr_all(void)2406*4882a593Smuzhiyun void qman_init_cgr_all(void)
2407*4882a593Smuzhiyun {
2408*4882a593Smuzhiyun 	struct qman_cgr cgr;
2409*4882a593Smuzhiyun 	int err_cnt = 0;
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	for (cgr.cgrid = 0; cgr.cgrid < CGR_NUM; cgr.cgrid++) {
2412*4882a593Smuzhiyun 		if (qm_modify_cgr(&cgr, QMAN_CGR_FLAG_USE_INIT, NULL))
2413*4882a593Smuzhiyun 			err_cnt++;
2414*4882a593Smuzhiyun 	}
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 	if (err_cnt)
2417*4882a593Smuzhiyun 		pr_err("Warning: %d error%s while initialising CGR h/w\n",
2418*4882a593Smuzhiyun 		       err_cnt, (err_cnt > 1) ? "s" : "");
2419*4882a593Smuzhiyun }
2420*4882a593Smuzhiyun 
qman_create_cgr(struct qman_cgr * cgr,u32 flags,struct qm_mcc_initcgr * opts)2421*4882a593Smuzhiyun int qman_create_cgr(struct qman_cgr *cgr, u32 flags,
2422*4882a593Smuzhiyun 		    struct qm_mcc_initcgr *opts)
2423*4882a593Smuzhiyun {
2424*4882a593Smuzhiyun 	struct qm_mcr_querycgr cgr_state;
2425*4882a593Smuzhiyun 	int ret;
2426*4882a593Smuzhiyun 	struct qman_portal *p;
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun 	/*
2429*4882a593Smuzhiyun 	 * We have to check that the provided CGRID is within the limits of the
2430*4882a593Smuzhiyun 	 * data-structures, for obvious reasons. However we'll let h/w take
2431*4882a593Smuzhiyun 	 * care of determining whether it's within the limits of what exists on
2432*4882a593Smuzhiyun 	 * the SoC.
2433*4882a593Smuzhiyun 	 */
2434*4882a593Smuzhiyun 	if (cgr->cgrid >= CGR_NUM)
2435*4882a593Smuzhiyun 		return -EINVAL;
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun 	preempt_disable();
2438*4882a593Smuzhiyun 	p = get_affine_portal();
2439*4882a593Smuzhiyun 	qman_cgr_cpus[cgr->cgrid] = smp_processor_id();
2440*4882a593Smuzhiyun 	preempt_enable();
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 	cgr->chan = p->config->channel;
2443*4882a593Smuzhiyun 	spin_lock(&p->cgr_lock);
2444*4882a593Smuzhiyun 
2445*4882a593Smuzhiyun 	if (opts) {
2446*4882a593Smuzhiyun 		struct qm_mcc_initcgr local_opts = *opts;
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 		ret = qman_query_cgr(cgr, &cgr_state);
2449*4882a593Smuzhiyun 		if (ret)
2450*4882a593Smuzhiyun 			goto out;
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 		qm_cgr_cscn_targ_set(&local_opts.cgr, PORTAL_IDX(p),
2453*4882a593Smuzhiyun 				     be32_to_cpu(cgr_state.cgr.cscn_targ));
2454*4882a593Smuzhiyun 		local_opts.we_mask |= cpu_to_be16(QM_CGR_WE_CSCN_TARG);
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 		/* send init if flags indicate so */
2457*4882a593Smuzhiyun 		if (flags & QMAN_CGR_FLAG_USE_INIT)
2458*4882a593Smuzhiyun 			ret = qm_modify_cgr(cgr, QMAN_CGR_FLAG_USE_INIT,
2459*4882a593Smuzhiyun 					    &local_opts);
2460*4882a593Smuzhiyun 		else
2461*4882a593Smuzhiyun 			ret = qm_modify_cgr(cgr, 0, &local_opts);
2462*4882a593Smuzhiyun 		if (ret)
2463*4882a593Smuzhiyun 			goto out;
2464*4882a593Smuzhiyun 	}
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun 	list_add(&cgr->node, &p->cgr_cbs);
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	/* Determine if newly added object requires its callback to be called */
2469*4882a593Smuzhiyun 	ret = qman_query_cgr(cgr, &cgr_state);
2470*4882a593Smuzhiyun 	if (ret) {
2471*4882a593Smuzhiyun 		/* we can't go back, so proceed and return success */
2472*4882a593Smuzhiyun 		dev_err(p->config->dev, "CGR HW state partially modified\n");
2473*4882a593Smuzhiyun 		ret = 0;
2474*4882a593Smuzhiyun 		goto out;
2475*4882a593Smuzhiyun 	}
2476*4882a593Smuzhiyun 	if (cgr->cb && cgr_state.cgr.cscn_en &&
2477*4882a593Smuzhiyun 	    qman_cgrs_get(&p->cgrs[1], cgr->cgrid))
2478*4882a593Smuzhiyun 		cgr->cb(p, cgr, 1);
2479*4882a593Smuzhiyun out:
2480*4882a593Smuzhiyun 	spin_unlock(&p->cgr_lock);
2481*4882a593Smuzhiyun 	put_affine_portal();
2482*4882a593Smuzhiyun 	return ret;
2483*4882a593Smuzhiyun }
2484*4882a593Smuzhiyun EXPORT_SYMBOL(qman_create_cgr);
2485*4882a593Smuzhiyun 
qman_delete_cgr(struct qman_cgr * cgr)2486*4882a593Smuzhiyun int qman_delete_cgr(struct qman_cgr *cgr)
2487*4882a593Smuzhiyun {
2488*4882a593Smuzhiyun 	unsigned long irqflags;
2489*4882a593Smuzhiyun 	struct qm_mcr_querycgr cgr_state;
2490*4882a593Smuzhiyun 	struct qm_mcc_initcgr local_opts;
2491*4882a593Smuzhiyun 	int ret = 0;
2492*4882a593Smuzhiyun 	struct qman_cgr *i;
2493*4882a593Smuzhiyun 	struct qman_portal *p = get_affine_portal();
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	if (cgr->chan != p->config->channel) {
2496*4882a593Smuzhiyun 		/* attempt to delete from other portal than creator */
2497*4882a593Smuzhiyun 		dev_err(p->config->dev, "CGR not owned by current portal");
2498*4882a593Smuzhiyun 		dev_dbg(p->config->dev, " create 0x%x, delete 0x%x\n",
2499*4882a593Smuzhiyun 			cgr->chan, p->config->channel);
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 		ret = -EINVAL;
2502*4882a593Smuzhiyun 		goto put_portal;
2503*4882a593Smuzhiyun 	}
2504*4882a593Smuzhiyun 	memset(&local_opts, 0, sizeof(struct qm_mcc_initcgr));
2505*4882a593Smuzhiyun 	spin_lock_irqsave(&p->cgr_lock, irqflags);
2506*4882a593Smuzhiyun 	list_del(&cgr->node);
2507*4882a593Smuzhiyun 	/*
2508*4882a593Smuzhiyun 	 * If there are no other CGR objects for this CGRID in the list,
2509*4882a593Smuzhiyun 	 * update CSCN_TARG accordingly
2510*4882a593Smuzhiyun 	 */
2511*4882a593Smuzhiyun 	list_for_each_entry(i, &p->cgr_cbs, node)
2512*4882a593Smuzhiyun 		if (i->cgrid == cgr->cgrid && i->cb)
2513*4882a593Smuzhiyun 			goto release_lock;
2514*4882a593Smuzhiyun 	ret = qman_query_cgr(cgr, &cgr_state);
2515*4882a593Smuzhiyun 	if (ret)  {
2516*4882a593Smuzhiyun 		/* add back to the list */
2517*4882a593Smuzhiyun 		list_add(&cgr->node, &p->cgr_cbs);
2518*4882a593Smuzhiyun 		goto release_lock;
2519*4882a593Smuzhiyun 	}
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 	local_opts.we_mask = cpu_to_be16(QM_CGR_WE_CSCN_TARG);
2522*4882a593Smuzhiyun 	qm_cgr_cscn_targ_clear(&local_opts.cgr, PORTAL_IDX(p),
2523*4882a593Smuzhiyun 			       be32_to_cpu(cgr_state.cgr.cscn_targ));
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun 	ret = qm_modify_cgr(cgr, 0, &local_opts);
2526*4882a593Smuzhiyun 	if (ret)
2527*4882a593Smuzhiyun 		/* add back to the list */
2528*4882a593Smuzhiyun 		list_add(&cgr->node, &p->cgr_cbs);
2529*4882a593Smuzhiyun release_lock:
2530*4882a593Smuzhiyun 	spin_unlock_irqrestore(&p->cgr_lock, irqflags);
2531*4882a593Smuzhiyun put_portal:
2532*4882a593Smuzhiyun 	put_affine_portal();
2533*4882a593Smuzhiyun 	return ret;
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun EXPORT_SYMBOL(qman_delete_cgr);
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun struct cgr_comp {
2538*4882a593Smuzhiyun 	struct qman_cgr *cgr;
2539*4882a593Smuzhiyun 	struct completion completion;
2540*4882a593Smuzhiyun };
2541*4882a593Smuzhiyun 
qman_delete_cgr_smp_call(void * p)2542*4882a593Smuzhiyun static void qman_delete_cgr_smp_call(void *p)
2543*4882a593Smuzhiyun {
2544*4882a593Smuzhiyun 	qman_delete_cgr((struct qman_cgr *)p);
2545*4882a593Smuzhiyun }
2546*4882a593Smuzhiyun 
qman_delete_cgr_safe(struct qman_cgr * cgr)2547*4882a593Smuzhiyun void qman_delete_cgr_safe(struct qman_cgr *cgr)
2548*4882a593Smuzhiyun {
2549*4882a593Smuzhiyun 	preempt_disable();
2550*4882a593Smuzhiyun 	if (qman_cgr_cpus[cgr->cgrid] != smp_processor_id()) {
2551*4882a593Smuzhiyun 		smp_call_function_single(qman_cgr_cpus[cgr->cgrid],
2552*4882a593Smuzhiyun 					 qman_delete_cgr_smp_call, cgr, true);
2553*4882a593Smuzhiyun 		preempt_enable();
2554*4882a593Smuzhiyun 		return;
2555*4882a593Smuzhiyun 	}
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 	qman_delete_cgr(cgr);
2558*4882a593Smuzhiyun 	preempt_enable();
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun EXPORT_SYMBOL(qman_delete_cgr_safe);
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun /* Cleanup FQs */
2563*4882a593Smuzhiyun 
_qm_mr_consume_and_match_verb(struct qm_portal * p,int v)2564*4882a593Smuzhiyun static int _qm_mr_consume_and_match_verb(struct qm_portal *p, int v)
2565*4882a593Smuzhiyun {
2566*4882a593Smuzhiyun 	const union qm_mr_entry *msg;
2567*4882a593Smuzhiyun 	int found = 0;
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun 	qm_mr_pvb_update(p);
2570*4882a593Smuzhiyun 	msg = qm_mr_current(p);
2571*4882a593Smuzhiyun 	while (msg) {
2572*4882a593Smuzhiyun 		if ((msg->verb & QM_MR_VERB_TYPE_MASK) == v)
2573*4882a593Smuzhiyun 			found = 1;
2574*4882a593Smuzhiyun 		qm_mr_next(p);
2575*4882a593Smuzhiyun 		qm_mr_cci_consume_to_current(p);
2576*4882a593Smuzhiyun 		qm_mr_pvb_update(p);
2577*4882a593Smuzhiyun 		msg = qm_mr_current(p);
2578*4882a593Smuzhiyun 	}
2579*4882a593Smuzhiyun 	return found;
2580*4882a593Smuzhiyun }
2581*4882a593Smuzhiyun 
_qm_dqrr_consume_and_match(struct qm_portal * p,u32 fqid,int s,bool wait)2582*4882a593Smuzhiyun static int _qm_dqrr_consume_and_match(struct qm_portal *p, u32 fqid, int s,
2583*4882a593Smuzhiyun 				      bool wait)
2584*4882a593Smuzhiyun {
2585*4882a593Smuzhiyun 	const struct qm_dqrr_entry *dqrr;
2586*4882a593Smuzhiyun 	int found = 0;
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	do {
2589*4882a593Smuzhiyun 		qm_dqrr_pvb_update(p);
2590*4882a593Smuzhiyun 		dqrr = qm_dqrr_current(p);
2591*4882a593Smuzhiyun 		if (!dqrr)
2592*4882a593Smuzhiyun 			cpu_relax();
2593*4882a593Smuzhiyun 	} while (wait && !dqrr);
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 	while (dqrr) {
2596*4882a593Smuzhiyun 		if (qm_fqid_get(dqrr) == fqid && (dqrr->stat & s))
2597*4882a593Smuzhiyun 			found = 1;
2598*4882a593Smuzhiyun 		qm_dqrr_cdc_consume_1ptr(p, dqrr, 0);
2599*4882a593Smuzhiyun 		qm_dqrr_pvb_update(p);
2600*4882a593Smuzhiyun 		qm_dqrr_next(p);
2601*4882a593Smuzhiyun 		dqrr = qm_dqrr_current(p);
2602*4882a593Smuzhiyun 	}
2603*4882a593Smuzhiyun 	return found;
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun #define qm_mr_drain(p, V) \
2607*4882a593Smuzhiyun 	_qm_mr_consume_and_match_verb(p, QM_MR_VERB_##V)
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun #define qm_dqrr_drain(p, f, S) \
2610*4882a593Smuzhiyun 	_qm_dqrr_consume_and_match(p, f, QM_DQRR_STAT_##S, false)
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun #define qm_dqrr_drain_wait(p, f, S) \
2613*4882a593Smuzhiyun 	_qm_dqrr_consume_and_match(p, f, QM_DQRR_STAT_##S, true)
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun #define qm_dqrr_drain_nomatch(p) \
2616*4882a593Smuzhiyun 	_qm_dqrr_consume_and_match(p, 0, 0, false)
2617*4882a593Smuzhiyun 
qman_shutdown_fq(u32 fqid)2618*4882a593Smuzhiyun int qman_shutdown_fq(u32 fqid)
2619*4882a593Smuzhiyun {
2620*4882a593Smuzhiyun 	struct qman_portal *p, *channel_portal;
2621*4882a593Smuzhiyun 	struct device *dev;
2622*4882a593Smuzhiyun 	union qm_mc_command *mcc;
2623*4882a593Smuzhiyun 	union qm_mc_result *mcr;
2624*4882a593Smuzhiyun 	int orl_empty, drain = 0, ret = 0;
2625*4882a593Smuzhiyun 	u32 channel, wq, res;
2626*4882a593Smuzhiyun 	u8 state;
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	p = get_affine_portal();
2629*4882a593Smuzhiyun 	dev = p->config->dev;
2630*4882a593Smuzhiyun 	/* Determine the state of the FQID */
2631*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
2632*4882a593Smuzhiyun 	qm_fqid_set(&mcc->fq, fqid);
2633*4882a593Smuzhiyun 	qm_mc_commit(&p->p, QM_MCC_VERB_QUERYFQ_NP);
2634*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
2635*4882a593Smuzhiyun 		dev_err(dev, "QUERYFQ_NP timeout\n");
2636*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2637*4882a593Smuzhiyun 		goto out;
2638*4882a593Smuzhiyun 	}
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == QM_MCR_VERB_QUERYFQ_NP);
2641*4882a593Smuzhiyun 	state = mcr->queryfq_np.state & QM_MCR_NP_STATE_MASK;
2642*4882a593Smuzhiyun 	if (state == QM_MCR_NP_STATE_OOS)
2643*4882a593Smuzhiyun 		goto out; /* Already OOS, no need to do anymore checks */
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	/* Query which channel the FQ is using */
2646*4882a593Smuzhiyun 	mcc = qm_mc_start(&p->p);
2647*4882a593Smuzhiyun 	qm_fqid_set(&mcc->fq, fqid);
2648*4882a593Smuzhiyun 	qm_mc_commit(&p->p, QM_MCC_VERB_QUERYFQ);
2649*4882a593Smuzhiyun 	if (!qm_mc_result_timeout(&p->p, &mcr)) {
2650*4882a593Smuzhiyun 		dev_err(dev, "QUERYFQ timeout\n");
2651*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
2652*4882a593Smuzhiyun 		goto out;
2653*4882a593Smuzhiyun 	}
2654*4882a593Smuzhiyun 
2655*4882a593Smuzhiyun 	DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) == QM_MCR_VERB_QUERYFQ);
2656*4882a593Smuzhiyun 	/* Need to store these since the MCR gets reused */
2657*4882a593Smuzhiyun 	channel = qm_fqd_get_chan(&mcr->queryfq.fqd);
2658*4882a593Smuzhiyun 	wq = qm_fqd_get_wq(&mcr->queryfq.fqd);
2659*4882a593Smuzhiyun 
2660*4882a593Smuzhiyun 	if (channel < qm_channel_pool1) {
2661*4882a593Smuzhiyun 		channel_portal = get_portal_for_channel(channel);
2662*4882a593Smuzhiyun 		if (channel_portal == NULL) {
2663*4882a593Smuzhiyun 			dev_err(dev, "Can't find portal for dedicated channel 0x%x\n",
2664*4882a593Smuzhiyun 				channel);
2665*4882a593Smuzhiyun 			ret = -EIO;
2666*4882a593Smuzhiyun 			goto out;
2667*4882a593Smuzhiyun 		}
2668*4882a593Smuzhiyun 	} else
2669*4882a593Smuzhiyun 		channel_portal = p;
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun 	switch (state) {
2672*4882a593Smuzhiyun 	case QM_MCR_NP_STATE_TEN_SCHED:
2673*4882a593Smuzhiyun 	case QM_MCR_NP_STATE_TRU_SCHED:
2674*4882a593Smuzhiyun 	case QM_MCR_NP_STATE_ACTIVE:
2675*4882a593Smuzhiyun 	case QM_MCR_NP_STATE_PARKED:
2676*4882a593Smuzhiyun 		orl_empty = 0;
2677*4882a593Smuzhiyun 		mcc = qm_mc_start(&channel_portal->p);
2678*4882a593Smuzhiyun 		qm_fqid_set(&mcc->fq, fqid);
2679*4882a593Smuzhiyun 		qm_mc_commit(&channel_portal->p, QM_MCC_VERB_ALTER_RETIRE);
2680*4882a593Smuzhiyun 		if (!qm_mc_result_timeout(&channel_portal->p, &mcr)) {
2681*4882a593Smuzhiyun 			dev_err(dev, "ALTER_RETIRE timeout\n");
2682*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
2683*4882a593Smuzhiyun 			goto out;
2684*4882a593Smuzhiyun 		}
2685*4882a593Smuzhiyun 		DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) ==
2686*4882a593Smuzhiyun 			    QM_MCR_VERB_ALTER_RETIRE);
2687*4882a593Smuzhiyun 		res = mcr->result; /* Make a copy as we reuse MCR below */
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun 		if (res == QM_MCR_RESULT_OK)
2690*4882a593Smuzhiyun 			drain_mr_fqrni(&channel_portal->p);
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 		if (res == QM_MCR_RESULT_PENDING) {
2693*4882a593Smuzhiyun 			/*
2694*4882a593Smuzhiyun 			 * Need to wait for the FQRN in the message ring, which
2695*4882a593Smuzhiyun 			 * will only occur once the FQ has been drained.  In
2696*4882a593Smuzhiyun 			 * order for the FQ to drain the portal needs to be set
2697*4882a593Smuzhiyun 			 * to dequeue from the channel the FQ is scheduled on
2698*4882a593Smuzhiyun 			 */
2699*4882a593Smuzhiyun 			int found_fqrn = 0;
2700*4882a593Smuzhiyun 			u16 dequeue_wq = 0;
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 			/* Flag that we need to drain FQ */
2703*4882a593Smuzhiyun 			drain = 1;
2704*4882a593Smuzhiyun 
2705*4882a593Smuzhiyun 			if (channel >= qm_channel_pool1 &&
2706*4882a593Smuzhiyun 			    channel < qm_channel_pool1 + 15) {
2707*4882a593Smuzhiyun 				/* Pool channel, enable the bit in the portal */
2708*4882a593Smuzhiyun 				dequeue_wq = (channel -
2709*4882a593Smuzhiyun 					      qm_channel_pool1 + 1)<<4 | wq;
2710*4882a593Smuzhiyun 			} else if (channel < qm_channel_pool1) {
2711*4882a593Smuzhiyun 				/* Dedicated channel */
2712*4882a593Smuzhiyun 				dequeue_wq = wq;
2713*4882a593Smuzhiyun 			} else {
2714*4882a593Smuzhiyun 				dev_err(dev, "Can't recover FQ 0x%x, ch: 0x%x",
2715*4882a593Smuzhiyun 					fqid, channel);
2716*4882a593Smuzhiyun 				ret = -EBUSY;
2717*4882a593Smuzhiyun 				goto out;
2718*4882a593Smuzhiyun 			}
2719*4882a593Smuzhiyun 			/* Set the sdqcr to drain this channel */
2720*4882a593Smuzhiyun 			if (channel < qm_channel_pool1)
2721*4882a593Smuzhiyun 				qm_dqrr_sdqcr_set(&channel_portal->p,
2722*4882a593Smuzhiyun 						  QM_SDQCR_TYPE_ACTIVE |
2723*4882a593Smuzhiyun 						  QM_SDQCR_CHANNELS_DEDICATED);
2724*4882a593Smuzhiyun 			else
2725*4882a593Smuzhiyun 				qm_dqrr_sdqcr_set(&channel_portal->p,
2726*4882a593Smuzhiyun 						  QM_SDQCR_TYPE_ACTIVE |
2727*4882a593Smuzhiyun 						  QM_SDQCR_CHANNELS_POOL_CONV
2728*4882a593Smuzhiyun 						  (channel));
2729*4882a593Smuzhiyun 			do {
2730*4882a593Smuzhiyun 				/* Keep draining DQRR while checking the MR*/
2731*4882a593Smuzhiyun 				qm_dqrr_drain_nomatch(&channel_portal->p);
2732*4882a593Smuzhiyun 				/* Process message ring too */
2733*4882a593Smuzhiyun 				found_fqrn = qm_mr_drain(&channel_portal->p,
2734*4882a593Smuzhiyun 							 FQRN);
2735*4882a593Smuzhiyun 				cpu_relax();
2736*4882a593Smuzhiyun 			} while (!found_fqrn);
2737*4882a593Smuzhiyun 			/* Restore SDQCR */
2738*4882a593Smuzhiyun 			qm_dqrr_sdqcr_set(&channel_portal->p,
2739*4882a593Smuzhiyun 					  channel_portal->sdqcr);
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 		}
2742*4882a593Smuzhiyun 		if (res != QM_MCR_RESULT_OK &&
2743*4882a593Smuzhiyun 		    res != QM_MCR_RESULT_PENDING) {
2744*4882a593Smuzhiyun 			dev_err(dev, "retire_fq failed: FQ 0x%x, res=0x%x\n",
2745*4882a593Smuzhiyun 				fqid, res);
2746*4882a593Smuzhiyun 			ret = -EIO;
2747*4882a593Smuzhiyun 			goto out;
2748*4882a593Smuzhiyun 		}
2749*4882a593Smuzhiyun 		if (!(mcr->alterfq.fqs & QM_MCR_FQS_ORLPRESENT)) {
2750*4882a593Smuzhiyun 			/*
2751*4882a593Smuzhiyun 			 * ORL had no entries, no need to wait until the
2752*4882a593Smuzhiyun 			 * ERNs come in
2753*4882a593Smuzhiyun 			 */
2754*4882a593Smuzhiyun 			orl_empty = 1;
2755*4882a593Smuzhiyun 		}
2756*4882a593Smuzhiyun 		/*
2757*4882a593Smuzhiyun 		 * Retirement succeeded, check to see if FQ needs
2758*4882a593Smuzhiyun 		 * to be drained
2759*4882a593Smuzhiyun 		 */
2760*4882a593Smuzhiyun 		if (drain || mcr->alterfq.fqs & QM_MCR_FQS_NOTEMPTY) {
2761*4882a593Smuzhiyun 			/* FQ is Not Empty, drain using volatile DQ commands */
2762*4882a593Smuzhiyun 			do {
2763*4882a593Smuzhiyun 				u32 vdqcr = fqid | QM_VDQCR_NUMFRAMES_SET(3);
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun 				qm_dqrr_vdqcr_set(&p->p, vdqcr);
2766*4882a593Smuzhiyun 				/*
2767*4882a593Smuzhiyun 				 * Wait for a dequeue and process the dequeues,
2768*4882a593Smuzhiyun 				 * making sure to empty the ring completely
2769*4882a593Smuzhiyun 				 */
2770*4882a593Smuzhiyun 			} while (!qm_dqrr_drain_wait(&p->p, fqid, FQ_EMPTY));
2771*4882a593Smuzhiyun 		}
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 		while (!orl_empty) {
2774*4882a593Smuzhiyun 			/* Wait for the ORL to have been completely drained */
2775*4882a593Smuzhiyun 			orl_empty = qm_mr_drain(&p->p, FQRL);
2776*4882a593Smuzhiyun 			cpu_relax();
2777*4882a593Smuzhiyun 		}
2778*4882a593Smuzhiyun 		mcc = qm_mc_start(&p->p);
2779*4882a593Smuzhiyun 		qm_fqid_set(&mcc->fq, fqid);
2780*4882a593Smuzhiyun 		qm_mc_commit(&p->p, QM_MCC_VERB_ALTER_OOS);
2781*4882a593Smuzhiyun 		if (!qm_mc_result_timeout(&p->p, &mcr)) {
2782*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
2783*4882a593Smuzhiyun 			goto out;
2784*4882a593Smuzhiyun 		}
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 		DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) ==
2787*4882a593Smuzhiyun 			    QM_MCR_VERB_ALTER_OOS);
2788*4882a593Smuzhiyun 		if (mcr->result != QM_MCR_RESULT_OK) {
2789*4882a593Smuzhiyun 			dev_err(dev, "OOS after drain fail: FQ 0x%x (0x%x)\n",
2790*4882a593Smuzhiyun 				fqid, mcr->result);
2791*4882a593Smuzhiyun 			ret = -EIO;
2792*4882a593Smuzhiyun 			goto out;
2793*4882a593Smuzhiyun 		}
2794*4882a593Smuzhiyun 		break;
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 	case QM_MCR_NP_STATE_RETIRED:
2797*4882a593Smuzhiyun 		/* Send OOS Command */
2798*4882a593Smuzhiyun 		mcc = qm_mc_start(&p->p);
2799*4882a593Smuzhiyun 		qm_fqid_set(&mcc->fq, fqid);
2800*4882a593Smuzhiyun 		qm_mc_commit(&p->p, QM_MCC_VERB_ALTER_OOS);
2801*4882a593Smuzhiyun 		if (!qm_mc_result_timeout(&p->p, &mcr)) {
2802*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
2803*4882a593Smuzhiyun 			goto out;
2804*4882a593Smuzhiyun 		}
2805*4882a593Smuzhiyun 
2806*4882a593Smuzhiyun 		DPAA_ASSERT((mcr->verb & QM_MCR_VERB_MASK) ==
2807*4882a593Smuzhiyun 			    QM_MCR_VERB_ALTER_OOS);
2808*4882a593Smuzhiyun 		if (mcr->result != QM_MCR_RESULT_OK) {
2809*4882a593Smuzhiyun 			dev_err(dev, "OOS fail: FQ 0x%x (0x%x)\n",
2810*4882a593Smuzhiyun 				fqid, mcr->result);
2811*4882a593Smuzhiyun 			ret = -EIO;
2812*4882a593Smuzhiyun 			goto out;
2813*4882a593Smuzhiyun 		}
2814*4882a593Smuzhiyun 		break;
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun 	case QM_MCR_NP_STATE_OOS:
2817*4882a593Smuzhiyun 		/*  Done */
2818*4882a593Smuzhiyun 		break;
2819*4882a593Smuzhiyun 
2820*4882a593Smuzhiyun 	default:
2821*4882a593Smuzhiyun 		ret = -EIO;
2822*4882a593Smuzhiyun 	}
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun out:
2825*4882a593Smuzhiyun 	put_affine_portal();
2826*4882a593Smuzhiyun 	return ret;
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun 
qman_get_qm_portal_config(struct qman_portal * portal)2829*4882a593Smuzhiyun const struct qm_portal_config *qman_get_qm_portal_config(
2830*4882a593Smuzhiyun 						struct qman_portal *portal)
2831*4882a593Smuzhiyun {
2832*4882a593Smuzhiyun 	return portal->config;
2833*4882a593Smuzhiyun }
2834*4882a593Smuzhiyun EXPORT_SYMBOL(qman_get_qm_portal_config);
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun struct gen_pool *qm_fqalloc; /* FQID allocator */
2837*4882a593Smuzhiyun struct gen_pool *qm_qpalloc; /* pool-channel allocator */
2838*4882a593Smuzhiyun struct gen_pool *qm_cgralloc; /* CGR ID allocator */
2839*4882a593Smuzhiyun 
qman_alloc_range(struct gen_pool * p,u32 * result,u32 cnt)2840*4882a593Smuzhiyun static int qman_alloc_range(struct gen_pool *p, u32 *result, u32 cnt)
2841*4882a593Smuzhiyun {
2842*4882a593Smuzhiyun 	unsigned long addr;
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 	if (!p)
2845*4882a593Smuzhiyun 		return -ENODEV;
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun 	addr = gen_pool_alloc(p, cnt);
2848*4882a593Smuzhiyun 	if (!addr)
2849*4882a593Smuzhiyun 		return -ENOMEM;
2850*4882a593Smuzhiyun 
2851*4882a593Smuzhiyun 	*result = addr & ~DPAA_GENALLOC_OFF;
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun 	return 0;
2854*4882a593Smuzhiyun }
2855*4882a593Smuzhiyun 
qman_alloc_fqid_range(u32 * result,u32 count)2856*4882a593Smuzhiyun int qman_alloc_fqid_range(u32 *result, u32 count)
2857*4882a593Smuzhiyun {
2858*4882a593Smuzhiyun 	return qman_alloc_range(qm_fqalloc, result, count);
2859*4882a593Smuzhiyun }
2860*4882a593Smuzhiyun EXPORT_SYMBOL(qman_alloc_fqid_range);
2861*4882a593Smuzhiyun 
qman_alloc_pool_range(u32 * result,u32 count)2862*4882a593Smuzhiyun int qman_alloc_pool_range(u32 *result, u32 count)
2863*4882a593Smuzhiyun {
2864*4882a593Smuzhiyun 	return qman_alloc_range(qm_qpalloc, result, count);
2865*4882a593Smuzhiyun }
2866*4882a593Smuzhiyun EXPORT_SYMBOL(qman_alloc_pool_range);
2867*4882a593Smuzhiyun 
qman_alloc_cgrid_range(u32 * result,u32 count)2868*4882a593Smuzhiyun int qman_alloc_cgrid_range(u32 *result, u32 count)
2869*4882a593Smuzhiyun {
2870*4882a593Smuzhiyun 	return qman_alloc_range(qm_cgralloc, result, count);
2871*4882a593Smuzhiyun }
2872*4882a593Smuzhiyun EXPORT_SYMBOL(qman_alloc_cgrid_range);
2873*4882a593Smuzhiyun 
qman_release_fqid(u32 fqid)2874*4882a593Smuzhiyun int qman_release_fqid(u32 fqid)
2875*4882a593Smuzhiyun {
2876*4882a593Smuzhiyun 	int ret = qman_shutdown_fq(fqid);
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun 	if (ret) {
2879*4882a593Smuzhiyun 		pr_debug("FQID %d leaked\n", fqid);
2880*4882a593Smuzhiyun 		return ret;
2881*4882a593Smuzhiyun 	}
2882*4882a593Smuzhiyun 
2883*4882a593Smuzhiyun 	gen_pool_free(qm_fqalloc, fqid | DPAA_GENALLOC_OFF, 1);
2884*4882a593Smuzhiyun 	return 0;
2885*4882a593Smuzhiyun }
2886*4882a593Smuzhiyun EXPORT_SYMBOL(qman_release_fqid);
2887*4882a593Smuzhiyun 
qpool_cleanup(u32 qp)2888*4882a593Smuzhiyun static int qpool_cleanup(u32 qp)
2889*4882a593Smuzhiyun {
2890*4882a593Smuzhiyun 	/*
2891*4882a593Smuzhiyun 	 * We query all FQDs starting from
2892*4882a593Smuzhiyun 	 * FQID 1 until we get an "invalid FQID" error, looking for non-OOS FQDs
2893*4882a593Smuzhiyun 	 * whose destination channel is the pool-channel being released.
2894*4882a593Smuzhiyun 	 * When a non-OOS FQD is found we attempt to clean it up
2895*4882a593Smuzhiyun 	 */
2896*4882a593Smuzhiyun 	struct qman_fq fq = {
2897*4882a593Smuzhiyun 		.fqid = QM_FQID_RANGE_START
2898*4882a593Smuzhiyun 	};
2899*4882a593Smuzhiyun 	int err;
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun 	do {
2902*4882a593Smuzhiyun 		struct qm_mcr_queryfq_np np;
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 		err = qman_query_fq_np(&fq, &np);
2905*4882a593Smuzhiyun 		if (err == -ERANGE)
2906*4882a593Smuzhiyun 			/* FQID range exceeded, found no problems */
2907*4882a593Smuzhiyun 			return 0;
2908*4882a593Smuzhiyun 		else if (WARN_ON(err))
2909*4882a593Smuzhiyun 			return err;
2910*4882a593Smuzhiyun 
2911*4882a593Smuzhiyun 		if ((np.state & QM_MCR_NP_STATE_MASK) != QM_MCR_NP_STATE_OOS) {
2912*4882a593Smuzhiyun 			struct qm_fqd fqd;
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun 			err = qman_query_fq(&fq, &fqd);
2915*4882a593Smuzhiyun 			if (WARN_ON(err))
2916*4882a593Smuzhiyun 				return err;
2917*4882a593Smuzhiyun 			if (qm_fqd_get_chan(&fqd) == qp) {
2918*4882a593Smuzhiyun 				/* The channel is the FQ's target, clean it */
2919*4882a593Smuzhiyun 				err = qman_shutdown_fq(fq.fqid);
2920*4882a593Smuzhiyun 				if (err)
2921*4882a593Smuzhiyun 					/*
2922*4882a593Smuzhiyun 					 * Couldn't shut down the FQ
2923*4882a593Smuzhiyun 					 * so the pool must be leaked
2924*4882a593Smuzhiyun 					 */
2925*4882a593Smuzhiyun 					return err;
2926*4882a593Smuzhiyun 			}
2927*4882a593Smuzhiyun 		}
2928*4882a593Smuzhiyun 		/* Move to the next FQID */
2929*4882a593Smuzhiyun 		fq.fqid++;
2930*4882a593Smuzhiyun 	} while (1);
2931*4882a593Smuzhiyun }
2932*4882a593Smuzhiyun 
qman_release_pool(u32 qp)2933*4882a593Smuzhiyun int qman_release_pool(u32 qp)
2934*4882a593Smuzhiyun {
2935*4882a593Smuzhiyun 	int ret;
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 	ret = qpool_cleanup(qp);
2938*4882a593Smuzhiyun 	if (ret) {
2939*4882a593Smuzhiyun 		pr_debug("CHID %d leaked\n", qp);
2940*4882a593Smuzhiyun 		return ret;
2941*4882a593Smuzhiyun 	}
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun 	gen_pool_free(qm_qpalloc, qp | DPAA_GENALLOC_OFF, 1);
2944*4882a593Smuzhiyun 	return 0;
2945*4882a593Smuzhiyun }
2946*4882a593Smuzhiyun EXPORT_SYMBOL(qman_release_pool);
2947*4882a593Smuzhiyun 
cgr_cleanup(u32 cgrid)2948*4882a593Smuzhiyun static int cgr_cleanup(u32 cgrid)
2949*4882a593Smuzhiyun {
2950*4882a593Smuzhiyun 	/*
2951*4882a593Smuzhiyun 	 * query all FQDs starting from FQID 1 until we get an "invalid FQID"
2952*4882a593Smuzhiyun 	 * error, looking for non-OOS FQDs whose CGR is the CGR being released
2953*4882a593Smuzhiyun 	 */
2954*4882a593Smuzhiyun 	struct qman_fq fq = {
2955*4882a593Smuzhiyun 		.fqid = QM_FQID_RANGE_START
2956*4882a593Smuzhiyun 	};
2957*4882a593Smuzhiyun 	int err;
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 	do {
2960*4882a593Smuzhiyun 		struct qm_mcr_queryfq_np np;
2961*4882a593Smuzhiyun 
2962*4882a593Smuzhiyun 		err = qman_query_fq_np(&fq, &np);
2963*4882a593Smuzhiyun 		if (err == -ERANGE)
2964*4882a593Smuzhiyun 			/* FQID range exceeded, found no problems */
2965*4882a593Smuzhiyun 			return 0;
2966*4882a593Smuzhiyun 		else if (WARN_ON(err))
2967*4882a593Smuzhiyun 			return err;
2968*4882a593Smuzhiyun 
2969*4882a593Smuzhiyun 		if ((np.state & QM_MCR_NP_STATE_MASK) != QM_MCR_NP_STATE_OOS) {
2970*4882a593Smuzhiyun 			struct qm_fqd fqd;
2971*4882a593Smuzhiyun 
2972*4882a593Smuzhiyun 			err = qman_query_fq(&fq, &fqd);
2973*4882a593Smuzhiyun 			if (WARN_ON(err))
2974*4882a593Smuzhiyun 				return err;
2975*4882a593Smuzhiyun 			if (be16_to_cpu(fqd.fq_ctrl) & QM_FQCTRL_CGE &&
2976*4882a593Smuzhiyun 			    fqd.cgid == cgrid) {
2977*4882a593Smuzhiyun 				pr_err("CRGID 0x%x is being used by FQID 0x%x, CGR will be leaked\n",
2978*4882a593Smuzhiyun 				       cgrid, fq.fqid);
2979*4882a593Smuzhiyun 				return -EIO;
2980*4882a593Smuzhiyun 			}
2981*4882a593Smuzhiyun 		}
2982*4882a593Smuzhiyun 		/* Move to the next FQID */
2983*4882a593Smuzhiyun 		fq.fqid++;
2984*4882a593Smuzhiyun 	} while (1);
2985*4882a593Smuzhiyun }
2986*4882a593Smuzhiyun 
qman_release_cgrid(u32 cgrid)2987*4882a593Smuzhiyun int qman_release_cgrid(u32 cgrid)
2988*4882a593Smuzhiyun {
2989*4882a593Smuzhiyun 	int ret;
2990*4882a593Smuzhiyun 
2991*4882a593Smuzhiyun 	ret = cgr_cleanup(cgrid);
2992*4882a593Smuzhiyun 	if (ret) {
2993*4882a593Smuzhiyun 		pr_debug("CGRID %d leaked\n", cgrid);
2994*4882a593Smuzhiyun 		return ret;
2995*4882a593Smuzhiyun 	}
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun 	gen_pool_free(qm_cgralloc, cgrid | DPAA_GENALLOC_OFF, 1);
2998*4882a593Smuzhiyun 	return 0;
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun EXPORT_SYMBOL(qman_release_cgrid);
3001