xref: /OK3568_Linux_fs/kernel/drivers/soc/bcm/brcmstb/pm/pm-mips.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * MIPS-specific support for Broadcom STB S2/S3/S5 power management
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2016-2017 Broadcom
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/printk.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/suspend.h>
15*4882a593Smuzhiyun #include <asm/bmips.h>
16*4882a593Smuzhiyun #include <asm/tlbflush.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "pm.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define S2_NUM_PARAMS		6
21*4882a593Smuzhiyun #define MAX_NUM_MEMC		3
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* S3 constants */
24*4882a593Smuzhiyun #define MAX_GP_REGS		16
25*4882a593Smuzhiyun #define MAX_CP0_REGS		32
26*4882a593Smuzhiyun #define NUM_MEMC_CLIENTS	128
27*4882a593Smuzhiyun #define AON_CTRL_RAM_SIZE	128
28*4882a593Smuzhiyun #define BRCMSTB_S3_MAGIC	0x5AFEB007
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define CLEAR_RESET_MASK	0x01
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Index each CP0 register that needs to be saved */
33*4882a593Smuzhiyun #define CONTEXT		0
34*4882a593Smuzhiyun #define USER_LOCAL	1
35*4882a593Smuzhiyun #define PGMK		2
36*4882a593Smuzhiyun #define HWRENA		3
37*4882a593Smuzhiyun #define COMPARE		4
38*4882a593Smuzhiyun #define STATUS		5
39*4882a593Smuzhiyun #define CONFIG		6
40*4882a593Smuzhiyun #define MODE		7
41*4882a593Smuzhiyun #define EDSP		8
42*4882a593Smuzhiyun #define BOOT_VEC	9
43*4882a593Smuzhiyun #define EBASE		10
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun struct brcmstb_memc {
46*4882a593Smuzhiyun 	void __iomem *ddr_phy_base;
47*4882a593Smuzhiyun 	void __iomem *arb_base;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct brcmstb_pm_control {
51*4882a593Smuzhiyun 	void __iomem *aon_ctrl_base;
52*4882a593Smuzhiyun 	void __iomem *aon_sram_base;
53*4882a593Smuzhiyun 	void __iomem *timers_base;
54*4882a593Smuzhiyun 	struct brcmstb_memc memcs[MAX_NUM_MEMC];
55*4882a593Smuzhiyun 	int num_memc;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct brcm_pm_s3_context {
59*4882a593Smuzhiyun 	u32			cp0_regs[MAX_CP0_REGS];
60*4882a593Smuzhiyun 	u32			memc0_rts[NUM_MEMC_CLIENTS];
61*4882a593Smuzhiyun 	u32			sc_boot_vec;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun struct brcmstb_mem_transfer;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun struct brcmstb_mem_transfer {
67*4882a593Smuzhiyun 	struct brcmstb_mem_transfer	*next;
68*4882a593Smuzhiyun 	void				*src;
69*4882a593Smuzhiyun 	void				*dst;
70*4882a593Smuzhiyun 	dma_addr_t			pa_src;
71*4882a593Smuzhiyun 	dma_addr_t			pa_dst;
72*4882a593Smuzhiyun 	u32				len;
73*4882a593Smuzhiyun 	u8				key;
74*4882a593Smuzhiyun 	u8				mode;
75*4882a593Smuzhiyun 	u8				src_remapped;
76*4882a593Smuzhiyun 	u8				dst_remapped;
77*4882a593Smuzhiyun 	u8				src_dst_remapped;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define AON_SAVE_SRAM(base, idx, val) \
81*4882a593Smuzhiyun 	__raw_writel(val, base + (idx << 2))
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* Used for saving registers in asm */
84*4882a593Smuzhiyun u32 gp_regs[MAX_GP_REGS];
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define	BSP_CLOCK_STOP		0x00
87*4882a593Smuzhiyun #define PM_INITIATE		0x01
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static struct brcmstb_pm_control ctrl;
90*4882a593Smuzhiyun 
brcm_pm_save_cp0_context(struct brcm_pm_s3_context * ctx)91*4882a593Smuzhiyun static void brcm_pm_save_cp0_context(struct brcm_pm_s3_context *ctx)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	/* Generic MIPS */
94*4882a593Smuzhiyun 	ctx->cp0_regs[CONTEXT] = read_c0_context();
95*4882a593Smuzhiyun 	ctx->cp0_regs[USER_LOCAL] = read_c0_userlocal();
96*4882a593Smuzhiyun 	ctx->cp0_regs[PGMK] = read_c0_pagemask();
97*4882a593Smuzhiyun 	ctx->cp0_regs[HWRENA] = read_c0_cache();
98*4882a593Smuzhiyun 	ctx->cp0_regs[COMPARE] = read_c0_compare();
99*4882a593Smuzhiyun 	ctx->cp0_regs[STATUS] = read_c0_status();
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Broadcom specific */
102*4882a593Smuzhiyun 	ctx->cp0_regs[CONFIG] = read_c0_brcm_config();
103*4882a593Smuzhiyun 	ctx->cp0_regs[MODE] = read_c0_brcm_mode();
104*4882a593Smuzhiyun 	ctx->cp0_regs[EDSP] = read_c0_brcm_edsp();
105*4882a593Smuzhiyun 	ctx->cp0_regs[BOOT_VEC] = read_c0_brcm_bootvec();
106*4882a593Smuzhiyun 	ctx->cp0_regs[EBASE] = read_c0_ebase();
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	ctx->sc_boot_vec = bmips_read_zscm_reg(0xa0);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
brcm_pm_restore_cp0_context(struct brcm_pm_s3_context * ctx)111*4882a593Smuzhiyun static void brcm_pm_restore_cp0_context(struct brcm_pm_s3_context *ctx)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	/* Restore cp0 state */
114*4882a593Smuzhiyun 	bmips_write_zscm_reg(0xa0, ctx->sc_boot_vec);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Generic MIPS */
117*4882a593Smuzhiyun 	write_c0_context(ctx->cp0_regs[CONTEXT]);
118*4882a593Smuzhiyun 	write_c0_userlocal(ctx->cp0_regs[USER_LOCAL]);
119*4882a593Smuzhiyun 	write_c0_pagemask(ctx->cp0_regs[PGMK]);
120*4882a593Smuzhiyun 	write_c0_cache(ctx->cp0_regs[HWRENA]);
121*4882a593Smuzhiyun 	write_c0_compare(ctx->cp0_regs[COMPARE]);
122*4882a593Smuzhiyun 	write_c0_status(ctx->cp0_regs[STATUS]);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* Broadcom specific */
125*4882a593Smuzhiyun 	write_c0_brcm_config(ctx->cp0_regs[CONFIG]);
126*4882a593Smuzhiyun 	write_c0_brcm_mode(ctx->cp0_regs[MODE]);
127*4882a593Smuzhiyun 	write_c0_brcm_edsp(ctx->cp0_regs[EDSP]);
128*4882a593Smuzhiyun 	write_c0_brcm_bootvec(ctx->cp0_regs[BOOT_VEC]);
129*4882a593Smuzhiyun 	write_c0_ebase(ctx->cp0_regs[EBASE]);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
brcmstb_pm_handshake(void)132*4882a593Smuzhiyun static void  brcmstb_pm_handshake(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	void __iomem *base = ctrl.aon_ctrl_base;
135*4882a593Smuzhiyun 	u32 tmp;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* BSP power handshake, v1 */
138*4882a593Smuzhiyun 	tmp = __raw_readl(base + AON_CTRL_HOST_MISC_CMDS);
139*4882a593Smuzhiyun 	tmp &= ~1UL;
140*4882a593Smuzhiyun 	__raw_writel(tmp, base + AON_CTRL_HOST_MISC_CMDS);
141*4882a593Smuzhiyun 	(void)__raw_readl(base + AON_CTRL_HOST_MISC_CMDS);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	__raw_writel(0, base + AON_CTRL_PM_INITIATE);
144*4882a593Smuzhiyun 	(void)__raw_readl(base + AON_CTRL_PM_INITIATE);
145*4882a593Smuzhiyun 	__raw_writel(BSP_CLOCK_STOP | PM_INITIATE,
146*4882a593Smuzhiyun 		     base + AON_CTRL_PM_INITIATE);
147*4882a593Smuzhiyun 	/*
148*4882a593Smuzhiyun 	 * HACK: BSP may have internal race on the CLOCK_STOP command.
149*4882a593Smuzhiyun 	 * Avoid touching the BSP for a few milliseconds.
150*4882a593Smuzhiyun 	 */
151*4882a593Smuzhiyun 	mdelay(3);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
brcmstb_pm_s5(void)154*4882a593Smuzhiyun static void brcmstb_pm_s5(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	void __iomem *base = ctrl.aon_ctrl_base;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	brcmstb_pm_handshake();
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* Clear magic s3 warm-boot value */
161*4882a593Smuzhiyun 	AON_SAVE_SRAM(ctrl.aon_sram_base, 0, 0);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* Set the countdown */
164*4882a593Smuzhiyun 	__raw_writel(0x10, base + AON_CTRL_PM_CPU_WAIT_COUNT);
165*4882a593Smuzhiyun 	(void)__raw_readl(base + AON_CTRL_PM_CPU_WAIT_COUNT);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* Prepare to S5 cold boot */
168*4882a593Smuzhiyun 	__raw_writel(PM_COLD_CONFIG, base + AON_CTRL_PM_CTRL);
169*4882a593Smuzhiyun 	(void)__raw_readl(base + AON_CTRL_PM_CTRL);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	__raw_writel((PM_COLD_CONFIG | PM_PWR_DOWN), base +
172*4882a593Smuzhiyun 		      AON_CTRL_PM_CTRL);
173*4882a593Smuzhiyun 	(void)__raw_readl(base + AON_CTRL_PM_CTRL);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	__asm__ __volatile__(
176*4882a593Smuzhiyun 	"	wait\n"
177*4882a593Smuzhiyun 	: : : "memory");
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
brcmstb_pm_s3(void)180*4882a593Smuzhiyun static int brcmstb_pm_s3(void)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct brcm_pm_s3_context s3_context;
183*4882a593Smuzhiyun 	void __iomem *memc_arb_base;
184*4882a593Smuzhiyun 	unsigned long flags;
185*4882a593Smuzhiyun 	u32 tmp;
186*4882a593Smuzhiyun 	int i;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* Prepare for s3 */
189*4882a593Smuzhiyun 	AON_SAVE_SRAM(ctrl.aon_sram_base, 0, BRCMSTB_S3_MAGIC);
190*4882a593Smuzhiyun 	AON_SAVE_SRAM(ctrl.aon_sram_base, 1, (u32)&s3_reentry);
191*4882a593Smuzhiyun 	AON_SAVE_SRAM(ctrl.aon_sram_base, 2, 0);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Clear RESET_HISTORY */
194*4882a593Smuzhiyun 	tmp = __raw_readl(ctrl.aon_ctrl_base + AON_CTRL_RESET_CTRL);
195*4882a593Smuzhiyun 	tmp &= ~CLEAR_RESET_MASK;
196*4882a593Smuzhiyun 	__raw_writel(tmp, ctrl.aon_ctrl_base + AON_CTRL_RESET_CTRL);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	local_irq_save(flags);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Inhibit DDR_RSTb pulse for both MMCs*/
201*4882a593Smuzhiyun 	for (i = 0; i < ctrl.num_memc; i++) {
202*4882a593Smuzhiyun 		tmp = __raw_readl(ctrl.memcs[i].ddr_phy_base +
203*4882a593Smuzhiyun 			DDR40_PHY_CONTROL_REGS_0_STANDBY_CTRL);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		tmp &= ~0x0f;
206*4882a593Smuzhiyun 		__raw_writel(tmp, ctrl.memcs[i].ddr_phy_base +
207*4882a593Smuzhiyun 			DDR40_PHY_CONTROL_REGS_0_STANDBY_CTRL);
208*4882a593Smuzhiyun 		tmp |= (0x05 | BIT(5));
209*4882a593Smuzhiyun 		__raw_writel(tmp, ctrl.memcs[i].ddr_phy_base +
210*4882a593Smuzhiyun 			DDR40_PHY_CONTROL_REGS_0_STANDBY_CTRL);
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Save CP0 context */
214*4882a593Smuzhiyun 	brcm_pm_save_cp0_context(&s3_context);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Save RTS(skip debug register) */
217*4882a593Smuzhiyun 	memc_arb_base = ctrl.memcs[0].arb_base + 4;
218*4882a593Smuzhiyun 	for (i = 0; i < NUM_MEMC_CLIENTS; i++) {
219*4882a593Smuzhiyun 		s3_context.memc0_rts[i] = __raw_readl(memc_arb_base);
220*4882a593Smuzhiyun 		memc_arb_base += 4;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Save I/O context */
224*4882a593Smuzhiyun 	local_flush_tlb_all();
225*4882a593Smuzhiyun 	_dma_cache_wback_inv(0, ~0);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	brcm_pm_do_s3(ctrl.aon_ctrl_base, current_cpu_data.dcache.linesz);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* CPU reconfiguration */
230*4882a593Smuzhiyun 	local_flush_tlb_all();
231*4882a593Smuzhiyun 	bmips_cpu_setup();
232*4882a593Smuzhiyun 	cpumask_clear(&bmips_booted_mask);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Restore RTS (skip debug register) */
235*4882a593Smuzhiyun 	memc_arb_base = ctrl.memcs[0].arb_base + 4;
236*4882a593Smuzhiyun 	for (i = 0; i < NUM_MEMC_CLIENTS; i++) {
237*4882a593Smuzhiyun 		__raw_writel(s3_context.memc0_rts[i], memc_arb_base);
238*4882a593Smuzhiyun 		memc_arb_base += 4;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* restore CP0 context */
242*4882a593Smuzhiyun 	brcm_pm_restore_cp0_context(&s3_context);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	local_irq_restore(flags);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
brcmstb_pm_s2(void)249*4882a593Smuzhiyun static int brcmstb_pm_s2(void)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	/*
252*4882a593Smuzhiyun 	 * We need to pass 6 arguments to an assembly function. Lets avoid the
253*4882a593Smuzhiyun 	 * stack and pass arguments in a explicit 4 byte array. The assembly
254*4882a593Smuzhiyun 	 * code assumes all arguments are 4 bytes and arguments are ordered
255*4882a593Smuzhiyun 	 * like so:
256*4882a593Smuzhiyun 	 *
257*4882a593Smuzhiyun 	 * 0: AON_CTRl base register
258*4882a593Smuzhiyun 	 * 1: DDR_PHY base register
259*4882a593Smuzhiyun 	 * 2: TIMERS base resgister
260*4882a593Smuzhiyun 	 * 3: I-Cache line size
261*4882a593Smuzhiyun 	 * 4: Restart vector address
262*4882a593Smuzhiyun 	 * 5: Restart vector size
263*4882a593Smuzhiyun 	 */
264*4882a593Smuzhiyun 	u32 s2_params[6];
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Prepare s2 parameters */
267*4882a593Smuzhiyun 	s2_params[0] = (u32)ctrl.aon_ctrl_base;
268*4882a593Smuzhiyun 	s2_params[1] = (u32)ctrl.memcs[0].ddr_phy_base;
269*4882a593Smuzhiyun 	s2_params[2] = (u32)ctrl.timers_base;
270*4882a593Smuzhiyun 	s2_params[3] = (u32)current_cpu_data.icache.linesz;
271*4882a593Smuzhiyun 	s2_params[4] = (u32)BMIPS_WARM_RESTART_VEC;
272*4882a593Smuzhiyun 	s2_params[5] = (u32)(bmips_smp_int_vec_end -
273*4882a593Smuzhiyun 		bmips_smp_int_vec);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Drop to standby */
276*4882a593Smuzhiyun 	brcm_pm_do_s2(s2_params);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
brcmstb_pm_standby(bool deep_standby)281*4882a593Smuzhiyun static int brcmstb_pm_standby(bool deep_standby)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	brcmstb_pm_handshake();
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Send IRQs to BMIPS_WARM_RESTART_VEC */
286*4882a593Smuzhiyun 	clear_c0_cause(CAUSEF_IV);
287*4882a593Smuzhiyun 	irq_disable_hazard();
288*4882a593Smuzhiyun 	set_c0_status(ST0_BEV);
289*4882a593Smuzhiyun 	irq_disable_hazard();
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (deep_standby)
292*4882a593Smuzhiyun 		brcmstb_pm_s3();
293*4882a593Smuzhiyun 	else
294*4882a593Smuzhiyun 		brcmstb_pm_s2();
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Send IRQs to normal runtime vectors */
297*4882a593Smuzhiyun 	clear_c0_status(ST0_BEV);
298*4882a593Smuzhiyun 	irq_disable_hazard();
299*4882a593Smuzhiyun 	set_c0_cause(CAUSEF_IV);
300*4882a593Smuzhiyun 	irq_disable_hazard();
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
brcmstb_pm_enter(suspend_state_t state)305*4882a593Smuzhiyun static int brcmstb_pm_enter(suspend_state_t state)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	int ret = -EINVAL;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	switch (state) {
310*4882a593Smuzhiyun 	case PM_SUSPEND_STANDBY:
311*4882a593Smuzhiyun 		ret = brcmstb_pm_standby(false);
312*4882a593Smuzhiyun 		break;
313*4882a593Smuzhiyun 	case PM_SUSPEND_MEM:
314*4882a593Smuzhiyun 		ret = brcmstb_pm_standby(true);
315*4882a593Smuzhiyun 		break;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return ret;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
brcmstb_pm_valid(suspend_state_t state)321*4882a593Smuzhiyun static int brcmstb_pm_valid(suspend_state_t state)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	switch (state) {
324*4882a593Smuzhiyun 	case PM_SUSPEND_STANDBY:
325*4882a593Smuzhiyun 		return true;
326*4882a593Smuzhiyun 	case PM_SUSPEND_MEM:
327*4882a593Smuzhiyun 		return true;
328*4882a593Smuzhiyun 	default:
329*4882a593Smuzhiyun 		return false;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const struct platform_suspend_ops brcmstb_pm_ops = {
334*4882a593Smuzhiyun 	.enter		= brcmstb_pm_enter,
335*4882a593Smuzhiyun 	.valid		= brcmstb_pm_valid,
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static const struct of_device_id aon_ctrl_dt_ids[] = {
339*4882a593Smuzhiyun 	{ .compatible = "brcm,brcmstb-aon-ctrl" },
340*4882a593Smuzhiyun 	{ /* sentinel */ }
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static const struct of_device_id ddr_phy_dt_ids[] = {
344*4882a593Smuzhiyun 	{ .compatible = "brcm,brcmstb-ddr-phy" },
345*4882a593Smuzhiyun 	{ /* sentinel */ }
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static const struct of_device_id arb_dt_ids[] = {
349*4882a593Smuzhiyun 	{ .compatible = "brcm,brcmstb-memc-arb" },
350*4882a593Smuzhiyun 	{ /* sentinel */ }
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static const struct of_device_id timers_ids[] = {
354*4882a593Smuzhiyun 	{ .compatible = "brcm,brcmstb-timers" },
355*4882a593Smuzhiyun 	{ /* sentinel */ }
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
brcmstb_ioremap_node(struct device_node * dn,int index)358*4882a593Smuzhiyun static inline void __iomem *brcmstb_ioremap_node(struct device_node *dn,
359*4882a593Smuzhiyun 						 int index)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	return of_io_request_and_map(dn, index, dn->full_name);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
brcmstb_ioremap_match(const struct of_device_id * matches,int index,const void ** ofdata)364*4882a593Smuzhiyun static void __iomem *brcmstb_ioremap_match(const struct of_device_id *matches,
365*4882a593Smuzhiyun 					   int index, const void **ofdata)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct device_node *dn;
368*4882a593Smuzhiyun 	const struct of_device_id *match;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	dn = of_find_matching_node_and_match(NULL, matches, &match);
371*4882a593Smuzhiyun 	if (!dn)
372*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	if (ofdata)
375*4882a593Smuzhiyun 		*ofdata = match->data;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return brcmstb_ioremap_node(dn, index);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
brcmstb_pm_init(void)380*4882a593Smuzhiyun static int brcmstb_pm_init(void)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct device_node *dn;
383*4882a593Smuzhiyun 	void __iomem *base;
384*4882a593Smuzhiyun 	int i;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* AON ctrl registers */
387*4882a593Smuzhiyun 	base = brcmstb_ioremap_match(aon_ctrl_dt_ids, 0, NULL);
388*4882a593Smuzhiyun 	if (IS_ERR(base)) {
389*4882a593Smuzhiyun 		pr_err("error mapping AON_CTRL\n");
390*4882a593Smuzhiyun 		goto aon_err;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 	ctrl.aon_ctrl_base = base;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/* AON SRAM registers */
395*4882a593Smuzhiyun 	base = brcmstb_ioremap_match(aon_ctrl_dt_ids, 1, NULL);
396*4882a593Smuzhiyun 	if (IS_ERR(base)) {
397*4882a593Smuzhiyun 		pr_err("error mapping AON_SRAM\n");
398*4882a593Smuzhiyun 		goto sram_err;
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 	ctrl.aon_sram_base = base;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	ctrl.num_memc = 0;
403*4882a593Smuzhiyun 	/* Map MEMC DDR PHY registers */
404*4882a593Smuzhiyun 	for_each_matching_node(dn, ddr_phy_dt_ids) {
405*4882a593Smuzhiyun 		i = ctrl.num_memc;
406*4882a593Smuzhiyun 		if (i >= MAX_NUM_MEMC) {
407*4882a593Smuzhiyun 			pr_warn("Too many MEMCs (max %d)\n", MAX_NUM_MEMC);
408*4882a593Smuzhiyun 			break;
409*4882a593Smuzhiyun 		}
410*4882a593Smuzhiyun 		base = brcmstb_ioremap_node(dn, 0);
411*4882a593Smuzhiyun 		if (IS_ERR(base))
412*4882a593Smuzhiyun 			goto ddr_err;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 		ctrl.memcs[i].ddr_phy_base = base;
415*4882a593Smuzhiyun 		ctrl.num_memc++;
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* MEMC ARB registers */
419*4882a593Smuzhiyun 	base = brcmstb_ioremap_match(arb_dt_ids, 0, NULL);
420*4882a593Smuzhiyun 	if (IS_ERR(base)) {
421*4882a593Smuzhiyun 		pr_err("error mapping MEMC ARB\n");
422*4882a593Smuzhiyun 		goto ddr_err;
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 	ctrl.memcs[0].arb_base = base;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Timer registers */
427*4882a593Smuzhiyun 	base = brcmstb_ioremap_match(timers_ids, 0, NULL);
428*4882a593Smuzhiyun 	if (IS_ERR(base)) {
429*4882a593Smuzhiyun 		pr_err("error mapping timers\n");
430*4882a593Smuzhiyun 		goto tmr_err;
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun 	ctrl.timers_base = base;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/* s3 cold boot aka s5 */
435*4882a593Smuzhiyun 	pm_power_off = brcmstb_pm_s5;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	suspend_set_ops(&brcmstb_pm_ops);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return 0;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun tmr_err:
442*4882a593Smuzhiyun 	iounmap(ctrl.memcs[0].arb_base);
443*4882a593Smuzhiyun ddr_err:
444*4882a593Smuzhiyun 	for (i = 0; i < ctrl.num_memc; i++)
445*4882a593Smuzhiyun 		iounmap(ctrl.memcs[i].ddr_phy_base);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	iounmap(ctrl.aon_sram_base);
448*4882a593Smuzhiyun sram_err:
449*4882a593Smuzhiyun 	iounmap(ctrl.aon_ctrl_base);
450*4882a593Smuzhiyun aon_err:
451*4882a593Smuzhiyun 	return PTR_ERR(base);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun arch_initcall(brcmstb_pm_init);
454