xref: /OK3568_Linux_fs/kernel/drivers/soc/atmel/soc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015 Atmel
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Alexandre Belloni <alexandre.belloni@free-electrons.com
5*4882a593Smuzhiyun  * Boris Brezillon <boris.brezillon@free-electrons.com
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun  * License version 2.  This program is licensed "as is" without any
9*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define pr_fmt(fmt)	"AT91: " fmt
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/sys_soc.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "soc.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define AT91_DBGU_CIDR			0x40
25*4882a593Smuzhiyun #define AT91_DBGU_EXID			0x44
26*4882a593Smuzhiyun #define AT91_CHIPID_CIDR		0x00
27*4882a593Smuzhiyun #define AT91_CHIPID_EXID		0x04
28*4882a593Smuzhiyun #define AT91_CIDR_VERSION(x)		((x) & 0x1f)
29*4882a593Smuzhiyun #define AT91_CIDR_EXT			BIT(31)
30*4882a593Smuzhiyun #define AT91_CIDR_MATCH_MASK		0x7fffffe0
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static const struct at91_soc __initconst socs[] = {
33*4882a593Smuzhiyun #ifdef CONFIG_SOC_AT91RM9200
34*4882a593Smuzhiyun 	AT91_SOC(AT91RM9200_CIDR_MATCH, 0, "at91rm9200 BGA", "at91rm9200"),
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun #ifdef CONFIG_SOC_AT91SAM9
37*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9260_CIDR_MATCH, 0, "at91sam9260", NULL),
38*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9261_CIDR_MATCH, 0, "at91sam9261", NULL),
39*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9263_CIDR_MATCH, 0, "at91sam9263", NULL),
40*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9G20_CIDR_MATCH, 0, "at91sam9g20", NULL),
41*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9RL64_CIDR_MATCH, 0, "at91sam9rl64", NULL),
42*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9G45_CIDR_MATCH, AT91SAM9M11_EXID_MATCH,
43*4882a593Smuzhiyun 		 "at91sam9m11", "at91sam9g45"),
44*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9G45_CIDR_MATCH, AT91SAM9M10_EXID_MATCH,
45*4882a593Smuzhiyun 		 "at91sam9m10", "at91sam9g45"),
46*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9G45_CIDR_MATCH, AT91SAM9G46_EXID_MATCH,
47*4882a593Smuzhiyun 		 "at91sam9g46", "at91sam9g45"),
48*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9G45_CIDR_MATCH, AT91SAM9G45_EXID_MATCH,
49*4882a593Smuzhiyun 		 "at91sam9g45", "at91sam9g45"),
50*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91SAM9G15_EXID_MATCH,
51*4882a593Smuzhiyun 		 "at91sam9g15", "at91sam9x5"),
52*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91SAM9G35_EXID_MATCH,
53*4882a593Smuzhiyun 		 "at91sam9g35", "at91sam9x5"),
54*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91SAM9X35_EXID_MATCH,
55*4882a593Smuzhiyun 		 "at91sam9x35", "at91sam9x5"),
56*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91SAM9G25_EXID_MATCH,
57*4882a593Smuzhiyun 		 "at91sam9g25", "at91sam9x5"),
58*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9X5_CIDR_MATCH, AT91SAM9X25_EXID_MATCH,
59*4882a593Smuzhiyun 		 "at91sam9x25", "at91sam9x5"),
60*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9N12_CIDR_MATCH, AT91SAM9CN12_EXID_MATCH,
61*4882a593Smuzhiyun 		 "at91sam9cn12", "at91sam9n12"),
62*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9N12_CIDR_MATCH, AT91SAM9N12_EXID_MATCH,
63*4882a593Smuzhiyun 		 "at91sam9n12", "at91sam9n12"),
64*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9N12_CIDR_MATCH, AT91SAM9CN11_EXID_MATCH,
65*4882a593Smuzhiyun 		 "at91sam9cn11", "at91sam9n12"),
66*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9XE128_CIDR_MATCH, 0, "at91sam9xe128", "at91sam9xe128"),
67*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9XE256_CIDR_MATCH, 0, "at91sam9xe256", "at91sam9xe256"),
68*4882a593Smuzhiyun 	AT91_SOC(AT91SAM9XE512_CIDR_MATCH, 0, "at91sam9xe512", "at91sam9xe512"),
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun #ifdef CONFIG_SOC_SAM9X60
71*4882a593Smuzhiyun 	AT91_SOC(SAM9X60_CIDR_MATCH, SAM9X60_EXID_MATCH, "sam9x60", "sam9x60"),
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun #ifdef CONFIG_SOC_SAMA5
74*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D21CU_EXID_MATCH,
75*4882a593Smuzhiyun 		 "sama5d21", "sama5d2"),
76*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D22CU_EXID_MATCH,
77*4882a593Smuzhiyun 		 "sama5d22", "sama5d2"),
78*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D225C_D1M_EXID_MATCH,
79*4882a593Smuzhiyun 		 "sama5d225c 16MiB SiP", "sama5d2"),
80*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D23CU_EXID_MATCH,
81*4882a593Smuzhiyun 		 "sama5d23", "sama5d2"),
82*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D24CX_EXID_MATCH,
83*4882a593Smuzhiyun 		 "sama5d24", "sama5d2"),
84*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D24CU_EXID_MATCH,
85*4882a593Smuzhiyun 		 "sama5d24", "sama5d2"),
86*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D26CU_EXID_MATCH,
87*4882a593Smuzhiyun 		 "sama5d26", "sama5d2"),
88*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D27CU_EXID_MATCH,
89*4882a593Smuzhiyun 		 "sama5d27", "sama5d2"),
90*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D27CN_EXID_MATCH,
91*4882a593Smuzhiyun 		 "sama5d27", "sama5d2"),
92*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D27C_D1G_EXID_MATCH,
93*4882a593Smuzhiyun 		 "sama5d27c 128MiB SiP", "sama5d2"),
94*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D27C_D5M_EXID_MATCH,
95*4882a593Smuzhiyun 		 "sama5d27c 64MiB SiP", "sama5d2"),
96*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D27C_LD1G_EXID_MATCH,
97*4882a593Smuzhiyun 		 "sama5d27c 128MiB LPDDR2 SiP", "sama5d2"),
98*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D27C_LD2G_EXID_MATCH,
99*4882a593Smuzhiyun 		 "sama5d27c 256MiB LPDDR2 SiP", "sama5d2"),
100*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D28CU_EXID_MATCH,
101*4882a593Smuzhiyun 		 "sama5d28", "sama5d2"),
102*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D28CN_EXID_MATCH,
103*4882a593Smuzhiyun 		 "sama5d28", "sama5d2"),
104*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D28C_D1G_EXID_MATCH,
105*4882a593Smuzhiyun 		 "sama5d28c 128MiB SiP", "sama5d2"),
106*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D28C_LD1G_EXID_MATCH,
107*4882a593Smuzhiyun 		 "sama5d28c 128MiB LPDDR2 SiP", "sama5d2"),
108*4882a593Smuzhiyun 	AT91_SOC(SAMA5D2_CIDR_MATCH, SAMA5D28C_LD2G_EXID_MATCH,
109*4882a593Smuzhiyun 		 "sama5d28c 256MiB LPDDR2 SiP", "sama5d2"),
110*4882a593Smuzhiyun 	AT91_SOC(SAMA5D3_CIDR_MATCH, SAMA5D31_EXID_MATCH,
111*4882a593Smuzhiyun 		 "sama5d31", "sama5d3"),
112*4882a593Smuzhiyun 	AT91_SOC(SAMA5D3_CIDR_MATCH, SAMA5D33_EXID_MATCH,
113*4882a593Smuzhiyun 		 "sama5d33", "sama5d3"),
114*4882a593Smuzhiyun 	AT91_SOC(SAMA5D3_CIDR_MATCH, SAMA5D34_EXID_MATCH,
115*4882a593Smuzhiyun 		 "sama5d34", "sama5d3"),
116*4882a593Smuzhiyun 	AT91_SOC(SAMA5D3_CIDR_MATCH, SAMA5D35_EXID_MATCH,
117*4882a593Smuzhiyun 		 "sama5d35", "sama5d3"),
118*4882a593Smuzhiyun 	AT91_SOC(SAMA5D3_CIDR_MATCH, SAMA5D36_EXID_MATCH,
119*4882a593Smuzhiyun 		 "sama5d36", "sama5d3"),
120*4882a593Smuzhiyun 	AT91_SOC(SAMA5D4_CIDR_MATCH, SAMA5D41_EXID_MATCH,
121*4882a593Smuzhiyun 		 "sama5d41", "sama5d4"),
122*4882a593Smuzhiyun 	AT91_SOC(SAMA5D4_CIDR_MATCH, SAMA5D42_EXID_MATCH,
123*4882a593Smuzhiyun 		 "sama5d42", "sama5d4"),
124*4882a593Smuzhiyun 	AT91_SOC(SAMA5D4_CIDR_MATCH, SAMA5D43_EXID_MATCH,
125*4882a593Smuzhiyun 		 "sama5d43", "sama5d4"),
126*4882a593Smuzhiyun 	AT91_SOC(SAMA5D4_CIDR_MATCH, SAMA5D44_EXID_MATCH,
127*4882a593Smuzhiyun 		 "sama5d44", "sama5d4"),
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun #ifdef CONFIG_SOC_SAMV7
130*4882a593Smuzhiyun 	AT91_SOC(SAME70Q21_CIDR_MATCH, SAME70Q21_EXID_MATCH,
131*4882a593Smuzhiyun 		 "same70q21", "same7"),
132*4882a593Smuzhiyun 	AT91_SOC(SAME70Q20_CIDR_MATCH, SAME70Q20_EXID_MATCH,
133*4882a593Smuzhiyun 		 "same70q20", "same7"),
134*4882a593Smuzhiyun 	AT91_SOC(SAME70Q19_CIDR_MATCH, SAME70Q19_EXID_MATCH,
135*4882a593Smuzhiyun 		 "same70q19", "same7"),
136*4882a593Smuzhiyun 	AT91_SOC(SAMS70Q21_CIDR_MATCH, SAMS70Q21_EXID_MATCH,
137*4882a593Smuzhiyun 		 "sams70q21", "sams7"),
138*4882a593Smuzhiyun 	AT91_SOC(SAMS70Q20_CIDR_MATCH, SAMS70Q20_EXID_MATCH,
139*4882a593Smuzhiyun 		 "sams70q20", "sams7"),
140*4882a593Smuzhiyun 	AT91_SOC(SAMS70Q19_CIDR_MATCH, SAMS70Q19_EXID_MATCH,
141*4882a593Smuzhiyun 		 "sams70q19", "sams7"),
142*4882a593Smuzhiyun 	AT91_SOC(SAMV71Q21_CIDR_MATCH, SAMV71Q21_EXID_MATCH,
143*4882a593Smuzhiyun 		 "samv71q21", "samv7"),
144*4882a593Smuzhiyun 	AT91_SOC(SAMV71Q20_CIDR_MATCH, SAMV71Q20_EXID_MATCH,
145*4882a593Smuzhiyun 		 "samv71q20", "samv7"),
146*4882a593Smuzhiyun 	AT91_SOC(SAMV71Q19_CIDR_MATCH, SAMV71Q19_EXID_MATCH,
147*4882a593Smuzhiyun 		 "samv71q19", "samv7"),
148*4882a593Smuzhiyun 	AT91_SOC(SAMV70Q20_CIDR_MATCH, SAMV70Q20_EXID_MATCH,
149*4882a593Smuzhiyun 		 "samv70q20", "samv7"),
150*4882a593Smuzhiyun 	AT91_SOC(SAMV70Q19_CIDR_MATCH, SAMV70Q19_EXID_MATCH,
151*4882a593Smuzhiyun 		 "samv70q19", "samv7"),
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun 	{ /* sentinel */ },
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
at91_get_cidr_exid_from_dbgu(u32 * cidr,u32 * exid)156*4882a593Smuzhiyun static int __init at91_get_cidr_exid_from_dbgu(u32 *cidr, u32 *exid)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct device_node *np;
159*4882a593Smuzhiyun 	void __iomem *regs;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "atmel,at91rm9200-dbgu");
162*4882a593Smuzhiyun 	if (!np)
163*4882a593Smuzhiyun 		np = of_find_compatible_node(NULL, NULL,
164*4882a593Smuzhiyun 					     "atmel,at91sam9260-dbgu");
165*4882a593Smuzhiyun 	if (!np)
166*4882a593Smuzhiyun 		return -ENODEV;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	regs = of_iomap(np, 0);
169*4882a593Smuzhiyun 	of_node_put(np);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if (!regs) {
172*4882a593Smuzhiyun 		pr_warn("Could not map DBGU iomem range");
173*4882a593Smuzhiyun 		return -ENXIO;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	*cidr = readl(regs + AT91_DBGU_CIDR);
177*4882a593Smuzhiyun 	*exid = readl(regs + AT91_DBGU_EXID);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	iounmap(regs);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
at91_get_cidr_exid_from_chipid(u32 * cidr,u32 * exid)184*4882a593Smuzhiyun static int __init at91_get_cidr_exid_from_chipid(u32 *cidr, u32 *exid)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct device_node *np;
187*4882a593Smuzhiyun 	void __iomem *regs;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "atmel,sama5d2-chipid");
190*4882a593Smuzhiyun 	if (!np)
191*4882a593Smuzhiyun 		return -ENODEV;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	regs = of_iomap(np, 0);
194*4882a593Smuzhiyun 	of_node_put(np);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (!regs) {
197*4882a593Smuzhiyun 		pr_warn("Could not map DBGU iomem range");
198*4882a593Smuzhiyun 		return -ENXIO;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	*cidr = readl(regs + AT91_CHIPID_CIDR);
202*4882a593Smuzhiyun 	*exid = readl(regs + AT91_CHIPID_EXID);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	iounmap(regs);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
at91_soc_init(const struct at91_soc * socs)209*4882a593Smuzhiyun struct soc_device * __init at91_soc_init(const struct at91_soc *socs)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	struct soc_device_attribute *soc_dev_attr;
212*4882a593Smuzhiyun 	const struct at91_soc *soc;
213*4882a593Smuzhiyun 	struct soc_device *soc_dev;
214*4882a593Smuzhiyun 	u32 cidr, exid;
215*4882a593Smuzhiyun 	int ret;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/*
218*4882a593Smuzhiyun 	 * With SAMA5D2 and later SoCs, CIDR and EXID registers are no more
219*4882a593Smuzhiyun 	 * in the dbgu device but in the chipid device whose purpose is only
220*4882a593Smuzhiyun 	 * to expose these two registers.
221*4882a593Smuzhiyun 	 */
222*4882a593Smuzhiyun 	ret = at91_get_cidr_exid_from_dbgu(&cidr, &exid);
223*4882a593Smuzhiyun 	if (ret)
224*4882a593Smuzhiyun 		ret = at91_get_cidr_exid_from_chipid(&cidr, &exid);
225*4882a593Smuzhiyun 	if (ret) {
226*4882a593Smuzhiyun 		if (ret == -ENODEV)
227*4882a593Smuzhiyun 			pr_warn("Could not find identification node");
228*4882a593Smuzhiyun 		return NULL;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	for (soc = socs; soc->name; soc++) {
232*4882a593Smuzhiyun 		if (soc->cidr_match != (cidr & AT91_CIDR_MATCH_MASK))
233*4882a593Smuzhiyun 			continue;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		if (!(cidr & AT91_CIDR_EXT) || soc->exid_match == exid)
236*4882a593Smuzhiyun 			break;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (!soc->name) {
240*4882a593Smuzhiyun 		pr_warn("Could not find matching SoC description\n");
241*4882a593Smuzhiyun 		return NULL;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
245*4882a593Smuzhiyun 	if (!soc_dev_attr)
246*4882a593Smuzhiyun 		return NULL;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	soc_dev_attr->family = soc->family;
249*4882a593Smuzhiyun 	soc_dev_attr->soc_id = soc->name;
250*4882a593Smuzhiyun 	soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%X",
251*4882a593Smuzhiyun 					   AT91_CIDR_VERSION(cidr));
252*4882a593Smuzhiyun 	soc_dev = soc_device_register(soc_dev_attr);
253*4882a593Smuzhiyun 	if (IS_ERR(soc_dev)) {
254*4882a593Smuzhiyun 		kfree(soc_dev_attr->revision);
255*4882a593Smuzhiyun 		kfree(soc_dev_attr);
256*4882a593Smuzhiyun 		pr_warn("Could not register SoC device\n");
257*4882a593Smuzhiyun 		return NULL;
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (soc->family)
261*4882a593Smuzhiyun 		pr_info("Detected SoC family: %s\n", soc->family);
262*4882a593Smuzhiyun 	pr_info("Detected SoC: %s, revision %X\n", soc->name,
263*4882a593Smuzhiyun 		AT91_CIDR_VERSION(cidr));
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return soc_dev;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const struct of_device_id at91_soc_allowed_list[] __initconst = {
269*4882a593Smuzhiyun 	{ .compatible = "atmel,at91rm9200", },
270*4882a593Smuzhiyun 	{ .compatible = "atmel,at91sam9", },
271*4882a593Smuzhiyun 	{ .compatible = "atmel,sama5", },
272*4882a593Smuzhiyun 	{ .compatible = "atmel,samv7", },
273*4882a593Smuzhiyun 	{ }
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun 
atmel_soc_device_init(void)276*4882a593Smuzhiyun static int __init atmel_soc_device_init(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct device_node *np = of_find_node_by_path("/");
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (!of_match_node(at91_soc_allowed_list, np))
281*4882a593Smuzhiyun 		return 0;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	at91_soc_init(socs);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun subsys_initcall(atmel_soc_device_init);
288