xref: /OK3568_Linux_fs/kernel/drivers/soc/aspeed/aspeed-p2a-ctrl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2019 Google Inc
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
6*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License
7*4882a593Smuzhiyun  * as published by the Free Software Foundation; either version
8*4882a593Smuzhiyun  * 2 of the License, or (at your option) any later version.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Provides a simple driver to control the ASPEED P2A interface which allows
11*4882a593Smuzhiyun  * the host to read and write to various regions of the BMC's memory.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/fs.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
17*4882a593Smuzhiyun #include <linux/miscdevice.h>
18*4882a593Smuzhiyun #include <linux/mm.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/mutex.h>
21*4882a593Smuzhiyun #include <linux/of_address.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/uaccess.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/aspeed-p2a-ctrl.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define DEVICE_NAME	"aspeed-p2a-ctrl"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* SCU2C is a Misc. Control Register. */
33*4882a593Smuzhiyun #define SCU2C 0x2c
34*4882a593Smuzhiyun /* SCU180 is the PCIe Configuration Setting Control Register. */
35*4882a593Smuzhiyun #define SCU180 0x180
36*4882a593Smuzhiyun /* Bit 1 controls the P2A bridge, while bit 0 controls the entire VGA device
37*4882a593Smuzhiyun  * on the PCI bus.
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun #define SCU180_ENP2A BIT(1)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* The ast2400/2500 both have six ranges. */
42*4882a593Smuzhiyun #define P2A_REGION_COUNT 6
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct region {
45*4882a593Smuzhiyun 	u64 min;
46*4882a593Smuzhiyun 	u64 max;
47*4882a593Smuzhiyun 	u32 bit;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct aspeed_p2a_model_data {
51*4882a593Smuzhiyun 	/* min, max, bit */
52*4882a593Smuzhiyun 	struct region regions[P2A_REGION_COUNT];
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct aspeed_p2a_ctrl {
56*4882a593Smuzhiyun 	struct miscdevice miscdev;
57*4882a593Smuzhiyun 	struct regmap *regmap;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	const struct aspeed_p2a_model_data *config;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/* Access to these needs to be locked, held via probe, mapping ioctl,
62*4882a593Smuzhiyun 	 * and release, remove.
63*4882a593Smuzhiyun 	 */
64*4882a593Smuzhiyun 	struct mutex tracking;
65*4882a593Smuzhiyun 	u32 readers;
66*4882a593Smuzhiyun 	u32 readerwriters[P2A_REGION_COUNT];
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	phys_addr_t mem_base;
69*4882a593Smuzhiyun 	resource_size_t mem_size;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun struct aspeed_p2a_user {
73*4882a593Smuzhiyun 	struct file *file;
74*4882a593Smuzhiyun 	struct aspeed_p2a_ctrl *parent;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* The entire memory space is opened for reading once the bridge is
77*4882a593Smuzhiyun 	 * enabled, therefore this needs only to be tracked once per user.
78*4882a593Smuzhiyun 	 * If any user has it open for read, the bridge must stay enabled.
79*4882a593Smuzhiyun 	 */
80*4882a593Smuzhiyun 	u32 read;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* Each entry of the array corresponds to a P2A Region.  If the user
83*4882a593Smuzhiyun 	 * opens for read or readwrite, the reference goes up here.  On
84*4882a593Smuzhiyun 	 * release, this array is walked and references adjusted accordingly.
85*4882a593Smuzhiyun 	 */
86*4882a593Smuzhiyun 	u32 readwrite[P2A_REGION_COUNT];
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
aspeed_p2a_enable_bridge(struct aspeed_p2a_ctrl * p2a_ctrl)89*4882a593Smuzhiyun static void aspeed_p2a_enable_bridge(struct aspeed_p2a_ctrl *p2a_ctrl)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	regmap_update_bits(p2a_ctrl->regmap,
92*4882a593Smuzhiyun 		SCU180, SCU180_ENP2A, SCU180_ENP2A);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
aspeed_p2a_disable_bridge(struct aspeed_p2a_ctrl * p2a_ctrl)95*4882a593Smuzhiyun static void aspeed_p2a_disable_bridge(struct aspeed_p2a_ctrl *p2a_ctrl)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	regmap_update_bits(p2a_ctrl->regmap, SCU180, SCU180_ENP2A, 0);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
aspeed_p2a_mmap(struct file * file,struct vm_area_struct * vma)100*4882a593Smuzhiyun static int aspeed_p2a_mmap(struct file *file, struct vm_area_struct *vma)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	unsigned long vsize;
103*4882a593Smuzhiyun 	pgprot_t prot;
104*4882a593Smuzhiyun 	struct aspeed_p2a_user *priv = file->private_data;
105*4882a593Smuzhiyun 	struct aspeed_p2a_ctrl *ctrl = priv->parent;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (ctrl->mem_base == 0 && ctrl->mem_size == 0)
108*4882a593Smuzhiyun 		return -EINVAL;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	vsize = vma->vm_end - vma->vm_start;
111*4882a593Smuzhiyun 	prot = vma->vm_page_prot;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (vma->vm_pgoff + vma_pages(vma) > ctrl->mem_size >> PAGE_SHIFT)
114*4882a593Smuzhiyun 		return -EINVAL;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* ast2400/2500 AHB accesses are not cache coherent */
117*4882a593Smuzhiyun 	prot = pgprot_noncached(prot);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	if (remap_pfn_range(vma, vma->vm_start,
120*4882a593Smuzhiyun 		(ctrl->mem_base >> PAGE_SHIFT) + vma->vm_pgoff,
121*4882a593Smuzhiyun 		vsize, prot))
122*4882a593Smuzhiyun 		return -EAGAIN;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
aspeed_p2a_region_acquire(struct aspeed_p2a_user * priv,struct aspeed_p2a_ctrl * ctrl,struct aspeed_p2a_ctrl_mapping * map)127*4882a593Smuzhiyun static bool aspeed_p2a_region_acquire(struct aspeed_p2a_user *priv,
128*4882a593Smuzhiyun 		struct aspeed_p2a_ctrl *ctrl,
129*4882a593Smuzhiyun 		struct aspeed_p2a_ctrl_mapping *map)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	int i;
132*4882a593Smuzhiyun 	u64 base, end;
133*4882a593Smuzhiyun 	bool matched = false;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	base = map->addr;
136*4882a593Smuzhiyun 	end = map->addr + (map->length - 1);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* If the value is a legal u32, it will find a match. */
139*4882a593Smuzhiyun 	for (i = 0; i < P2A_REGION_COUNT; i++) {
140*4882a593Smuzhiyun 		const struct region *curr = &ctrl->config->regions[i];
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 		/* If the top of this region is lower than your base, skip it.
143*4882a593Smuzhiyun 		 */
144*4882a593Smuzhiyun 		if (curr->max < base)
145*4882a593Smuzhiyun 			continue;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		/* If the bottom of this region is higher than your end, bail.
148*4882a593Smuzhiyun 		 */
149*4882a593Smuzhiyun 		if (curr->min > end)
150*4882a593Smuzhiyun 			break;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		/* Lock this and update it, therefore it someone else is
153*4882a593Smuzhiyun 		 * closing their file out, this'll preserve the increment.
154*4882a593Smuzhiyun 		 */
155*4882a593Smuzhiyun 		mutex_lock(&ctrl->tracking);
156*4882a593Smuzhiyun 		ctrl->readerwriters[i] += 1;
157*4882a593Smuzhiyun 		mutex_unlock(&ctrl->tracking);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		/* Track with the user, so when they close their file, we can
160*4882a593Smuzhiyun 		 * decrement properly.
161*4882a593Smuzhiyun 		 */
162*4882a593Smuzhiyun 		priv->readwrite[i] += 1;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		/* Enable the region as read-write. */
165*4882a593Smuzhiyun 		regmap_update_bits(ctrl->regmap, SCU2C, curr->bit, 0);
166*4882a593Smuzhiyun 		matched = true;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return matched;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
aspeed_p2a_ioctl(struct file * file,unsigned int cmd,unsigned long data)172*4882a593Smuzhiyun static long aspeed_p2a_ioctl(struct file *file, unsigned int cmd,
173*4882a593Smuzhiyun 		unsigned long data)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct aspeed_p2a_user *priv = file->private_data;
176*4882a593Smuzhiyun 	struct aspeed_p2a_ctrl *ctrl = priv->parent;
177*4882a593Smuzhiyun 	void __user *arg = (void __user *)data;
178*4882a593Smuzhiyun 	struct aspeed_p2a_ctrl_mapping map;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (copy_from_user(&map, arg, sizeof(map)))
181*4882a593Smuzhiyun 		return -EFAULT;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	switch (cmd) {
184*4882a593Smuzhiyun 	case ASPEED_P2A_CTRL_IOCTL_SET_WINDOW:
185*4882a593Smuzhiyun 		/* If they want a region to be read-only, since the entire
186*4882a593Smuzhiyun 		 * region is read-only once enabled, we just need to track this
187*4882a593Smuzhiyun 		 * user wants to read from the bridge, and if it's not enabled.
188*4882a593Smuzhiyun 		 * Enable it.
189*4882a593Smuzhiyun 		 */
190*4882a593Smuzhiyun 		if (map.flags == ASPEED_P2A_CTRL_READ_ONLY) {
191*4882a593Smuzhiyun 			mutex_lock(&ctrl->tracking);
192*4882a593Smuzhiyun 			ctrl->readers += 1;
193*4882a593Smuzhiyun 			mutex_unlock(&ctrl->tracking);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 			/* Track with the user, so when they close their file,
196*4882a593Smuzhiyun 			 * we can decrement properly.
197*4882a593Smuzhiyun 			 */
198*4882a593Smuzhiyun 			priv->read += 1;
199*4882a593Smuzhiyun 		} else if (map.flags == ASPEED_P2A_CTRL_READWRITE) {
200*4882a593Smuzhiyun 			/* If we don't acquire any region return error. */
201*4882a593Smuzhiyun 			if (!aspeed_p2a_region_acquire(priv, ctrl, &map)) {
202*4882a593Smuzhiyun 				return -EINVAL;
203*4882a593Smuzhiyun 			}
204*4882a593Smuzhiyun 		} else {
205*4882a593Smuzhiyun 			/* Invalid map flags. */
206*4882a593Smuzhiyun 			return -EINVAL;
207*4882a593Smuzhiyun 		}
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		aspeed_p2a_enable_bridge(ctrl);
210*4882a593Smuzhiyun 		return 0;
211*4882a593Smuzhiyun 	case ASPEED_P2A_CTRL_IOCTL_GET_MEMORY_CONFIG:
212*4882a593Smuzhiyun 		/* This is a request for the memory-region and corresponding
213*4882a593Smuzhiyun 		 * length that is used by the driver for mmap.
214*4882a593Smuzhiyun 		 */
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		map.flags = 0;
217*4882a593Smuzhiyun 		map.addr = ctrl->mem_base;
218*4882a593Smuzhiyun 		map.length = ctrl->mem_size;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		return copy_to_user(arg, &map, sizeof(map)) ? -EFAULT : 0;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return -EINVAL;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun  * When a user opens this file, we create a structure to track their mappings.
229*4882a593Smuzhiyun  *
230*4882a593Smuzhiyun  * A user can map a region as read-only (bridge enabled), or read-write (bit
231*4882a593Smuzhiyun  * flipped, and bridge enabled).  Either way, this tracking is used, s.t. when
232*4882a593Smuzhiyun  * they release the device references are handled.
233*4882a593Smuzhiyun  *
234*4882a593Smuzhiyun  * The bridge is not enabled until a user calls an ioctl to map a region,
235*4882a593Smuzhiyun  * simply opening the device does not enable it.
236*4882a593Smuzhiyun  */
aspeed_p2a_open(struct inode * inode,struct file * file)237*4882a593Smuzhiyun static int aspeed_p2a_open(struct inode *inode, struct file *file)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct aspeed_p2a_user *priv;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	priv = kmalloc(sizeof(*priv), GFP_KERNEL);
242*4882a593Smuzhiyun 	if (!priv)
243*4882a593Smuzhiyun 		return -ENOMEM;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	priv->file = file;
246*4882a593Smuzhiyun 	priv->read = 0;
247*4882a593Smuzhiyun 	memset(priv->readwrite, 0, sizeof(priv->readwrite));
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* The file's private_data is initialized to the p2a_ctrl. */
250*4882a593Smuzhiyun 	priv->parent = file->private_data;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Set the file's private_data to the user's data. */
253*4882a593Smuzhiyun 	file->private_data = priv;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun  * This will close the users mappings.  It will go through what they had opened
260*4882a593Smuzhiyun  * for readwrite, and decrement those counts.  If at the end, this is the last
261*4882a593Smuzhiyun  * user, it'll close the bridge.
262*4882a593Smuzhiyun  */
aspeed_p2a_release(struct inode * inode,struct file * file)263*4882a593Smuzhiyun static int aspeed_p2a_release(struct inode *inode, struct file *file)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	int i;
266*4882a593Smuzhiyun 	u32 bits = 0;
267*4882a593Smuzhiyun 	bool open_regions = false;
268*4882a593Smuzhiyun 	struct aspeed_p2a_user *priv = file->private_data;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* Lock others from changing these values until everything is updated
271*4882a593Smuzhiyun 	 * in one pass.
272*4882a593Smuzhiyun 	 */
273*4882a593Smuzhiyun 	mutex_lock(&priv->parent->tracking);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	priv->parent->readers -= priv->read;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	for (i = 0; i < P2A_REGION_COUNT; i++) {
278*4882a593Smuzhiyun 		priv->parent->readerwriters[i] -= priv->readwrite[i];
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		if (priv->parent->readerwriters[i] > 0)
281*4882a593Smuzhiyun 			open_regions = true;
282*4882a593Smuzhiyun 		else
283*4882a593Smuzhiyun 			bits |= priv->parent->config->regions[i].bit;
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* Setting a bit to 1 disables the region, so let's just OR with the
287*4882a593Smuzhiyun 	 * above to disable any.
288*4882a593Smuzhiyun 	 */
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* Note, if another user is trying to ioctl, they can't grab tracking,
291*4882a593Smuzhiyun 	 * and therefore can't grab either register mutex.
292*4882a593Smuzhiyun 	 * If another user is trying to close, they can't grab tracking either.
293*4882a593Smuzhiyun 	 */
294*4882a593Smuzhiyun 	regmap_update_bits(priv->parent->regmap, SCU2C, bits, bits);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* If parent->readers is zero and open windows is 0, disable the
297*4882a593Smuzhiyun 	 * bridge.
298*4882a593Smuzhiyun 	 */
299*4882a593Smuzhiyun 	if (!open_regions && priv->parent->readers == 0)
300*4882a593Smuzhiyun 		aspeed_p2a_disable_bridge(priv->parent);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	mutex_unlock(&priv->parent->tracking);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	kfree(priv);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static const struct file_operations aspeed_p2a_ctrl_fops = {
310*4882a593Smuzhiyun 	.owner = THIS_MODULE,
311*4882a593Smuzhiyun 	.mmap = aspeed_p2a_mmap,
312*4882a593Smuzhiyun 	.unlocked_ioctl = aspeed_p2a_ioctl,
313*4882a593Smuzhiyun 	.open = aspeed_p2a_open,
314*4882a593Smuzhiyun 	.release = aspeed_p2a_release,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* The regions are controlled by SCU2C */
aspeed_p2a_disable_all(struct aspeed_p2a_ctrl * p2a_ctrl)318*4882a593Smuzhiyun static void aspeed_p2a_disable_all(struct aspeed_p2a_ctrl *p2a_ctrl)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	int i;
321*4882a593Smuzhiyun 	u32 value = 0;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	for (i = 0; i < P2A_REGION_COUNT; i++)
324*4882a593Smuzhiyun 		value |= p2a_ctrl->config->regions[i].bit;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	regmap_update_bits(p2a_ctrl->regmap, SCU2C, value, value);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* Disable the bridge. */
329*4882a593Smuzhiyun 	aspeed_p2a_disable_bridge(p2a_ctrl);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
aspeed_p2a_ctrl_probe(struct platform_device * pdev)332*4882a593Smuzhiyun static int aspeed_p2a_ctrl_probe(struct platform_device *pdev)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct aspeed_p2a_ctrl *misc_ctrl;
335*4882a593Smuzhiyun 	struct device *dev;
336*4882a593Smuzhiyun 	struct resource resm;
337*4882a593Smuzhiyun 	struct device_node *node;
338*4882a593Smuzhiyun 	int rc = 0;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	dev = &pdev->dev;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	misc_ctrl = devm_kzalloc(dev, sizeof(*misc_ctrl), GFP_KERNEL);
343*4882a593Smuzhiyun 	if (!misc_ctrl)
344*4882a593Smuzhiyun 		return -ENOMEM;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	mutex_init(&misc_ctrl->tracking);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/* optional. */
349*4882a593Smuzhiyun 	node = of_parse_phandle(dev->of_node, "memory-region", 0);
350*4882a593Smuzhiyun 	if (node) {
351*4882a593Smuzhiyun 		rc = of_address_to_resource(node, 0, &resm);
352*4882a593Smuzhiyun 		of_node_put(node);
353*4882a593Smuzhiyun 		if (rc) {
354*4882a593Smuzhiyun 			dev_err(dev, "Couldn't address to resource for reserved memory\n");
355*4882a593Smuzhiyun 			return -ENODEV;
356*4882a593Smuzhiyun 		}
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		misc_ctrl->mem_size = resource_size(&resm);
359*4882a593Smuzhiyun 		misc_ctrl->mem_base = resm.start;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	misc_ctrl->regmap = syscon_node_to_regmap(pdev->dev.parent->of_node);
363*4882a593Smuzhiyun 	if (IS_ERR(misc_ctrl->regmap)) {
364*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get regmap\n");
365*4882a593Smuzhiyun 		return -ENODEV;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	misc_ctrl->config = of_device_get_match_data(dev);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, misc_ctrl);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	aspeed_p2a_disable_all(misc_ctrl);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	misc_ctrl->miscdev.minor = MISC_DYNAMIC_MINOR;
375*4882a593Smuzhiyun 	misc_ctrl->miscdev.name = DEVICE_NAME;
376*4882a593Smuzhiyun 	misc_ctrl->miscdev.fops = &aspeed_p2a_ctrl_fops;
377*4882a593Smuzhiyun 	misc_ctrl->miscdev.parent = dev;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	rc = misc_register(&misc_ctrl->miscdev);
380*4882a593Smuzhiyun 	if (rc)
381*4882a593Smuzhiyun 		dev_err(dev, "Unable to register device\n");
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return rc;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
aspeed_p2a_ctrl_remove(struct platform_device * pdev)386*4882a593Smuzhiyun static int aspeed_p2a_ctrl_remove(struct platform_device *pdev)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct aspeed_p2a_ctrl *p2a_ctrl = dev_get_drvdata(&pdev->dev);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	misc_deregister(&p2a_ctrl->miscdev);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun #define SCU2C_DRAM	BIT(25)
396*4882a593Smuzhiyun #define SCU2C_SPI	BIT(24)
397*4882a593Smuzhiyun #define SCU2C_SOC	BIT(23)
398*4882a593Smuzhiyun #define SCU2C_FLASH	BIT(22)
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const struct aspeed_p2a_model_data ast2400_model_data = {
401*4882a593Smuzhiyun 	.regions = {
402*4882a593Smuzhiyun 		{0x00000000, 0x17FFFFFF, SCU2C_FLASH},
403*4882a593Smuzhiyun 		{0x18000000, 0x1FFFFFFF, SCU2C_SOC},
404*4882a593Smuzhiyun 		{0x20000000, 0x2FFFFFFF, SCU2C_FLASH},
405*4882a593Smuzhiyun 		{0x30000000, 0x3FFFFFFF, SCU2C_SPI},
406*4882a593Smuzhiyun 		{0x40000000, 0x5FFFFFFF, SCU2C_DRAM},
407*4882a593Smuzhiyun 		{0x60000000, 0xFFFFFFFF, SCU2C_SOC},
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const struct aspeed_p2a_model_data ast2500_model_data = {
412*4882a593Smuzhiyun 	.regions = {
413*4882a593Smuzhiyun 		{0x00000000, 0x0FFFFFFF, SCU2C_FLASH},
414*4882a593Smuzhiyun 		{0x10000000, 0x1FFFFFFF, SCU2C_SOC},
415*4882a593Smuzhiyun 		{0x20000000, 0x3FFFFFFF, SCU2C_FLASH},
416*4882a593Smuzhiyun 		{0x40000000, 0x5FFFFFFF, SCU2C_SOC},
417*4882a593Smuzhiyun 		{0x60000000, 0x7FFFFFFF, SCU2C_SPI},
418*4882a593Smuzhiyun 		{0x80000000, 0xFFFFFFFF, SCU2C_DRAM},
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static const struct of_device_id aspeed_p2a_ctrl_match[] = {
423*4882a593Smuzhiyun 	{ .compatible = "aspeed,ast2400-p2a-ctrl",
424*4882a593Smuzhiyun 	  .data = &ast2400_model_data },
425*4882a593Smuzhiyun 	{ .compatible = "aspeed,ast2500-p2a-ctrl",
426*4882a593Smuzhiyun 	  .data = &ast2500_model_data },
427*4882a593Smuzhiyun 	{ },
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static struct platform_driver aspeed_p2a_ctrl_driver = {
431*4882a593Smuzhiyun 	.driver = {
432*4882a593Smuzhiyun 		.name		= DEVICE_NAME,
433*4882a593Smuzhiyun 		.of_match_table = aspeed_p2a_ctrl_match,
434*4882a593Smuzhiyun 	},
435*4882a593Smuzhiyun 	.probe = aspeed_p2a_ctrl_probe,
436*4882a593Smuzhiyun 	.remove = aspeed_p2a_ctrl_remove,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun module_platform_driver(aspeed_p2a_ctrl_driver);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, aspeed_p2a_ctrl_match);
442*4882a593Smuzhiyun MODULE_LICENSE("GPL");
443*4882a593Smuzhiyun MODULE_AUTHOR("Patrick Venture <venture@google.com>");
444*4882a593Smuzhiyun MODULE_DESCRIPTION("Control for aspeed 2400/2500 P2A VGA HOST to BMC mappings");
445