1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2017 BayLibre, SAS
3*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/pm_domain.h>
11*4882a593Smuzhiyun #include <linux/bitfield.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/reset.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* AO Offsets */
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define AO_RTI_GEN_PWR_SLEEP0 (0x3a << 2)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define GEN_PWR_VPU_HDMI BIT(8)
24*4882a593Smuzhiyun #define GEN_PWR_VPU_HDMI_ISO BIT(9)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* HHI Offsets */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define HHI_MEM_PD_REG0 (0x40 << 2)
29*4882a593Smuzhiyun #define HHI_VPU_MEM_PD_REG0 (0x41 << 2)
30*4882a593Smuzhiyun #define HHI_VPU_MEM_PD_REG1 (0x42 << 2)
31*4882a593Smuzhiyun #define HHI_VPU_MEM_PD_REG2 (0x4d << 2)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct meson_gx_pwrc_vpu {
34*4882a593Smuzhiyun struct generic_pm_domain genpd;
35*4882a593Smuzhiyun struct regmap *regmap_ao;
36*4882a593Smuzhiyun struct regmap *regmap_hhi;
37*4882a593Smuzhiyun struct reset_control *rstc;
38*4882a593Smuzhiyun struct clk *vpu_clk;
39*4882a593Smuzhiyun struct clk *vapb_clk;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static inline
genpd_to_pd(struct generic_pm_domain * d)43*4882a593Smuzhiyun struct meson_gx_pwrc_vpu *genpd_to_pd(struct generic_pm_domain *d)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun return container_of(d, struct meson_gx_pwrc_vpu, genpd);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
meson_gx_pwrc_vpu_power_off(struct generic_pm_domain * genpd)48*4882a593Smuzhiyun static int meson_gx_pwrc_vpu_power_off(struct generic_pm_domain *genpd)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct meson_gx_pwrc_vpu *pd = genpd_to_pd(genpd);
51*4882a593Smuzhiyun int i;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun regmap_update_bits(pd->regmap_ao, AO_RTI_GEN_PWR_SLEEP0,
54*4882a593Smuzhiyun GEN_PWR_VPU_HDMI_ISO, GEN_PWR_VPU_HDMI_ISO);
55*4882a593Smuzhiyun udelay(20);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Power Down Memories */
58*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
59*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG0,
60*4882a593Smuzhiyun 0x3 << i, 0x3 << i);
61*4882a593Smuzhiyun udelay(5);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
64*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG1,
65*4882a593Smuzhiyun 0x3 << i, 0x3 << i);
66*4882a593Smuzhiyun udelay(5);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun for (i = 8; i < 16; i++) {
69*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_MEM_PD_REG0,
70*4882a593Smuzhiyun BIT(i), BIT(i));
71*4882a593Smuzhiyun udelay(5);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun udelay(20);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun regmap_update_bits(pd->regmap_ao, AO_RTI_GEN_PWR_SLEEP0,
76*4882a593Smuzhiyun GEN_PWR_VPU_HDMI, GEN_PWR_VPU_HDMI);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun msleep(20);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun clk_disable_unprepare(pd->vpu_clk);
81*4882a593Smuzhiyun clk_disable_unprepare(pd->vapb_clk);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
meson_g12a_pwrc_vpu_power_off(struct generic_pm_domain * genpd)86*4882a593Smuzhiyun static int meson_g12a_pwrc_vpu_power_off(struct generic_pm_domain *genpd)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct meson_gx_pwrc_vpu *pd = genpd_to_pd(genpd);
89*4882a593Smuzhiyun int i;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun regmap_update_bits(pd->regmap_ao, AO_RTI_GEN_PWR_SLEEP0,
92*4882a593Smuzhiyun GEN_PWR_VPU_HDMI_ISO, GEN_PWR_VPU_HDMI_ISO);
93*4882a593Smuzhiyun udelay(20);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Power Down Memories */
96*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
97*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG0,
98*4882a593Smuzhiyun 0x3 << i, 0x3 << i);
99*4882a593Smuzhiyun udelay(5);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
102*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG1,
103*4882a593Smuzhiyun 0x3 << i, 0x3 << i);
104*4882a593Smuzhiyun udelay(5);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
107*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG2,
108*4882a593Smuzhiyun 0x3 << i, 0x3 << i);
109*4882a593Smuzhiyun udelay(5);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun for (i = 8; i < 16; i++) {
112*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_MEM_PD_REG0,
113*4882a593Smuzhiyun BIT(i), BIT(i));
114*4882a593Smuzhiyun udelay(5);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun udelay(20);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun regmap_update_bits(pd->regmap_ao, AO_RTI_GEN_PWR_SLEEP0,
119*4882a593Smuzhiyun GEN_PWR_VPU_HDMI, GEN_PWR_VPU_HDMI);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun msleep(20);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun clk_disable_unprepare(pd->vpu_clk);
124*4882a593Smuzhiyun clk_disable_unprepare(pd->vapb_clk);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
meson_gx_pwrc_vpu_setup_clk(struct meson_gx_pwrc_vpu * pd)129*4882a593Smuzhiyun static int meson_gx_pwrc_vpu_setup_clk(struct meson_gx_pwrc_vpu *pd)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun int ret;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun ret = clk_prepare_enable(pd->vpu_clk);
134*4882a593Smuzhiyun if (ret)
135*4882a593Smuzhiyun return ret;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ret = clk_prepare_enable(pd->vapb_clk);
138*4882a593Smuzhiyun if (ret)
139*4882a593Smuzhiyun clk_disable_unprepare(pd->vpu_clk);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
meson_gx_pwrc_vpu_power_on(struct generic_pm_domain * genpd)144*4882a593Smuzhiyun static int meson_gx_pwrc_vpu_power_on(struct generic_pm_domain *genpd)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun struct meson_gx_pwrc_vpu *pd = genpd_to_pd(genpd);
147*4882a593Smuzhiyun int ret;
148*4882a593Smuzhiyun int i;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun regmap_update_bits(pd->regmap_ao, AO_RTI_GEN_PWR_SLEEP0,
151*4882a593Smuzhiyun GEN_PWR_VPU_HDMI, 0);
152*4882a593Smuzhiyun udelay(20);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Power Up Memories */
155*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
156*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG0,
157*4882a593Smuzhiyun 0x3 << i, 0);
158*4882a593Smuzhiyun udelay(5);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
162*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG1,
163*4882a593Smuzhiyun 0x3 << i, 0);
164*4882a593Smuzhiyun udelay(5);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun for (i = 8; i < 16; i++) {
168*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_MEM_PD_REG0,
169*4882a593Smuzhiyun BIT(i), 0);
170*4882a593Smuzhiyun udelay(5);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun udelay(20);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun ret = reset_control_assert(pd->rstc);
175*4882a593Smuzhiyun if (ret)
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun regmap_update_bits(pd->regmap_ao, AO_RTI_GEN_PWR_SLEEP0,
179*4882a593Smuzhiyun GEN_PWR_VPU_HDMI_ISO, 0);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = reset_control_deassert(pd->rstc);
182*4882a593Smuzhiyun if (ret)
183*4882a593Smuzhiyun return ret;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun ret = meson_gx_pwrc_vpu_setup_clk(pd);
186*4882a593Smuzhiyun if (ret)
187*4882a593Smuzhiyun return ret;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
meson_g12a_pwrc_vpu_power_on(struct generic_pm_domain * genpd)192*4882a593Smuzhiyun static int meson_g12a_pwrc_vpu_power_on(struct generic_pm_domain *genpd)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct meson_gx_pwrc_vpu *pd = genpd_to_pd(genpd);
195*4882a593Smuzhiyun int ret;
196*4882a593Smuzhiyun int i;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun regmap_update_bits(pd->regmap_ao, AO_RTI_GEN_PWR_SLEEP0,
199*4882a593Smuzhiyun GEN_PWR_VPU_HDMI, 0);
200*4882a593Smuzhiyun udelay(20);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Power Up Memories */
203*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
204*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG0,
205*4882a593Smuzhiyun 0x3 << i, 0);
206*4882a593Smuzhiyun udelay(5);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
210*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG1,
211*4882a593Smuzhiyun 0x3 << i, 0);
212*4882a593Smuzhiyun udelay(5);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun for (i = 0; i < 32; i += 2) {
216*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_VPU_MEM_PD_REG2,
217*4882a593Smuzhiyun 0x3 << i, 0);
218*4882a593Smuzhiyun udelay(5);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun for (i = 8; i < 16; i++) {
222*4882a593Smuzhiyun regmap_update_bits(pd->regmap_hhi, HHI_MEM_PD_REG0,
223*4882a593Smuzhiyun BIT(i), 0);
224*4882a593Smuzhiyun udelay(5);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun udelay(20);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun ret = reset_control_assert(pd->rstc);
229*4882a593Smuzhiyun if (ret)
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun regmap_update_bits(pd->regmap_ao, AO_RTI_GEN_PWR_SLEEP0,
233*4882a593Smuzhiyun GEN_PWR_VPU_HDMI_ISO, 0);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun ret = reset_control_deassert(pd->rstc);
236*4882a593Smuzhiyun if (ret)
237*4882a593Smuzhiyun return ret;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ret = meson_gx_pwrc_vpu_setup_clk(pd);
240*4882a593Smuzhiyun if (ret)
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
meson_gx_pwrc_vpu_get_power(struct meson_gx_pwrc_vpu * pd)246*4882a593Smuzhiyun static bool meson_gx_pwrc_vpu_get_power(struct meson_gx_pwrc_vpu *pd)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun u32 reg;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun regmap_read(pd->regmap_ao, AO_RTI_GEN_PWR_SLEEP0, ®);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return (reg & GEN_PWR_VPU_HDMI);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static struct meson_gx_pwrc_vpu vpu_hdmi_pd = {
256*4882a593Smuzhiyun .genpd = {
257*4882a593Smuzhiyun .name = "vpu_hdmi",
258*4882a593Smuzhiyun .power_off = meson_gx_pwrc_vpu_power_off,
259*4882a593Smuzhiyun .power_on = meson_gx_pwrc_vpu_power_on,
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static struct meson_gx_pwrc_vpu vpu_hdmi_pd_g12a = {
264*4882a593Smuzhiyun .genpd = {
265*4882a593Smuzhiyun .name = "vpu_hdmi",
266*4882a593Smuzhiyun .power_off = meson_g12a_pwrc_vpu_power_off,
267*4882a593Smuzhiyun .power_on = meson_g12a_pwrc_vpu_power_on,
268*4882a593Smuzhiyun },
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
meson_gx_pwrc_vpu_probe(struct platform_device * pdev)271*4882a593Smuzhiyun static int meson_gx_pwrc_vpu_probe(struct platform_device *pdev)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun const struct meson_gx_pwrc_vpu *vpu_pd_match;
274*4882a593Smuzhiyun struct regmap *regmap_ao, *regmap_hhi;
275*4882a593Smuzhiyun struct meson_gx_pwrc_vpu *vpu_pd;
276*4882a593Smuzhiyun struct reset_control *rstc;
277*4882a593Smuzhiyun struct clk *vpu_clk;
278*4882a593Smuzhiyun struct clk *vapb_clk;
279*4882a593Smuzhiyun bool powered_off;
280*4882a593Smuzhiyun int ret;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun vpu_pd_match = of_device_get_match_data(&pdev->dev);
283*4882a593Smuzhiyun if (!vpu_pd_match) {
284*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get match data\n");
285*4882a593Smuzhiyun return -ENODEV;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun vpu_pd = devm_kzalloc(&pdev->dev, sizeof(*vpu_pd), GFP_KERNEL);
289*4882a593Smuzhiyun if (!vpu_pd)
290*4882a593Smuzhiyun return -ENOMEM;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun memcpy(vpu_pd, vpu_pd_match, sizeof(*vpu_pd));
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun regmap_ao = syscon_node_to_regmap(of_get_parent(pdev->dev.of_node));
295*4882a593Smuzhiyun if (IS_ERR(regmap_ao)) {
296*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get regmap\n");
297*4882a593Smuzhiyun return PTR_ERR(regmap_ao);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun regmap_hhi = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
301*4882a593Smuzhiyun "amlogic,hhi-sysctrl");
302*4882a593Smuzhiyun if (IS_ERR(regmap_hhi)) {
303*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get HHI regmap\n");
304*4882a593Smuzhiyun return PTR_ERR(regmap_hhi);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun rstc = devm_reset_control_array_get(&pdev->dev, false, false);
308*4882a593Smuzhiyun if (IS_ERR(rstc)) {
309*4882a593Smuzhiyun if (PTR_ERR(rstc) != -EPROBE_DEFER)
310*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get reset lines\n");
311*4882a593Smuzhiyun return PTR_ERR(rstc);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun vpu_clk = devm_clk_get(&pdev->dev, "vpu");
315*4882a593Smuzhiyun if (IS_ERR(vpu_clk)) {
316*4882a593Smuzhiyun dev_err(&pdev->dev, "vpu clock request failed\n");
317*4882a593Smuzhiyun return PTR_ERR(vpu_clk);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun vapb_clk = devm_clk_get(&pdev->dev, "vapb");
321*4882a593Smuzhiyun if (IS_ERR(vapb_clk)) {
322*4882a593Smuzhiyun dev_err(&pdev->dev, "vapb clock request failed\n");
323*4882a593Smuzhiyun return PTR_ERR(vapb_clk);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun vpu_pd->regmap_ao = regmap_ao;
327*4882a593Smuzhiyun vpu_pd->regmap_hhi = regmap_hhi;
328*4882a593Smuzhiyun vpu_pd->rstc = rstc;
329*4882a593Smuzhiyun vpu_pd->vpu_clk = vpu_clk;
330*4882a593Smuzhiyun vpu_pd->vapb_clk = vapb_clk;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun platform_set_drvdata(pdev, vpu_pd);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun powered_off = meson_gx_pwrc_vpu_get_power(vpu_pd);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* If already powered, sync the clock states */
337*4882a593Smuzhiyun if (!powered_off) {
338*4882a593Smuzhiyun ret = meson_gx_pwrc_vpu_setup_clk(vpu_pd);
339*4882a593Smuzhiyun if (ret)
340*4882a593Smuzhiyun return ret;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun vpu_pd->genpd.flags = GENPD_FLAG_ALWAYS_ON;
344*4882a593Smuzhiyun pm_genpd_init(&vpu_pd->genpd, NULL, powered_off);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return of_genpd_add_provider_simple(pdev->dev.of_node,
347*4882a593Smuzhiyun &vpu_pd->genpd);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
meson_gx_pwrc_vpu_shutdown(struct platform_device * pdev)350*4882a593Smuzhiyun static void meson_gx_pwrc_vpu_shutdown(struct platform_device *pdev)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct meson_gx_pwrc_vpu *vpu_pd = platform_get_drvdata(pdev);
353*4882a593Smuzhiyun bool powered_off;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun powered_off = meson_gx_pwrc_vpu_get_power(vpu_pd);
356*4882a593Smuzhiyun if (!powered_off)
357*4882a593Smuzhiyun vpu_pd->genpd.power_off(&vpu_pd->genpd);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static const struct of_device_id meson_gx_pwrc_vpu_match_table[] = {
361*4882a593Smuzhiyun { .compatible = "amlogic,meson-gx-pwrc-vpu", .data = &vpu_hdmi_pd },
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun .compatible = "amlogic,meson-g12a-pwrc-vpu",
364*4882a593Smuzhiyun .data = &vpu_hdmi_pd_g12a
365*4882a593Smuzhiyun },
366*4882a593Smuzhiyun { /* sentinel */ }
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_gx_pwrc_vpu_match_table);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static struct platform_driver meson_gx_pwrc_vpu_driver = {
371*4882a593Smuzhiyun .probe = meson_gx_pwrc_vpu_probe,
372*4882a593Smuzhiyun .shutdown = meson_gx_pwrc_vpu_shutdown,
373*4882a593Smuzhiyun .driver = {
374*4882a593Smuzhiyun .name = "meson_gx_pwrc_vpu",
375*4882a593Smuzhiyun .of_match_table = meson_gx_pwrc_vpu_match_table,
376*4882a593Smuzhiyun },
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun module_platform_driver(meson_gx_pwrc_vpu_driver);
379*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
380