xref: /OK3568_Linux_fs/kernel/drivers/soc/amlogic/meson-clk-measure.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 BayLibre, SAS
4*4882a593Smuzhiyun  * Author: Neil Armstrong <narmstrong@baylibre.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/of_address.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/bitfield.h>
10*4882a593Smuzhiyun #include <linux/seq_file.h>
11*4882a593Smuzhiyun #include <linux/debugfs.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static DEFINE_MUTEX(measure_lock);
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define MSR_CLK_DUTY		0x0
18*4882a593Smuzhiyun #define MSR_CLK_REG0		0x4
19*4882a593Smuzhiyun #define MSR_CLK_REG1		0x8
20*4882a593Smuzhiyun #define MSR_CLK_REG2		0xc
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define MSR_DURATION		GENMASK(15, 0)
23*4882a593Smuzhiyun #define MSR_ENABLE		BIT(16)
24*4882a593Smuzhiyun #define MSR_CONT		BIT(17) /* continuous measurement */
25*4882a593Smuzhiyun #define MSR_INTR		BIT(18) /* interrupts */
26*4882a593Smuzhiyun #define MSR_RUN			BIT(19)
27*4882a593Smuzhiyun #define MSR_CLK_SRC		GENMASK(26, 20)
28*4882a593Smuzhiyun #define MSR_BUSY		BIT(31)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define MSR_VAL_MASK		GENMASK(15, 0)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define DIV_MIN			32
33*4882a593Smuzhiyun #define DIV_STEP		32
34*4882a593Smuzhiyun #define DIV_MAX			640
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define CLK_MSR_MAX		128
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct meson_msr_id {
39*4882a593Smuzhiyun 	struct meson_msr *priv;
40*4882a593Smuzhiyun 	unsigned int id;
41*4882a593Smuzhiyun 	const char *name;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct meson_msr {
45*4882a593Smuzhiyun 	struct regmap *regmap;
46*4882a593Smuzhiyun 	struct meson_msr_id msr_table[CLK_MSR_MAX];
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define CLK_MSR_ID(__id, __name) \
50*4882a593Smuzhiyun 	[__id] = {.id = __id, .name = __name,}
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static struct meson_msr_id clk_msr_m8[CLK_MSR_MAX] = {
53*4882a593Smuzhiyun 	CLK_MSR_ID(0, "ring_osc_out_ee0"),
54*4882a593Smuzhiyun 	CLK_MSR_ID(1, "ring_osc_out_ee1"),
55*4882a593Smuzhiyun 	CLK_MSR_ID(2, "ring_osc_out_ee2"),
56*4882a593Smuzhiyun 	CLK_MSR_ID(3, "a9_ring_osck"),
57*4882a593Smuzhiyun 	CLK_MSR_ID(6, "vid_pll"),
58*4882a593Smuzhiyun 	CLK_MSR_ID(7, "clk81"),
59*4882a593Smuzhiyun 	CLK_MSR_ID(8, "encp"),
60*4882a593Smuzhiyun 	CLK_MSR_ID(9, "encl"),
61*4882a593Smuzhiyun 	CLK_MSR_ID(11, "eth_rmii"),
62*4882a593Smuzhiyun 	CLK_MSR_ID(13, "amclk"),
63*4882a593Smuzhiyun 	CLK_MSR_ID(14, "fec_clk_0"),
64*4882a593Smuzhiyun 	CLK_MSR_ID(15, "fec_clk_1"),
65*4882a593Smuzhiyun 	CLK_MSR_ID(16, "fec_clk_2"),
66*4882a593Smuzhiyun 	CLK_MSR_ID(18, "a9_clk_div16"),
67*4882a593Smuzhiyun 	CLK_MSR_ID(19, "hdmi_sys"),
68*4882a593Smuzhiyun 	CLK_MSR_ID(20, "rtc_osc_clk_out"),
69*4882a593Smuzhiyun 	CLK_MSR_ID(21, "i2s_clk_in_src0"),
70*4882a593Smuzhiyun 	CLK_MSR_ID(22, "clk_rmii_from_pad"),
71*4882a593Smuzhiyun 	CLK_MSR_ID(23, "hdmi_ch0_tmds"),
72*4882a593Smuzhiyun 	CLK_MSR_ID(24, "lvds_fifo"),
73*4882a593Smuzhiyun 	CLK_MSR_ID(26, "sc_clk_int"),
74*4882a593Smuzhiyun 	CLK_MSR_ID(28, "sar_adc"),
75*4882a593Smuzhiyun 	CLK_MSR_ID(30, "mpll_clk_test_out"),
76*4882a593Smuzhiyun 	CLK_MSR_ID(31, "audac_clkpi"),
77*4882a593Smuzhiyun 	CLK_MSR_ID(32, "vdac"),
78*4882a593Smuzhiyun 	CLK_MSR_ID(33, "sdhc_rx"),
79*4882a593Smuzhiyun 	CLK_MSR_ID(34, "sdhc_sd"),
80*4882a593Smuzhiyun 	CLK_MSR_ID(35, "mali"),
81*4882a593Smuzhiyun 	CLK_MSR_ID(36, "hdmi_tx_pixel"),
82*4882a593Smuzhiyun 	CLK_MSR_ID(38, "vdin_meas"),
83*4882a593Smuzhiyun 	CLK_MSR_ID(39, "pcm_sclk"),
84*4882a593Smuzhiyun 	CLK_MSR_ID(40, "pcm_mclk"),
85*4882a593Smuzhiyun 	CLK_MSR_ID(41, "eth_rx_tx"),
86*4882a593Smuzhiyun 	CLK_MSR_ID(42, "pwm_d"),
87*4882a593Smuzhiyun 	CLK_MSR_ID(43, "pwm_c"),
88*4882a593Smuzhiyun 	CLK_MSR_ID(44, "pwm_b"),
89*4882a593Smuzhiyun 	CLK_MSR_ID(45, "pwm_a"),
90*4882a593Smuzhiyun 	CLK_MSR_ID(46, "pcm2_sclk"),
91*4882a593Smuzhiyun 	CLK_MSR_ID(47, "ddr_dpll_pt"),
92*4882a593Smuzhiyun 	CLK_MSR_ID(48, "pwm_f"),
93*4882a593Smuzhiyun 	CLK_MSR_ID(49, "pwm_e"),
94*4882a593Smuzhiyun 	CLK_MSR_ID(59, "hcodec"),
95*4882a593Smuzhiyun 	CLK_MSR_ID(60, "usb_32k_alt"),
96*4882a593Smuzhiyun 	CLK_MSR_ID(61, "gpio"),
97*4882a593Smuzhiyun 	CLK_MSR_ID(62, "vid2_pll"),
98*4882a593Smuzhiyun 	CLK_MSR_ID(63, "mipi_csi_cfg"),
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static struct meson_msr_id clk_msr_gx[CLK_MSR_MAX] = {
102*4882a593Smuzhiyun 	CLK_MSR_ID(0, "ring_osc_out_ee_0"),
103*4882a593Smuzhiyun 	CLK_MSR_ID(1, "ring_osc_out_ee_1"),
104*4882a593Smuzhiyun 	CLK_MSR_ID(2, "ring_osc_out_ee_2"),
105*4882a593Smuzhiyun 	CLK_MSR_ID(3, "a53_ring_osc"),
106*4882a593Smuzhiyun 	CLK_MSR_ID(4, "gp0_pll"),
107*4882a593Smuzhiyun 	CLK_MSR_ID(6, "enci"),
108*4882a593Smuzhiyun 	CLK_MSR_ID(7, "clk81"),
109*4882a593Smuzhiyun 	CLK_MSR_ID(8, "encp"),
110*4882a593Smuzhiyun 	CLK_MSR_ID(9, "encl"),
111*4882a593Smuzhiyun 	CLK_MSR_ID(10, "vdac"),
112*4882a593Smuzhiyun 	CLK_MSR_ID(11, "rgmii_tx"),
113*4882a593Smuzhiyun 	CLK_MSR_ID(12, "pdm"),
114*4882a593Smuzhiyun 	CLK_MSR_ID(13, "amclk"),
115*4882a593Smuzhiyun 	CLK_MSR_ID(14, "fec_0"),
116*4882a593Smuzhiyun 	CLK_MSR_ID(15, "fec_1"),
117*4882a593Smuzhiyun 	CLK_MSR_ID(16, "fec_2"),
118*4882a593Smuzhiyun 	CLK_MSR_ID(17, "sys_pll_div16"),
119*4882a593Smuzhiyun 	CLK_MSR_ID(18, "sys_cpu_div16"),
120*4882a593Smuzhiyun 	CLK_MSR_ID(19, "hdmitx_sys"),
121*4882a593Smuzhiyun 	CLK_MSR_ID(20, "rtc_osc_out"),
122*4882a593Smuzhiyun 	CLK_MSR_ID(21, "i2s_in_src0"),
123*4882a593Smuzhiyun 	CLK_MSR_ID(22, "eth_phy_ref"),
124*4882a593Smuzhiyun 	CLK_MSR_ID(23, "hdmi_todig"),
125*4882a593Smuzhiyun 	CLK_MSR_ID(26, "sc_int"),
126*4882a593Smuzhiyun 	CLK_MSR_ID(28, "sar_adc"),
127*4882a593Smuzhiyun 	CLK_MSR_ID(31, "mpll_test_out"),
128*4882a593Smuzhiyun 	CLK_MSR_ID(32, "vdec"),
129*4882a593Smuzhiyun 	CLK_MSR_ID(35, "mali"),
130*4882a593Smuzhiyun 	CLK_MSR_ID(36, "hdmi_tx_pixel"),
131*4882a593Smuzhiyun 	CLK_MSR_ID(37, "i958"),
132*4882a593Smuzhiyun 	CLK_MSR_ID(38, "vdin_meas"),
133*4882a593Smuzhiyun 	CLK_MSR_ID(39, "pcm_sclk"),
134*4882a593Smuzhiyun 	CLK_MSR_ID(40, "pcm_mclk"),
135*4882a593Smuzhiyun 	CLK_MSR_ID(41, "eth_rx_or_rmii"),
136*4882a593Smuzhiyun 	CLK_MSR_ID(42, "mp0_out"),
137*4882a593Smuzhiyun 	CLK_MSR_ID(43, "fclk_div5"),
138*4882a593Smuzhiyun 	CLK_MSR_ID(44, "pwm_b"),
139*4882a593Smuzhiyun 	CLK_MSR_ID(45, "pwm_a"),
140*4882a593Smuzhiyun 	CLK_MSR_ID(46, "vpu"),
141*4882a593Smuzhiyun 	CLK_MSR_ID(47, "ddr_dpll_pt"),
142*4882a593Smuzhiyun 	CLK_MSR_ID(48, "mp1_out"),
143*4882a593Smuzhiyun 	CLK_MSR_ID(49, "mp2_out"),
144*4882a593Smuzhiyun 	CLK_MSR_ID(50, "mp3_out"),
145*4882a593Smuzhiyun 	CLK_MSR_ID(51, "nand_core"),
146*4882a593Smuzhiyun 	CLK_MSR_ID(52, "sd_emmc_b"),
147*4882a593Smuzhiyun 	CLK_MSR_ID(53, "sd_emmc_a"),
148*4882a593Smuzhiyun 	CLK_MSR_ID(55, "vid_pll_div_out"),
149*4882a593Smuzhiyun 	CLK_MSR_ID(56, "cci"),
150*4882a593Smuzhiyun 	CLK_MSR_ID(57, "wave420l_c"),
151*4882a593Smuzhiyun 	CLK_MSR_ID(58, "wave420l_b"),
152*4882a593Smuzhiyun 	CLK_MSR_ID(59, "hcodec"),
153*4882a593Smuzhiyun 	CLK_MSR_ID(60, "alt_32k"),
154*4882a593Smuzhiyun 	CLK_MSR_ID(61, "gpio_msr"),
155*4882a593Smuzhiyun 	CLK_MSR_ID(62, "hevc"),
156*4882a593Smuzhiyun 	CLK_MSR_ID(66, "vid_lock"),
157*4882a593Smuzhiyun 	CLK_MSR_ID(70, "pwm_f"),
158*4882a593Smuzhiyun 	CLK_MSR_ID(71, "pwm_e"),
159*4882a593Smuzhiyun 	CLK_MSR_ID(72, "pwm_d"),
160*4882a593Smuzhiyun 	CLK_MSR_ID(73, "pwm_c"),
161*4882a593Smuzhiyun 	CLK_MSR_ID(75, "aoclkx2_int"),
162*4882a593Smuzhiyun 	CLK_MSR_ID(76, "aoclk_int"),
163*4882a593Smuzhiyun 	CLK_MSR_ID(77, "rng_ring_osc_0"),
164*4882a593Smuzhiyun 	CLK_MSR_ID(78, "rng_ring_osc_1"),
165*4882a593Smuzhiyun 	CLK_MSR_ID(79, "rng_ring_osc_2"),
166*4882a593Smuzhiyun 	CLK_MSR_ID(80, "rng_ring_osc_3"),
167*4882a593Smuzhiyun 	CLK_MSR_ID(81, "vapb"),
168*4882a593Smuzhiyun 	CLK_MSR_ID(82, "ge2d"),
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static struct meson_msr_id clk_msr_axg[CLK_MSR_MAX] = {
172*4882a593Smuzhiyun 	CLK_MSR_ID(0, "ring_osc_out_ee_0"),
173*4882a593Smuzhiyun 	CLK_MSR_ID(1, "ring_osc_out_ee_1"),
174*4882a593Smuzhiyun 	CLK_MSR_ID(2, "ring_osc_out_ee_2"),
175*4882a593Smuzhiyun 	CLK_MSR_ID(3, "a53_ring_osc"),
176*4882a593Smuzhiyun 	CLK_MSR_ID(4, "gp0_pll"),
177*4882a593Smuzhiyun 	CLK_MSR_ID(5, "gp1_pll"),
178*4882a593Smuzhiyun 	CLK_MSR_ID(7, "clk81"),
179*4882a593Smuzhiyun 	CLK_MSR_ID(9, "encl"),
180*4882a593Smuzhiyun 	CLK_MSR_ID(17, "sys_pll_div16"),
181*4882a593Smuzhiyun 	CLK_MSR_ID(18, "sys_cpu_div16"),
182*4882a593Smuzhiyun 	CLK_MSR_ID(20, "rtc_osc_out"),
183*4882a593Smuzhiyun 	CLK_MSR_ID(23, "mmc_clk"),
184*4882a593Smuzhiyun 	CLK_MSR_ID(28, "sar_adc"),
185*4882a593Smuzhiyun 	CLK_MSR_ID(31, "mpll_test_out"),
186*4882a593Smuzhiyun 	CLK_MSR_ID(40, "mod_eth_tx_clk"),
187*4882a593Smuzhiyun 	CLK_MSR_ID(41, "mod_eth_rx_clk_rmii"),
188*4882a593Smuzhiyun 	CLK_MSR_ID(42, "mp0_out"),
189*4882a593Smuzhiyun 	CLK_MSR_ID(43, "fclk_div5"),
190*4882a593Smuzhiyun 	CLK_MSR_ID(44, "pwm_b"),
191*4882a593Smuzhiyun 	CLK_MSR_ID(45, "pwm_a"),
192*4882a593Smuzhiyun 	CLK_MSR_ID(46, "vpu"),
193*4882a593Smuzhiyun 	CLK_MSR_ID(47, "ddr_dpll_pt"),
194*4882a593Smuzhiyun 	CLK_MSR_ID(48, "mp1_out"),
195*4882a593Smuzhiyun 	CLK_MSR_ID(49, "mp2_out"),
196*4882a593Smuzhiyun 	CLK_MSR_ID(50, "mp3_out"),
197*4882a593Smuzhiyun 	CLK_MSR_ID(51, "sd_emmm_c"),
198*4882a593Smuzhiyun 	CLK_MSR_ID(52, "sd_emmc_b"),
199*4882a593Smuzhiyun 	CLK_MSR_ID(61, "gpio_msr"),
200*4882a593Smuzhiyun 	CLK_MSR_ID(66, "audio_slv_lrclk_c"),
201*4882a593Smuzhiyun 	CLK_MSR_ID(67, "audio_slv_lrclk_b"),
202*4882a593Smuzhiyun 	CLK_MSR_ID(68, "audio_slv_lrclk_a"),
203*4882a593Smuzhiyun 	CLK_MSR_ID(69, "audio_slv_sclk_c"),
204*4882a593Smuzhiyun 	CLK_MSR_ID(70, "audio_slv_sclk_b"),
205*4882a593Smuzhiyun 	CLK_MSR_ID(71, "audio_slv_sclk_a"),
206*4882a593Smuzhiyun 	CLK_MSR_ID(72, "pwm_d"),
207*4882a593Smuzhiyun 	CLK_MSR_ID(73, "pwm_c"),
208*4882a593Smuzhiyun 	CLK_MSR_ID(74, "wifi_beacon"),
209*4882a593Smuzhiyun 	CLK_MSR_ID(75, "tdmin_lb_lrcl"),
210*4882a593Smuzhiyun 	CLK_MSR_ID(76, "tdmin_lb_sclk"),
211*4882a593Smuzhiyun 	CLK_MSR_ID(77, "rng_ring_osc_0"),
212*4882a593Smuzhiyun 	CLK_MSR_ID(78, "rng_ring_osc_1"),
213*4882a593Smuzhiyun 	CLK_MSR_ID(79, "rng_ring_osc_2"),
214*4882a593Smuzhiyun 	CLK_MSR_ID(80, "rng_ring_osc_3"),
215*4882a593Smuzhiyun 	CLK_MSR_ID(81, "vapb"),
216*4882a593Smuzhiyun 	CLK_MSR_ID(82, "ge2d"),
217*4882a593Smuzhiyun 	CLK_MSR_ID(84, "audio_resample"),
218*4882a593Smuzhiyun 	CLK_MSR_ID(85, "audio_pdm_sys"),
219*4882a593Smuzhiyun 	CLK_MSR_ID(86, "audio_spdifout"),
220*4882a593Smuzhiyun 	CLK_MSR_ID(87, "audio_spdifin"),
221*4882a593Smuzhiyun 	CLK_MSR_ID(88, "audio_lrclk_f"),
222*4882a593Smuzhiyun 	CLK_MSR_ID(89, "audio_lrclk_e"),
223*4882a593Smuzhiyun 	CLK_MSR_ID(90, "audio_lrclk_d"),
224*4882a593Smuzhiyun 	CLK_MSR_ID(91, "audio_lrclk_c"),
225*4882a593Smuzhiyun 	CLK_MSR_ID(92, "audio_lrclk_b"),
226*4882a593Smuzhiyun 	CLK_MSR_ID(93, "audio_lrclk_a"),
227*4882a593Smuzhiyun 	CLK_MSR_ID(94, "audio_sclk_f"),
228*4882a593Smuzhiyun 	CLK_MSR_ID(95, "audio_sclk_e"),
229*4882a593Smuzhiyun 	CLK_MSR_ID(96, "audio_sclk_d"),
230*4882a593Smuzhiyun 	CLK_MSR_ID(97, "audio_sclk_c"),
231*4882a593Smuzhiyun 	CLK_MSR_ID(98, "audio_sclk_b"),
232*4882a593Smuzhiyun 	CLK_MSR_ID(99, "audio_sclk_a"),
233*4882a593Smuzhiyun 	CLK_MSR_ID(100, "audio_mclk_f"),
234*4882a593Smuzhiyun 	CLK_MSR_ID(101, "audio_mclk_e"),
235*4882a593Smuzhiyun 	CLK_MSR_ID(102, "audio_mclk_d"),
236*4882a593Smuzhiyun 	CLK_MSR_ID(103, "audio_mclk_c"),
237*4882a593Smuzhiyun 	CLK_MSR_ID(104, "audio_mclk_b"),
238*4882a593Smuzhiyun 	CLK_MSR_ID(105, "audio_mclk_a"),
239*4882a593Smuzhiyun 	CLK_MSR_ID(106, "pcie_refclk_n"),
240*4882a593Smuzhiyun 	CLK_MSR_ID(107, "pcie_refclk_p"),
241*4882a593Smuzhiyun 	CLK_MSR_ID(108, "audio_locker_out"),
242*4882a593Smuzhiyun 	CLK_MSR_ID(109, "audio_locker_in"),
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static struct meson_msr_id clk_msr_g12a[CLK_MSR_MAX] = {
246*4882a593Smuzhiyun 	CLK_MSR_ID(0, "ring_osc_out_ee_0"),
247*4882a593Smuzhiyun 	CLK_MSR_ID(1, "ring_osc_out_ee_1"),
248*4882a593Smuzhiyun 	CLK_MSR_ID(2, "ring_osc_out_ee_2"),
249*4882a593Smuzhiyun 	CLK_MSR_ID(3, "sys_cpu_ring_osc"),
250*4882a593Smuzhiyun 	CLK_MSR_ID(4, "gp0_pll"),
251*4882a593Smuzhiyun 	CLK_MSR_ID(6, "enci"),
252*4882a593Smuzhiyun 	CLK_MSR_ID(7, "clk81"),
253*4882a593Smuzhiyun 	CLK_MSR_ID(8, "encp"),
254*4882a593Smuzhiyun 	CLK_MSR_ID(9, "encl"),
255*4882a593Smuzhiyun 	CLK_MSR_ID(10, "vdac"),
256*4882a593Smuzhiyun 	CLK_MSR_ID(11, "eth_tx"),
257*4882a593Smuzhiyun 	CLK_MSR_ID(12, "hifi_pll"),
258*4882a593Smuzhiyun 	CLK_MSR_ID(13, "mod_tcon"),
259*4882a593Smuzhiyun 	CLK_MSR_ID(14, "fec_0"),
260*4882a593Smuzhiyun 	CLK_MSR_ID(15, "fec_1"),
261*4882a593Smuzhiyun 	CLK_MSR_ID(16, "fec_2"),
262*4882a593Smuzhiyun 	CLK_MSR_ID(17, "sys_pll_div16"),
263*4882a593Smuzhiyun 	CLK_MSR_ID(18, "sys_cpu_div16"),
264*4882a593Smuzhiyun 	CLK_MSR_ID(19, "lcd_an_ph2"),
265*4882a593Smuzhiyun 	CLK_MSR_ID(20, "rtc_osc_out"),
266*4882a593Smuzhiyun 	CLK_MSR_ID(21, "lcd_an_ph3"),
267*4882a593Smuzhiyun 	CLK_MSR_ID(22, "eth_phy_ref"),
268*4882a593Smuzhiyun 	CLK_MSR_ID(23, "mpll_50m"),
269*4882a593Smuzhiyun 	CLK_MSR_ID(24, "eth_125m"),
270*4882a593Smuzhiyun 	CLK_MSR_ID(25, "eth_rmii"),
271*4882a593Smuzhiyun 	CLK_MSR_ID(26, "sc_int"),
272*4882a593Smuzhiyun 	CLK_MSR_ID(27, "in_mac"),
273*4882a593Smuzhiyun 	CLK_MSR_ID(28, "sar_adc"),
274*4882a593Smuzhiyun 	CLK_MSR_ID(29, "pcie_inp"),
275*4882a593Smuzhiyun 	CLK_MSR_ID(30, "pcie_inn"),
276*4882a593Smuzhiyun 	CLK_MSR_ID(31, "mpll_test_out"),
277*4882a593Smuzhiyun 	CLK_MSR_ID(32, "vdec"),
278*4882a593Smuzhiyun 	CLK_MSR_ID(33, "sys_cpu_ring_osc_1"),
279*4882a593Smuzhiyun 	CLK_MSR_ID(34, "eth_mpll_50m"),
280*4882a593Smuzhiyun 	CLK_MSR_ID(35, "mali"),
281*4882a593Smuzhiyun 	CLK_MSR_ID(36, "hdmi_tx_pixel"),
282*4882a593Smuzhiyun 	CLK_MSR_ID(37, "cdac"),
283*4882a593Smuzhiyun 	CLK_MSR_ID(38, "vdin_meas"),
284*4882a593Smuzhiyun 	CLK_MSR_ID(39, "bt656"),
285*4882a593Smuzhiyun 	CLK_MSR_ID(41, "eth_rx_or_rmii"),
286*4882a593Smuzhiyun 	CLK_MSR_ID(42, "mp0_out"),
287*4882a593Smuzhiyun 	CLK_MSR_ID(43, "fclk_div5"),
288*4882a593Smuzhiyun 	CLK_MSR_ID(44, "pwm_b"),
289*4882a593Smuzhiyun 	CLK_MSR_ID(45, "pwm_a"),
290*4882a593Smuzhiyun 	CLK_MSR_ID(46, "vpu"),
291*4882a593Smuzhiyun 	CLK_MSR_ID(47, "ddr_dpll_pt"),
292*4882a593Smuzhiyun 	CLK_MSR_ID(48, "mp1_out"),
293*4882a593Smuzhiyun 	CLK_MSR_ID(49, "mp2_out"),
294*4882a593Smuzhiyun 	CLK_MSR_ID(50, "mp3_out"),
295*4882a593Smuzhiyun 	CLK_MSR_ID(51, "sd_emmc_c"),
296*4882a593Smuzhiyun 	CLK_MSR_ID(52, "sd_emmc_b"),
297*4882a593Smuzhiyun 	CLK_MSR_ID(53, "sd_emmc_a"),
298*4882a593Smuzhiyun 	CLK_MSR_ID(54, "vpu_clkc"),
299*4882a593Smuzhiyun 	CLK_MSR_ID(55, "vid_pll_div_out"),
300*4882a593Smuzhiyun 	CLK_MSR_ID(56, "wave420l_a"),
301*4882a593Smuzhiyun 	CLK_MSR_ID(57, "wave420l_c"),
302*4882a593Smuzhiyun 	CLK_MSR_ID(58, "wave420l_b"),
303*4882a593Smuzhiyun 	CLK_MSR_ID(59, "hcodec"),
304*4882a593Smuzhiyun 	CLK_MSR_ID(61, "gpio_msr"),
305*4882a593Smuzhiyun 	CLK_MSR_ID(62, "hevcb"),
306*4882a593Smuzhiyun 	CLK_MSR_ID(63, "dsi_meas"),
307*4882a593Smuzhiyun 	CLK_MSR_ID(64, "spicc_1"),
308*4882a593Smuzhiyun 	CLK_MSR_ID(65, "spicc_0"),
309*4882a593Smuzhiyun 	CLK_MSR_ID(66, "vid_lock"),
310*4882a593Smuzhiyun 	CLK_MSR_ID(67, "dsi_phy"),
311*4882a593Smuzhiyun 	CLK_MSR_ID(68, "hdcp22_esm"),
312*4882a593Smuzhiyun 	CLK_MSR_ID(69, "hdcp22_skp"),
313*4882a593Smuzhiyun 	CLK_MSR_ID(70, "pwm_f"),
314*4882a593Smuzhiyun 	CLK_MSR_ID(71, "pwm_e"),
315*4882a593Smuzhiyun 	CLK_MSR_ID(72, "pwm_d"),
316*4882a593Smuzhiyun 	CLK_MSR_ID(73, "pwm_c"),
317*4882a593Smuzhiyun 	CLK_MSR_ID(75, "hevcf"),
318*4882a593Smuzhiyun 	CLK_MSR_ID(77, "rng_ring_osc_0"),
319*4882a593Smuzhiyun 	CLK_MSR_ID(78, "rng_ring_osc_1"),
320*4882a593Smuzhiyun 	CLK_MSR_ID(79, "rng_ring_osc_2"),
321*4882a593Smuzhiyun 	CLK_MSR_ID(80, "rng_ring_osc_3"),
322*4882a593Smuzhiyun 	CLK_MSR_ID(81, "vapb"),
323*4882a593Smuzhiyun 	CLK_MSR_ID(82, "ge2d"),
324*4882a593Smuzhiyun 	CLK_MSR_ID(83, "co_rx"),
325*4882a593Smuzhiyun 	CLK_MSR_ID(84, "co_tx"),
326*4882a593Smuzhiyun 	CLK_MSR_ID(89, "hdmi_todig"),
327*4882a593Smuzhiyun 	CLK_MSR_ID(90, "hdmitx_sys"),
328*4882a593Smuzhiyun 	CLK_MSR_ID(91, "sys_cpub_div16"),
329*4882a593Smuzhiyun 	CLK_MSR_ID(92, "sys_pll_cpub_div16"),
330*4882a593Smuzhiyun 	CLK_MSR_ID(94, "eth_phy_rx"),
331*4882a593Smuzhiyun 	CLK_MSR_ID(95, "eth_phy_pll"),
332*4882a593Smuzhiyun 	CLK_MSR_ID(96, "vpu_b"),
333*4882a593Smuzhiyun 	CLK_MSR_ID(97, "cpu_b_tmp"),
334*4882a593Smuzhiyun 	CLK_MSR_ID(98, "ts"),
335*4882a593Smuzhiyun 	CLK_MSR_ID(99, "ring_osc_out_ee_3"),
336*4882a593Smuzhiyun 	CLK_MSR_ID(100, "ring_osc_out_ee_4"),
337*4882a593Smuzhiyun 	CLK_MSR_ID(101, "ring_osc_out_ee_5"),
338*4882a593Smuzhiyun 	CLK_MSR_ID(102, "ring_osc_out_ee_6"),
339*4882a593Smuzhiyun 	CLK_MSR_ID(103, "ring_osc_out_ee_7"),
340*4882a593Smuzhiyun 	CLK_MSR_ID(104, "ring_osc_out_ee_8"),
341*4882a593Smuzhiyun 	CLK_MSR_ID(105, "ring_osc_out_ee_9"),
342*4882a593Smuzhiyun 	CLK_MSR_ID(106, "ephy_test"),
343*4882a593Smuzhiyun 	CLK_MSR_ID(107, "au_dac_g128x"),
344*4882a593Smuzhiyun 	CLK_MSR_ID(108, "audio_locker_out"),
345*4882a593Smuzhiyun 	CLK_MSR_ID(109, "audio_locker_in"),
346*4882a593Smuzhiyun 	CLK_MSR_ID(110, "audio_tdmout_c_sclk"),
347*4882a593Smuzhiyun 	CLK_MSR_ID(111, "audio_tdmout_b_sclk"),
348*4882a593Smuzhiyun 	CLK_MSR_ID(112, "audio_tdmout_a_sclk"),
349*4882a593Smuzhiyun 	CLK_MSR_ID(113, "audio_tdmin_lb_sclk"),
350*4882a593Smuzhiyun 	CLK_MSR_ID(114, "audio_tdmin_c_sclk"),
351*4882a593Smuzhiyun 	CLK_MSR_ID(115, "audio_tdmin_b_sclk"),
352*4882a593Smuzhiyun 	CLK_MSR_ID(116, "audio_tdmin_a_sclk"),
353*4882a593Smuzhiyun 	CLK_MSR_ID(117, "audio_resample"),
354*4882a593Smuzhiyun 	CLK_MSR_ID(118, "audio_pdm_sys"),
355*4882a593Smuzhiyun 	CLK_MSR_ID(119, "audio_spdifout_b"),
356*4882a593Smuzhiyun 	CLK_MSR_ID(120, "audio_spdifout"),
357*4882a593Smuzhiyun 	CLK_MSR_ID(121, "audio_spdifin"),
358*4882a593Smuzhiyun 	CLK_MSR_ID(122, "audio_pdm_dclk"),
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static struct meson_msr_id clk_msr_sm1[CLK_MSR_MAX] = {
362*4882a593Smuzhiyun 	CLK_MSR_ID(0, "ring_osc_out_ee_0"),
363*4882a593Smuzhiyun 	CLK_MSR_ID(1, "ring_osc_out_ee_1"),
364*4882a593Smuzhiyun 	CLK_MSR_ID(2, "ring_osc_out_ee_2"),
365*4882a593Smuzhiyun 	CLK_MSR_ID(3, "ring_osc_out_ee_3"),
366*4882a593Smuzhiyun 	CLK_MSR_ID(4, "gp0_pll"),
367*4882a593Smuzhiyun 	CLK_MSR_ID(5, "gp1_pll"),
368*4882a593Smuzhiyun 	CLK_MSR_ID(6, "enci"),
369*4882a593Smuzhiyun 	CLK_MSR_ID(7, "clk81"),
370*4882a593Smuzhiyun 	CLK_MSR_ID(8, "encp"),
371*4882a593Smuzhiyun 	CLK_MSR_ID(9, "encl"),
372*4882a593Smuzhiyun 	CLK_MSR_ID(10, "vdac"),
373*4882a593Smuzhiyun 	CLK_MSR_ID(11, "eth_tx"),
374*4882a593Smuzhiyun 	CLK_MSR_ID(12, "hifi_pll"),
375*4882a593Smuzhiyun 	CLK_MSR_ID(13, "mod_tcon"),
376*4882a593Smuzhiyun 	CLK_MSR_ID(14, "fec_0"),
377*4882a593Smuzhiyun 	CLK_MSR_ID(15, "fec_1"),
378*4882a593Smuzhiyun 	CLK_MSR_ID(16, "fec_2"),
379*4882a593Smuzhiyun 	CLK_MSR_ID(17, "sys_pll_div16"),
380*4882a593Smuzhiyun 	CLK_MSR_ID(18, "sys_cpu_div16"),
381*4882a593Smuzhiyun 	CLK_MSR_ID(19, "lcd_an_ph2"),
382*4882a593Smuzhiyun 	CLK_MSR_ID(20, "rtc_osc_out"),
383*4882a593Smuzhiyun 	CLK_MSR_ID(21, "lcd_an_ph3"),
384*4882a593Smuzhiyun 	CLK_MSR_ID(22, "eth_phy_ref"),
385*4882a593Smuzhiyun 	CLK_MSR_ID(23, "mpll_50m"),
386*4882a593Smuzhiyun 	CLK_MSR_ID(24, "eth_125m"),
387*4882a593Smuzhiyun 	CLK_MSR_ID(25, "eth_rmii"),
388*4882a593Smuzhiyun 	CLK_MSR_ID(26, "sc_int"),
389*4882a593Smuzhiyun 	CLK_MSR_ID(27, "in_mac"),
390*4882a593Smuzhiyun 	CLK_MSR_ID(28, "sar_adc"),
391*4882a593Smuzhiyun 	CLK_MSR_ID(29, "pcie_inp"),
392*4882a593Smuzhiyun 	CLK_MSR_ID(30, "pcie_inn"),
393*4882a593Smuzhiyun 	CLK_MSR_ID(31, "mpll_test_out"),
394*4882a593Smuzhiyun 	CLK_MSR_ID(32, "vdec"),
395*4882a593Smuzhiyun 	CLK_MSR_ID(34, "eth_mpll_50m"),
396*4882a593Smuzhiyun 	CLK_MSR_ID(35, "mali"),
397*4882a593Smuzhiyun 	CLK_MSR_ID(36, "hdmi_tx_pixel"),
398*4882a593Smuzhiyun 	CLK_MSR_ID(37, "cdac"),
399*4882a593Smuzhiyun 	CLK_MSR_ID(38, "vdin_meas"),
400*4882a593Smuzhiyun 	CLK_MSR_ID(39, "bt656"),
401*4882a593Smuzhiyun 	CLK_MSR_ID(40, "arm_ring_osc_out_4"),
402*4882a593Smuzhiyun 	CLK_MSR_ID(41, "eth_rx_or_rmii"),
403*4882a593Smuzhiyun 	CLK_MSR_ID(42, "mp0_out"),
404*4882a593Smuzhiyun 	CLK_MSR_ID(43, "fclk_div5"),
405*4882a593Smuzhiyun 	CLK_MSR_ID(44, "pwm_b"),
406*4882a593Smuzhiyun 	CLK_MSR_ID(45, "pwm_a"),
407*4882a593Smuzhiyun 	CLK_MSR_ID(46, "vpu"),
408*4882a593Smuzhiyun 	CLK_MSR_ID(47, "ddr_dpll_pt"),
409*4882a593Smuzhiyun 	CLK_MSR_ID(48, "mp1_out"),
410*4882a593Smuzhiyun 	CLK_MSR_ID(49, "mp2_out"),
411*4882a593Smuzhiyun 	CLK_MSR_ID(50, "mp3_out"),
412*4882a593Smuzhiyun 	CLK_MSR_ID(51, "sd_emmc_c"),
413*4882a593Smuzhiyun 	CLK_MSR_ID(52, "sd_emmc_b"),
414*4882a593Smuzhiyun 	CLK_MSR_ID(53, "sd_emmc_a"),
415*4882a593Smuzhiyun 	CLK_MSR_ID(54, "vpu_clkc"),
416*4882a593Smuzhiyun 	CLK_MSR_ID(55, "vid_pll_div_out"),
417*4882a593Smuzhiyun 	CLK_MSR_ID(56, "wave420l_a"),
418*4882a593Smuzhiyun 	CLK_MSR_ID(57, "wave420l_c"),
419*4882a593Smuzhiyun 	CLK_MSR_ID(58, "wave420l_b"),
420*4882a593Smuzhiyun 	CLK_MSR_ID(59, "hcodec"),
421*4882a593Smuzhiyun 	CLK_MSR_ID(60, "arm_ring_osc_out_5"),
422*4882a593Smuzhiyun 	CLK_MSR_ID(61, "gpio_msr"),
423*4882a593Smuzhiyun 	CLK_MSR_ID(62, "hevcb"),
424*4882a593Smuzhiyun 	CLK_MSR_ID(63, "dsi_meas"),
425*4882a593Smuzhiyun 	CLK_MSR_ID(64, "spicc_1"),
426*4882a593Smuzhiyun 	CLK_MSR_ID(65, "spicc_0"),
427*4882a593Smuzhiyun 	CLK_MSR_ID(66, "vid_lock"),
428*4882a593Smuzhiyun 	CLK_MSR_ID(67, "dsi_phy"),
429*4882a593Smuzhiyun 	CLK_MSR_ID(68, "hdcp22_esm"),
430*4882a593Smuzhiyun 	CLK_MSR_ID(69, "hdcp22_skp"),
431*4882a593Smuzhiyun 	CLK_MSR_ID(70, "pwm_f"),
432*4882a593Smuzhiyun 	CLK_MSR_ID(71, "pwm_e"),
433*4882a593Smuzhiyun 	CLK_MSR_ID(72, "pwm_d"),
434*4882a593Smuzhiyun 	CLK_MSR_ID(73, "pwm_c"),
435*4882a593Smuzhiyun 	CLK_MSR_ID(74, "arm_ring_osc_out_6"),
436*4882a593Smuzhiyun 	CLK_MSR_ID(75, "hevcf"),
437*4882a593Smuzhiyun 	CLK_MSR_ID(76, "arm_ring_osc_out_7"),
438*4882a593Smuzhiyun 	CLK_MSR_ID(77, "rng_ring_osc_0"),
439*4882a593Smuzhiyun 	CLK_MSR_ID(78, "rng_ring_osc_1"),
440*4882a593Smuzhiyun 	CLK_MSR_ID(79, "rng_ring_osc_2"),
441*4882a593Smuzhiyun 	CLK_MSR_ID(80, "rng_ring_osc_3"),
442*4882a593Smuzhiyun 	CLK_MSR_ID(81, "vapb"),
443*4882a593Smuzhiyun 	CLK_MSR_ID(82, "ge2d"),
444*4882a593Smuzhiyun 	CLK_MSR_ID(83, "co_rx"),
445*4882a593Smuzhiyun 	CLK_MSR_ID(84, "co_tx"),
446*4882a593Smuzhiyun 	CLK_MSR_ID(85, "arm_ring_osc_out_8"),
447*4882a593Smuzhiyun 	CLK_MSR_ID(86, "arm_ring_osc_out_9"),
448*4882a593Smuzhiyun 	CLK_MSR_ID(87, "mipi_dsi_phy"),
449*4882a593Smuzhiyun 	CLK_MSR_ID(88, "cis2_adapt"),
450*4882a593Smuzhiyun 	CLK_MSR_ID(89, "hdmi_todig"),
451*4882a593Smuzhiyun 	CLK_MSR_ID(90, "hdmitx_sys"),
452*4882a593Smuzhiyun 	CLK_MSR_ID(91, "nna_core"),
453*4882a593Smuzhiyun 	CLK_MSR_ID(92, "nna_axi"),
454*4882a593Smuzhiyun 	CLK_MSR_ID(93, "vad"),
455*4882a593Smuzhiyun 	CLK_MSR_ID(94, "eth_phy_rx"),
456*4882a593Smuzhiyun 	CLK_MSR_ID(95, "eth_phy_pll"),
457*4882a593Smuzhiyun 	CLK_MSR_ID(96, "vpu_b"),
458*4882a593Smuzhiyun 	CLK_MSR_ID(97, "cpu_b_tmp"),
459*4882a593Smuzhiyun 	CLK_MSR_ID(98, "ts"),
460*4882a593Smuzhiyun 	CLK_MSR_ID(99, "arm_ring_osc_out_10"),
461*4882a593Smuzhiyun 	CLK_MSR_ID(100, "arm_ring_osc_out_11"),
462*4882a593Smuzhiyun 	CLK_MSR_ID(101, "arm_ring_osc_out_12"),
463*4882a593Smuzhiyun 	CLK_MSR_ID(102, "arm_ring_osc_out_13"),
464*4882a593Smuzhiyun 	CLK_MSR_ID(103, "arm_ring_osc_out_14"),
465*4882a593Smuzhiyun 	CLK_MSR_ID(104, "arm_ring_osc_out_15"),
466*4882a593Smuzhiyun 	CLK_MSR_ID(105, "arm_ring_osc_out_16"),
467*4882a593Smuzhiyun 	CLK_MSR_ID(106, "ephy_test"),
468*4882a593Smuzhiyun 	CLK_MSR_ID(107, "au_dac_g128x"),
469*4882a593Smuzhiyun 	CLK_MSR_ID(108, "audio_locker_out"),
470*4882a593Smuzhiyun 	CLK_MSR_ID(109, "audio_locker_in"),
471*4882a593Smuzhiyun 	CLK_MSR_ID(110, "audio_tdmout_c_sclk"),
472*4882a593Smuzhiyun 	CLK_MSR_ID(111, "audio_tdmout_b_sclk"),
473*4882a593Smuzhiyun 	CLK_MSR_ID(112, "audio_tdmout_a_sclk"),
474*4882a593Smuzhiyun 	CLK_MSR_ID(113, "audio_tdmin_lb_sclk"),
475*4882a593Smuzhiyun 	CLK_MSR_ID(114, "audio_tdmin_c_sclk"),
476*4882a593Smuzhiyun 	CLK_MSR_ID(115, "audio_tdmin_b_sclk"),
477*4882a593Smuzhiyun 	CLK_MSR_ID(116, "audio_tdmin_a_sclk"),
478*4882a593Smuzhiyun 	CLK_MSR_ID(117, "audio_resample"),
479*4882a593Smuzhiyun 	CLK_MSR_ID(118, "audio_pdm_sys"),
480*4882a593Smuzhiyun 	CLK_MSR_ID(119, "audio_spdifout_b"),
481*4882a593Smuzhiyun 	CLK_MSR_ID(120, "audio_spdifout"),
482*4882a593Smuzhiyun 	CLK_MSR_ID(121, "audio_spdifin"),
483*4882a593Smuzhiyun 	CLK_MSR_ID(122, "audio_pdm_dclk"),
484*4882a593Smuzhiyun 	CLK_MSR_ID(123, "audio_resampled"),
485*4882a593Smuzhiyun 	CLK_MSR_ID(124, "earcrx_pll"),
486*4882a593Smuzhiyun 	CLK_MSR_ID(125, "earcrx_pll_test"),
487*4882a593Smuzhiyun 	CLK_MSR_ID(126, "csi_phy0"),
488*4882a593Smuzhiyun 	CLK_MSR_ID(127, "csi2_data"),
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun 
meson_measure_id(struct meson_msr_id * clk_msr_id,unsigned int duration)491*4882a593Smuzhiyun static int meson_measure_id(struct meson_msr_id *clk_msr_id,
492*4882a593Smuzhiyun 			       unsigned int duration)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct meson_msr *priv = clk_msr_id->priv;
495*4882a593Smuzhiyun 	unsigned int val;
496*4882a593Smuzhiyun 	int ret;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	ret = mutex_lock_interruptible(&measure_lock);
499*4882a593Smuzhiyun 	if (ret)
500*4882a593Smuzhiyun 		return ret;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	regmap_write(priv->regmap, MSR_CLK_REG0, 0);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/* Set measurement duration */
505*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, MSR_CLK_REG0, MSR_DURATION,
506*4882a593Smuzhiyun 			   FIELD_PREP(MSR_DURATION, duration - 1));
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* Set ID */
509*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, MSR_CLK_REG0, MSR_CLK_SRC,
510*4882a593Smuzhiyun 			   FIELD_PREP(MSR_CLK_SRC, clk_msr_id->id));
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* Enable & Start */
513*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, MSR_CLK_REG0,
514*4882a593Smuzhiyun 			   MSR_RUN | MSR_ENABLE,
515*4882a593Smuzhiyun 			   MSR_RUN | MSR_ENABLE);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(priv->regmap, MSR_CLK_REG0,
518*4882a593Smuzhiyun 				       val, !(val & MSR_BUSY), 10, 10000);
519*4882a593Smuzhiyun 	if (ret) {
520*4882a593Smuzhiyun 		mutex_unlock(&measure_lock);
521*4882a593Smuzhiyun 		return ret;
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	/* Disable */
525*4882a593Smuzhiyun 	regmap_update_bits(priv->regmap, MSR_CLK_REG0, MSR_ENABLE, 0);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* Get the value in multiple of gate time counts */
528*4882a593Smuzhiyun 	regmap_read(priv->regmap, MSR_CLK_REG2, &val);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	mutex_unlock(&measure_lock);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	if (val >= MSR_VAL_MASK)
533*4882a593Smuzhiyun 		return -EINVAL;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	return DIV_ROUND_CLOSEST_ULL((val & MSR_VAL_MASK) * 1000000ULL,
536*4882a593Smuzhiyun 				     duration);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
meson_measure_best_id(struct meson_msr_id * clk_msr_id,unsigned int * precision)539*4882a593Smuzhiyun static int meson_measure_best_id(struct meson_msr_id *clk_msr_id,
540*4882a593Smuzhiyun 				    unsigned int *precision)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	unsigned int duration = DIV_MAX;
543*4882a593Smuzhiyun 	int ret;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	/* Start from max duration and down to min duration */
546*4882a593Smuzhiyun 	do {
547*4882a593Smuzhiyun 		ret = meson_measure_id(clk_msr_id, duration);
548*4882a593Smuzhiyun 		if (ret >= 0)
549*4882a593Smuzhiyun 			*precision = (2 * 1000000) / duration;
550*4882a593Smuzhiyun 		else
551*4882a593Smuzhiyun 			duration -= DIV_STEP;
552*4882a593Smuzhiyun 	} while (duration >= DIV_MIN && ret == -EINVAL);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	return ret;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
clk_msr_show(struct seq_file * s,void * data)557*4882a593Smuzhiyun static int clk_msr_show(struct seq_file *s, void *data)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct meson_msr_id *clk_msr_id = s->private;
560*4882a593Smuzhiyun 	unsigned int precision = 0;
561*4882a593Smuzhiyun 	int val;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	val = meson_measure_best_id(clk_msr_id, &precision);
564*4882a593Smuzhiyun 	if (val < 0)
565*4882a593Smuzhiyun 		return val;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	seq_printf(s, "%d\t+/-%dHz\n", val, precision);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	return 0;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(clk_msr);
572*4882a593Smuzhiyun 
clk_msr_summary_show(struct seq_file * s,void * data)573*4882a593Smuzhiyun static int clk_msr_summary_show(struct seq_file *s, void *data)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct meson_msr_id *msr_table = s->private;
576*4882a593Smuzhiyun 	unsigned int precision = 0;
577*4882a593Smuzhiyun 	int val, i;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	seq_puts(s, "  clock                     rate    precision\n");
580*4882a593Smuzhiyun 	seq_puts(s, "---------------------------------------------\n");
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	for (i = 0 ; i < CLK_MSR_MAX ; ++i) {
583*4882a593Smuzhiyun 		if (!msr_table[i].name)
584*4882a593Smuzhiyun 			continue;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		val = meson_measure_best_id(&msr_table[i], &precision);
587*4882a593Smuzhiyun 		if (val < 0)
588*4882a593Smuzhiyun 			return val;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		seq_printf(s, " %-20s %10d    +/-%dHz\n",
591*4882a593Smuzhiyun 			   msr_table[i].name, val, precision);
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return 0;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(clk_msr_summary);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun static const struct regmap_config meson_clk_msr_regmap_config = {
599*4882a593Smuzhiyun 	.reg_bits = 32,
600*4882a593Smuzhiyun 	.val_bits = 32,
601*4882a593Smuzhiyun 	.reg_stride = 4,
602*4882a593Smuzhiyun 	.max_register = MSR_CLK_REG2,
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
meson_msr_probe(struct platform_device * pdev)605*4882a593Smuzhiyun static int meson_msr_probe(struct platform_device *pdev)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	const struct meson_msr_id *match_data;
608*4882a593Smuzhiyun 	struct meson_msr *priv;
609*4882a593Smuzhiyun 	struct resource *res;
610*4882a593Smuzhiyun 	struct dentry *root, *clks;
611*4882a593Smuzhiyun 	void __iomem *base;
612*4882a593Smuzhiyun 	int i;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(struct meson_msr),
615*4882a593Smuzhiyun 			    GFP_KERNEL);
616*4882a593Smuzhiyun 	if (!priv)
617*4882a593Smuzhiyun 		return -ENOMEM;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	match_data = device_get_match_data(&pdev->dev);
620*4882a593Smuzhiyun 	if (!match_data) {
621*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get match data\n");
622*4882a593Smuzhiyun 		return -ENODEV;
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	memcpy(priv->msr_table, match_data, sizeof(priv->msr_table));
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
628*4882a593Smuzhiyun 	base = devm_ioremap_resource(&pdev->dev, res);
629*4882a593Smuzhiyun 	if (IS_ERR(base)) {
630*4882a593Smuzhiyun 		dev_err(&pdev->dev, "io resource mapping failed\n");
631*4882a593Smuzhiyun 		return PTR_ERR(base);
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	priv->regmap = devm_regmap_init_mmio(&pdev->dev, base,
635*4882a593Smuzhiyun 					     &meson_clk_msr_regmap_config);
636*4882a593Smuzhiyun 	if (IS_ERR(priv->regmap))
637*4882a593Smuzhiyun 		return PTR_ERR(priv->regmap);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	root = debugfs_create_dir("meson-clk-msr", NULL);
640*4882a593Smuzhiyun 	clks = debugfs_create_dir("clks", root);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	debugfs_create_file("measure_summary", 0444, root,
643*4882a593Smuzhiyun 			    priv->msr_table, &clk_msr_summary_fops);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	for (i = 0 ; i < CLK_MSR_MAX ; ++i) {
646*4882a593Smuzhiyun 		if (!priv->msr_table[i].name)
647*4882a593Smuzhiyun 			continue;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 		priv->msr_table[i].priv = priv;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 		debugfs_create_file(priv->msr_table[i].name, 0444, clks,
652*4882a593Smuzhiyun 				    &priv->msr_table[i], &clk_msr_fops);
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	return 0;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun static const struct of_device_id meson_msr_match_table[] = {
659*4882a593Smuzhiyun 	{
660*4882a593Smuzhiyun 		.compatible = "amlogic,meson-gx-clk-measure",
661*4882a593Smuzhiyun 		.data = (void *)clk_msr_gx,
662*4882a593Smuzhiyun 	},
663*4882a593Smuzhiyun 	{
664*4882a593Smuzhiyun 		.compatible = "amlogic,meson8-clk-measure",
665*4882a593Smuzhiyun 		.data = (void *)clk_msr_m8,
666*4882a593Smuzhiyun 	},
667*4882a593Smuzhiyun 	{
668*4882a593Smuzhiyun 		.compatible = "amlogic,meson8b-clk-measure",
669*4882a593Smuzhiyun 		.data = (void *)clk_msr_m8,
670*4882a593Smuzhiyun 	},
671*4882a593Smuzhiyun 	{
672*4882a593Smuzhiyun 		.compatible = "amlogic,meson-axg-clk-measure",
673*4882a593Smuzhiyun 		.data = (void *)clk_msr_axg,
674*4882a593Smuzhiyun 	},
675*4882a593Smuzhiyun 	{
676*4882a593Smuzhiyun 		.compatible = "amlogic,meson-g12a-clk-measure",
677*4882a593Smuzhiyun 		.data = (void *)clk_msr_g12a,
678*4882a593Smuzhiyun 	},
679*4882a593Smuzhiyun 	{
680*4882a593Smuzhiyun 		.compatible = "amlogic,meson-sm1-clk-measure",
681*4882a593Smuzhiyun 		.data = (void *)clk_msr_sm1,
682*4882a593Smuzhiyun 	},
683*4882a593Smuzhiyun 	{ /* sentinel */ }
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_msr_match_table);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun static struct platform_driver meson_msr_driver = {
688*4882a593Smuzhiyun 	.probe	= meson_msr_probe,
689*4882a593Smuzhiyun 	.driver = {
690*4882a593Smuzhiyun 		.name		= "meson_msr",
691*4882a593Smuzhiyun 		.of_match_table	= meson_msr_match_table,
692*4882a593Smuzhiyun 	},
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun module_platform_driver(meson_msr_driver);
695*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
696