1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 BayLibre, SAS
4*4882a593Smuzhiyun * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
5*4882a593Smuzhiyun * Copyright (C) 2014 Endless Mobile
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun #include <linux/soc/amlogic/meson-canvas.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define NUM_CANVAS 256
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* DMC Registers */
20*4882a593Smuzhiyun #define DMC_CAV_LUT_DATAL 0x00
21*4882a593Smuzhiyun #define CANVAS_WIDTH_LBIT 29
22*4882a593Smuzhiyun #define CANVAS_WIDTH_LWID 3
23*4882a593Smuzhiyun #define DMC_CAV_LUT_DATAH 0x04
24*4882a593Smuzhiyun #define CANVAS_WIDTH_HBIT 0
25*4882a593Smuzhiyun #define CANVAS_HEIGHT_BIT 9
26*4882a593Smuzhiyun #define CANVAS_WRAP_BIT 22
27*4882a593Smuzhiyun #define CANVAS_BLKMODE_BIT 24
28*4882a593Smuzhiyun #define CANVAS_ENDIAN_BIT 26
29*4882a593Smuzhiyun #define DMC_CAV_LUT_ADDR 0x08
30*4882a593Smuzhiyun #define CANVAS_LUT_WR_EN BIT(9)
31*4882a593Smuzhiyun #define CANVAS_LUT_RD_EN BIT(8)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct meson_canvas {
34*4882a593Smuzhiyun struct device *dev;
35*4882a593Smuzhiyun void __iomem *reg_base;
36*4882a593Smuzhiyun spinlock_t lock; /* canvas device lock */
37*4882a593Smuzhiyun u8 used[NUM_CANVAS];
38*4882a593Smuzhiyun bool supports_endianness;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
canvas_write(struct meson_canvas * canvas,u32 reg,u32 val)41*4882a593Smuzhiyun static void canvas_write(struct meson_canvas *canvas, u32 reg, u32 val)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun writel_relaxed(val, canvas->reg_base + reg);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
canvas_read(struct meson_canvas * canvas,u32 reg)46*4882a593Smuzhiyun static u32 canvas_read(struct meson_canvas *canvas, u32 reg)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return readl_relaxed(canvas->reg_base + reg);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
meson_canvas_get(struct device * dev)51*4882a593Smuzhiyun struct meson_canvas *meson_canvas_get(struct device *dev)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct device_node *canvas_node;
54*4882a593Smuzhiyun struct platform_device *canvas_pdev;
55*4882a593Smuzhiyun struct meson_canvas *canvas;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun canvas_node = of_parse_phandle(dev->of_node, "amlogic,canvas", 0);
58*4882a593Smuzhiyun if (!canvas_node)
59*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun canvas_pdev = of_find_device_by_node(canvas_node);
62*4882a593Smuzhiyun if (!canvas_pdev) {
63*4882a593Smuzhiyun of_node_put(canvas_node);
64*4882a593Smuzhiyun return ERR_PTR(-EPROBE_DEFER);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun of_node_put(canvas_node);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun * If priv is NULL, it's probably because the canvas hasn't
71*4882a593Smuzhiyun * properly initialized. Bail out with -EINVAL because, in the
72*4882a593Smuzhiyun * current state, this driver probe cannot return -EPROBE_DEFER
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun canvas = dev_get_drvdata(&canvas_pdev->dev);
75*4882a593Smuzhiyun if (!canvas) {
76*4882a593Smuzhiyun put_device(&canvas_pdev->dev);
77*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return canvas;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_canvas_get);
83*4882a593Smuzhiyun
meson_canvas_config(struct meson_canvas * canvas,u8 canvas_index,u32 addr,u32 stride,u32 height,unsigned int wrap,unsigned int blkmode,unsigned int endian)84*4882a593Smuzhiyun int meson_canvas_config(struct meson_canvas *canvas, u8 canvas_index,
85*4882a593Smuzhiyun u32 addr, u32 stride, u32 height,
86*4882a593Smuzhiyun unsigned int wrap,
87*4882a593Smuzhiyun unsigned int blkmode,
88*4882a593Smuzhiyun unsigned int endian)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun unsigned long flags;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (endian && !canvas->supports_endianness) {
93*4882a593Smuzhiyun dev_err(canvas->dev,
94*4882a593Smuzhiyun "Endianness is not supported on this SoC\n");
95*4882a593Smuzhiyun return -EINVAL;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun spin_lock_irqsave(&canvas->lock, flags);
99*4882a593Smuzhiyun if (!canvas->used[canvas_index]) {
100*4882a593Smuzhiyun dev_err(canvas->dev,
101*4882a593Smuzhiyun "Trying to setup non allocated canvas %u\n",
102*4882a593Smuzhiyun canvas_index);
103*4882a593Smuzhiyun spin_unlock_irqrestore(&canvas->lock, flags);
104*4882a593Smuzhiyun return -EINVAL;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun canvas_write(canvas, DMC_CAV_LUT_DATAL,
108*4882a593Smuzhiyun ((addr + 7) >> 3) |
109*4882a593Smuzhiyun (((stride + 7) >> 3) << CANVAS_WIDTH_LBIT));
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun canvas_write(canvas, DMC_CAV_LUT_DATAH,
112*4882a593Smuzhiyun ((((stride + 7) >> 3) >> CANVAS_WIDTH_LWID) <<
113*4882a593Smuzhiyun CANVAS_WIDTH_HBIT) |
114*4882a593Smuzhiyun (height << CANVAS_HEIGHT_BIT) |
115*4882a593Smuzhiyun (wrap << CANVAS_WRAP_BIT) |
116*4882a593Smuzhiyun (blkmode << CANVAS_BLKMODE_BIT) |
117*4882a593Smuzhiyun (endian << CANVAS_ENDIAN_BIT));
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun canvas_write(canvas, DMC_CAV_LUT_ADDR,
120*4882a593Smuzhiyun CANVAS_LUT_WR_EN | canvas_index);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Force a read-back to make sure everything is flushed. */
123*4882a593Smuzhiyun canvas_read(canvas, DMC_CAV_LUT_DATAH);
124*4882a593Smuzhiyun spin_unlock_irqrestore(&canvas->lock, flags);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_canvas_config);
129*4882a593Smuzhiyun
meson_canvas_alloc(struct meson_canvas * canvas,u8 * canvas_index)130*4882a593Smuzhiyun int meson_canvas_alloc(struct meson_canvas *canvas, u8 *canvas_index)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun int i;
133*4882a593Smuzhiyun unsigned long flags;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun spin_lock_irqsave(&canvas->lock, flags);
136*4882a593Smuzhiyun for (i = 0; i < NUM_CANVAS; ++i) {
137*4882a593Smuzhiyun if (!canvas->used[i]) {
138*4882a593Smuzhiyun canvas->used[i] = 1;
139*4882a593Smuzhiyun spin_unlock_irqrestore(&canvas->lock, flags);
140*4882a593Smuzhiyun *canvas_index = i;
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun spin_unlock_irqrestore(&canvas->lock, flags);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun dev_err(canvas->dev, "No more canvas available\n");
147*4882a593Smuzhiyun return -ENODEV;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_canvas_alloc);
150*4882a593Smuzhiyun
meson_canvas_free(struct meson_canvas * canvas,u8 canvas_index)151*4882a593Smuzhiyun int meson_canvas_free(struct meson_canvas *canvas, u8 canvas_index)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun unsigned long flags;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun spin_lock_irqsave(&canvas->lock, flags);
156*4882a593Smuzhiyun if (!canvas->used[canvas_index]) {
157*4882a593Smuzhiyun dev_err(canvas->dev,
158*4882a593Smuzhiyun "Trying to free unused canvas %u\n", canvas_index);
159*4882a593Smuzhiyun spin_unlock_irqrestore(&canvas->lock, flags);
160*4882a593Smuzhiyun return -EINVAL;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun canvas->used[canvas_index] = 0;
163*4882a593Smuzhiyun spin_unlock_irqrestore(&canvas->lock, flags);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_canvas_free);
168*4882a593Smuzhiyun
meson_canvas_probe(struct platform_device * pdev)169*4882a593Smuzhiyun static int meson_canvas_probe(struct platform_device *pdev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct resource *res;
172*4882a593Smuzhiyun struct meson_canvas *canvas;
173*4882a593Smuzhiyun struct device *dev = &pdev->dev;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun canvas = devm_kzalloc(dev, sizeof(*canvas), GFP_KERNEL);
176*4882a593Smuzhiyun if (!canvas)
177*4882a593Smuzhiyun return -ENOMEM;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
180*4882a593Smuzhiyun canvas->reg_base = devm_ioremap_resource(dev, res);
181*4882a593Smuzhiyun if (IS_ERR(canvas->reg_base))
182*4882a593Smuzhiyun return PTR_ERR(canvas->reg_base);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun canvas->supports_endianness = of_device_get_match_data(dev);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun canvas->dev = dev;
187*4882a593Smuzhiyun spin_lock_init(&canvas->lock);
188*4882a593Smuzhiyun dev_set_drvdata(dev, canvas);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static const struct of_device_id canvas_dt_match[] = {
194*4882a593Smuzhiyun { .compatible = "amlogic,meson8-canvas", .data = (void *)false, },
195*4882a593Smuzhiyun { .compatible = "amlogic,meson8b-canvas", .data = (void *)false, },
196*4882a593Smuzhiyun { .compatible = "amlogic,meson8m2-canvas", .data = (void *)false, },
197*4882a593Smuzhiyun { .compatible = "amlogic,canvas", .data = (void *)true, },
198*4882a593Smuzhiyun {}
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, canvas_dt_match);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static struct platform_driver meson_canvas_driver = {
203*4882a593Smuzhiyun .probe = meson_canvas_probe,
204*4882a593Smuzhiyun .driver = {
205*4882a593Smuzhiyun .name = "amlogic-canvas",
206*4882a593Smuzhiyun .of_match_table = canvas_dt_match,
207*4882a593Smuzhiyun },
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun module_platform_driver(meson_canvas_driver);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic Canvas driver");
212*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Jourdan <mjourdan@baylibre.com>");
213*4882a593Smuzhiyun MODULE_LICENSE("GPL");
214