1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2011-2017, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun // Copyright (c) 2018, Linaro Limited
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/irq.h>
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/dmaengine.h>
13*4882a593Smuzhiyun #include <linux/slimbus.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/soc/qcom/qmi.h>
19*4882a593Smuzhiyun #include <net/sock.h>
20*4882a593Smuzhiyun #include "slimbus.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* NGD (Non-ported Generic Device) registers */
23*4882a593Smuzhiyun #define NGD_CFG 0x0
24*4882a593Smuzhiyun #define NGD_CFG_ENABLE BIT(0)
25*4882a593Smuzhiyun #define NGD_CFG_RX_MSGQ_EN BIT(1)
26*4882a593Smuzhiyun #define NGD_CFG_TX_MSGQ_EN BIT(2)
27*4882a593Smuzhiyun #define NGD_STATUS 0x4
28*4882a593Smuzhiyun #define NGD_LADDR BIT(1)
29*4882a593Smuzhiyun #define NGD_RX_MSGQ_CFG 0x8
30*4882a593Smuzhiyun #define NGD_INT_EN 0x10
31*4882a593Smuzhiyun #define NGD_INT_RECFG_DONE BIT(24)
32*4882a593Smuzhiyun #define NGD_INT_TX_NACKED_2 BIT(25)
33*4882a593Smuzhiyun #define NGD_INT_MSG_BUF_CONTE BIT(26)
34*4882a593Smuzhiyun #define NGD_INT_MSG_TX_INVAL BIT(27)
35*4882a593Smuzhiyun #define NGD_INT_IE_VE_CHG BIT(28)
36*4882a593Smuzhiyun #define NGD_INT_DEV_ERR BIT(29)
37*4882a593Smuzhiyun #define NGD_INT_RX_MSG_RCVD BIT(30)
38*4882a593Smuzhiyun #define NGD_INT_TX_MSG_SENT BIT(31)
39*4882a593Smuzhiyun #define NGD_INT_STAT 0x14
40*4882a593Smuzhiyun #define NGD_INT_CLR 0x18
41*4882a593Smuzhiyun #define DEF_NGD_INT_MASK (NGD_INT_TX_NACKED_2 | NGD_INT_MSG_BUF_CONTE | \
42*4882a593Smuzhiyun NGD_INT_MSG_TX_INVAL | NGD_INT_IE_VE_CHG | \
43*4882a593Smuzhiyun NGD_INT_DEV_ERR | NGD_INT_TX_MSG_SENT | \
44*4882a593Smuzhiyun NGD_INT_RX_MSG_RCVD)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Slimbus QMI service */
47*4882a593Smuzhiyun #define SLIMBUS_QMI_SVC_ID 0x0301
48*4882a593Smuzhiyun #define SLIMBUS_QMI_SVC_V1 1
49*4882a593Smuzhiyun #define SLIMBUS_QMI_INS_ID 0
50*4882a593Smuzhiyun #define SLIMBUS_QMI_SELECT_INSTANCE_REQ_V01 0x0020
51*4882a593Smuzhiyun #define SLIMBUS_QMI_SELECT_INSTANCE_RESP_V01 0x0020
52*4882a593Smuzhiyun #define SLIMBUS_QMI_POWER_REQ_V01 0x0021
53*4882a593Smuzhiyun #define SLIMBUS_QMI_POWER_RESP_V01 0x0021
54*4882a593Smuzhiyun #define SLIMBUS_QMI_CHECK_FRAMER_STATUS_REQ 0x0022
55*4882a593Smuzhiyun #define SLIMBUS_QMI_CHECK_FRAMER_STATUS_RESP 0x0022
56*4882a593Smuzhiyun #define SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN 14
57*4882a593Smuzhiyun #define SLIMBUS_QMI_POWER_RESP_MAX_MSG_LEN 7
58*4882a593Smuzhiyun #define SLIMBUS_QMI_SELECT_INSTANCE_REQ_MAX_MSG_LEN 14
59*4882a593Smuzhiyun #define SLIMBUS_QMI_SELECT_INSTANCE_RESP_MAX_MSG_LEN 7
60*4882a593Smuzhiyun #define SLIMBUS_QMI_CHECK_FRAMER_STAT_RESP_MAX_MSG_LEN 7
61*4882a593Smuzhiyun /* QMI response timeout of 500ms */
62*4882a593Smuzhiyun #define SLIMBUS_QMI_RESP_TOUT 1000
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* User defined commands */
65*4882a593Smuzhiyun #define SLIM_USR_MC_GENERIC_ACK 0x25
66*4882a593Smuzhiyun #define SLIM_USR_MC_MASTER_CAPABILITY 0x0
67*4882a593Smuzhiyun #define SLIM_USR_MC_REPORT_SATELLITE 0x1
68*4882a593Smuzhiyun #define SLIM_USR_MC_ADDR_QUERY 0xD
69*4882a593Smuzhiyun #define SLIM_USR_MC_ADDR_REPLY 0xE
70*4882a593Smuzhiyun #define SLIM_USR_MC_DEFINE_CHAN 0x20
71*4882a593Smuzhiyun #define SLIM_USR_MC_DEF_ACT_CHAN 0x21
72*4882a593Smuzhiyun #define SLIM_USR_MC_CHAN_CTRL 0x23
73*4882a593Smuzhiyun #define SLIM_USR_MC_RECONFIG_NOW 0x24
74*4882a593Smuzhiyun #define SLIM_USR_MC_REQ_BW 0x28
75*4882a593Smuzhiyun #define SLIM_USR_MC_CONNECT_SRC 0x2C
76*4882a593Smuzhiyun #define SLIM_USR_MC_CONNECT_SINK 0x2D
77*4882a593Smuzhiyun #define SLIM_USR_MC_DISCONNECT_PORT 0x2E
78*4882a593Smuzhiyun #define SLIM_USR_MC_REPEAT_CHANGE_VALUE 0x0
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define QCOM_SLIM_NGD_AUTOSUSPEND MSEC_PER_SEC
81*4882a593Smuzhiyun #define SLIM_RX_MSGQ_TIMEOUT_VAL 0x10000
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define SLIM_LA_MGR 0xFF
84*4882a593Smuzhiyun #define SLIM_ROOT_FREQ 24576000
85*4882a593Smuzhiyun #define LADDR_RETRY 5
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Per spec.max 40 bytes per received message */
88*4882a593Smuzhiyun #define SLIM_MSGQ_BUF_LEN 40
89*4882a593Smuzhiyun #define QCOM_SLIM_NGD_DESC_NUM 32
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define SLIM_MSG_ASM_FIRST_WORD(l, mt, mc, dt, ad) \
92*4882a593Smuzhiyun ((l) | ((mt) << 5) | ((mc) << 8) | ((dt) << 15) | ((ad) << 16))
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define INIT_MX_RETRIES 10
95*4882a593Smuzhiyun #define DEF_RETRY_MS 10
96*4882a593Smuzhiyun #define SAT_MAGIC_LSB 0xD9
97*4882a593Smuzhiyun #define SAT_MAGIC_MSB 0xC5
98*4882a593Smuzhiyun #define SAT_MSG_VER 0x1
99*4882a593Smuzhiyun #define SAT_MSG_PROT 0x1
100*4882a593Smuzhiyun #define to_ngd(d) container_of(d, struct qcom_slim_ngd, dev)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun struct ngd_reg_offset_data {
103*4882a593Smuzhiyun u32 offset, size;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const struct ngd_reg_offset_data ngd_v1_5_offset_info = {
107*4882a593Smuzhiyun .offset = 0x1000,
108*4882a593Smuzhiyun .size = 0x1000,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun enum qcom_slim_ngd_state {
112*4882a593Smuzhiyun QCOM_SLIM_NGD_CTRL_AWAKE,
113*4882a593Smuzhiyun QCOM_SLIM_NGD_CTRL_IDLE,
114*4882a593Smuzhiyun QCOM_SLIM_NGD_CTRL_ASLEEP,
115*4882a593Smuzhiyun QCOM_SLIM_NGD_CTRL_DOWN,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct qcom_slim_ngd_qmi {
119*4882a593Smuzhiyun struct qmi_handle qmi;
120*4882a593Smuzhiyun struct sockaddr_qrtr svc_info;
121*4882a593Smuzhiyun struct qmi_handle svc_event_hdl;
122*4882a593Smuzhiyun struct qmi_response_type_v01 resp;
123*4882a593Smuzhiyun struct qmi_handle *handle;
124*4882a593Smuzhiyun struct completion qmi_comp;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl;
128*4882a593Smuzhiyun struct qcom_slim_ngd;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun struct qcom_slim_ngd_dma_desc {
131*4882a593Smuzhiyun struct dma_async_tx_descriptor *desc;
132*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl;
133*4882a593Smuzhiyun struct completion *comp;
134*4882a593Smuzhiyun dma_cookie_t cookie;
135*4882a593Smuzhiyun dma_addr_t phys;
136*4882a593Smuzhiyun void *base;
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct qcom_slim_ngd {
140*4882a593Smuzhiyun struct platform_device *pdev;
141*4882a593Smuzhiyun void __iomem *base;
142*4882a593Smuzhiyun int id;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl {
146*4882a593Smuzhiyun struct slim_framer framer;
147*4882a593Smuzhiyun struct slim_controller ctrl;
148*4882a593Smuzhiyun struct qcom_slim_ngd_qmi qmi;
149*4882a593Smuzhiyun struct qcom_slim_ngd *ngd;
150*4882a593Smuzhiyun struct device *dev;
151*4882a593Smuzhiyun void __iomem *base;
152*4882a593Smuzhiyun struct dma_chan *dma_rx_channel;
153*4882a593Smuzhiyun struct dma_chan *dma_tx_channel;
154*4882a593Smuzhiyun struct qcom_slim_ngd_dma_desc rx_desc[QCOM_SLIM_NGD_DESC_NUM];
155*4882a593Smuzhiyun struct qcom_slim_ngd_dma_desc txdesc[QCOM_SLIM_NGD_DESC_NUM];
156*4882a593Smuzhiyun struct completion reconf;
157*4882a593Smuzhiyun struct work_struct m_work;
158*4882a593Smuzhiyun struct workqueue_struct *mwq;
159*4882a593Smuzhiyun spinlock_t tx_buf_lock;
160*4882a593Smuzhiyun enum qcom_slim_ngd_state state;
161*4882a593Smuzhiyun dma_addr_t rx_phys_base;
162*4882a593Smuzhiyun dma_addr_t tx_phys_base;
163*4882a593Smuzhiyun void *rx_base;
164*4882a593Smuzhiyun void *tx_base;
165*4882a593Smuzhiyun int tx_tail;
166*4882a593Smuzhiyun int tx_head;
167*4882a593Smuzhiyun u32 ver;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun enum slimbus_mode_enum_type_v01 {
171*4882a593Smuzhiyun /* To force a 32 bit signed enum. Do not change or use*/
172*4882a593Smuzhiyun SLIMBUS_MODE_ENUM_TYPE_MIN_ENUM_VAL_V01 = INT_MIN,
173*4882a593Smuzhiyun SLIMBUS_MODE_SATELLITE_V01 = 1,
174*4882a593Smuzhiyun SLIMBUS_MODE_MASTER_V01 = 2,
175*4882a593Smuzhiyun SLIMBUS_MODE_ENUM_TYPE_MAX_ENUM_VAL_V01 = INT_MAX,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun enum slimbus_pm_enum_type_v01 {
179*4882a593Smuzhiyun /* To force a 32 bit signed enum. Do not change or use*/
180*4882a593Smuzhiyun SLIMBUS_PM_ENUM_TYPE_MIN_ENUM_VAL_V01 = INT_MIN,
181*4882a593Smuzhiyun SLIMBUS_PM_INACTIVE_V01 = 1,
182*4882a593Smuzhiyun SLIMBUS_PM_ACTIVE_V01 = 2,
183*4882a593Smuzhiyun SLIMBUS_PM_ENUM_TYPE_MAX_ENUM_VAL_V01 = INT_MAX,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun enum slimbus_resp_enum_type_v01 {
187*4882a593Smuzhiyun SLIMBUS_RESP_ENUM_TYPE_MIN_VAL_V01 = INT_MIN,
188*4882a593Smuzhiyun SLIMBUS_RESP_SYNCHRONOUS_V01 = 1,
189*4882a593Smuzhiyun SLIMBUS_RESP_ENUM_TYPE_MAX_VAL_V01 = INT_MAX,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun struct slimbus_select_inst_req_msg_v01 {
193*4882a593Smuzhiyun uint32_t instance;
194*4882a593Smuzhiyun uint8_t mode_valid;
195*4882a593Smuzhiyun enum slimbus_mode_enum_type_v01 mode;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun struct slimbus_select_inst_resp_msg_v01 {
199*4882a593Smuzhiyun struct qmi_response_type_v01 resp;
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun struct slimbus_power_req_msg_v01 {
203*4882a593Smuzhiyun enum slimbus_pm_enum_type_v01 pm_req;
204*4882a593Smuzhiyun uint8_t resp_type_valid;
205*4882a593Smuzhiyun enum slimbus_resp_enum_type_v01 resp_type;
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun struct slimbus_power_resp_msg_v01 {
209*4882a593Smuzhiyun struct qmi_response_type_v01 resp;
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static struct qmi_elem_info slimbus_select_inst_req_msg_v01_ei[] = {
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun .data_type = QMI_UNSIGNED_4_BYTE,
215*4882a593Smuzhiyun .elem_len = 1,
216*4882a593Smuzhiyun .elem_size = sizeof(uint32_t),
217*4882a593Smuzhiyun .array_type = NO_ARRAY,
218*4882a593Smuzhiyun .tlv_type = 0x01,
219*4882a593Smuzhiyun .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
220*4882a593Smuzhiyun instance),
221*4882a593Smuzhiyun .ei_array = NULL,
222*4882a593Smuzhiyun },
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun .data_type = QMI_OPT_FLAG,
225*4882a593Smuzhiyun .elem_len = 1,
226*4882a593Smuzhiyun .elem_size = sizeof(uint8_t),
227*4882a593Smuzhiyun .array_type = NO_ARRAY,
228*4882a593Smuzhiyun .tlv_type = 0x10,
229*4882a593Smuzhiyun .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
230*4882a593Smuzhiyun mode_valid),
231*4882a593Smuzhiyun .ei_array = NULL,
232*4882a593Smuzhiyun },
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun .data_type = QMI_UNSIGNED_4_BYTE,
235*4882a593Smuzhiyun .elem_len = 1,
236*4882a593Smuzhiyun .elem_size = sizeof(enum slimbus_mode_enum_type_v01),
237*4882a593Smuzhiyun .array_type = NO_ARRAY,
238*4882a593Smuzhiyun .tlv_type = 0x10,
239*4882a593Smuzhiyun .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
240*4882a593Smuzhiyun mode),
241*4882a593Smuzhiyun .ei_array = NULL,
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun .data_type = QMI_EOTI,
245*4882a593Smuzhiyun .elem_len = 0,
246*4882a593Smuzhiyun .elem_size = 0,
247*4882a593Smuzhiyun .array_type = NO_ARRAY,
248*4882a593Smuzhiyun .tlv_type = 0x00,
249*4882a593Smuzhiyun .offset = 0,
250*4882a593Smuzhiyun .ei_array = NULL,
251*4882a593Smuzhiyun },
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static struct qmi_elem_info slimbus_select_inst_resp_msg_v01_ei[] = {
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun .data_type = QMI_STRUCT,
257*4882a593Smuzhiyun .elem_len = 1,
258*4882a593Smuzhiyun .elem_size = sizeof(struct qmi_response_type_v01),
259*4882a593Smuzhiyun .array_type = NO_ARRAY,
260*4882a593Smuzhiyun .tlv_type = 0x02,
261*4882a593Smuzhiyun .offset = offsetof(struct slimbus_select_inst_resp_msg_v01,
262*4882a593Smuzhiyun resp),
263*4882a593Smuzhiyun .ei_array = qmi_response_type_v01_ei,
264*4882a593Smuzhiyun },
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun .data_type = QMI_EOTI,
267*4882a593Smuzhiyun .elem_len = 0,
268*4882a593Smuzhiyun .elem_size = 0,
269*4882a593Smuzhiyun .array_type = NO_ARRAY,
270*4882a593Smuzhiyun .tlv_type = 0x00,
271*4882a593Smuzhiyun .offset = 0,
272*4882a593Smuzhiyun .ei_array = NULL,
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static struct qmi_elem_info slimbus_power_req_msg_v01_ei[] = {
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun .data_type = QMI_UNSIGNED_4_BYTE,
279*4882a593Smuzhiyun .elem_len = 1,
280*4882a593Smuzhiyun .elem_size = sizeof(enum slimbus_pm_enum_type_v01),
281*4882a593Smuzhiyun .array_type = NO_ARRAY,
282*4882a593Smuzhiyun .tlv_type = 0x01,
283*4882a593Smuzhiyun .offset = offsetof(struct slimbus_power_req_msg_v01,
284*4882a593Smuzhiyun pm_req),
285*4882a593Smuzhiyun .ei_array = NULL,
286*4882a593Smuzhiyun },
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun .data_type = QMI_OPT_FLAG,
289*4882a593Smuzhiyun .elem_len = 1,
290*4882a593Smuzhiyun .elem_size = sizeof(uint8_t),
291*4882a593Smuzhiyun .array_type = NO_ARRAY,
292*4882a593Smuzhiyun .tlv_type = 0x10,
293*4882a593Smuzhiyun .offset = offsetof(struct slimbus_power_req_msg_v01,
294*4882a593Smuzhiyun resp_type_valid),
295*4882a593Smuzhiyun },
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun .data_type = QMI_SIGNED_4_BYTE_ENUM,
298*4882a593Smuzhiyun .elem_len = 1,
299*4882a593Smuzhiyun .elem_size = sizeof(enum slimbus_resp_enum_type_v01),
300*4882a593Smuzhiyun .array_type = NO_ARRAY,
301*4882a593Smuzhiyun .tlv_type = 0x10,
302*4882a593Smuzhiyun .offset = offsetof(struct slimbus_power_req_msg_v01,
303*4882a593Smuzhiyun resp_type),
304*4882a593Smuzhiyun },
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun .data_type = QMI_EOTI,
307*4882a593Smuzhiyun .elem_len = 0,
308*4882a593Smuzhiyun .elem_size = 0,
309*4882a593Smuzhiyun .array_type = NO_ARRAY,
310*4882a593Smuzhiyun .tlv_type = 0x00,
311*4882a593Smuzhiyun .offset = 0,
312*4882a593Smuzhiyun .ei_array = NULL,
313*4882a593Smuzhiyun },
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static struct qmi_elem_info slimbus_power_resp_msg_v01_ei[] = {
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun .data_type = QMI_STRUCT,
319*4882a593Smuzhiyun .elem_len = 1,
320*4882a593Smuzhiyun .elem_size = sizeof(struct qmi_response_type_v01),
321*4882a593Smuzhiyun .array_type = NO_ARRAY,
322*4882a593Smuzhiyun .tlv_type = 0x02,
323*4882a593Smuzhiyun .offset = offsetof(struct slimbus_power_resp_msg_v01, resp),
324*4882a593Smuzhiyun .ei_array = qmi_response_type_v01_ei,
325*4882a593Smuzhiyun },
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun .data_type = QMI_EOTI,
328*4882a593Smuzhiyun .elem_len = 0,
329*4882a593Smuzhiyun .elem_size = 0,
330*4882a593Smuzhiyun .array_type = NO_ARRAY,
331*4882a593Smuzhiyun .tlv_type = 0x00,
332*4882a593Smuzhiyun .offset = 0,
333*4882a593Smuzhiyun .ei_array = NULL,
334*4882a593Smuzhiyun },
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
qcom_slim_qmi_send_select_inst_req(struct qcom_slim_ngd_ctrl * ctrl,struct slimbus_select_inst_req_msg_v01 * req)337*4882a593Smuzhiyun static int qcom_slim_qmi_send_select_inst_req(struct qcom_slim_ngd_ctrl *ctrl,
338*4882a593Smuzhiyun struct slimbus_select_inst_req_msg_v01 *req)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct slimbus_select_inst_resp_msg_v01 resp = { { 0, 0 } };
341*4882a593Smuzhiyun struct qmi_txn txn;
342*4882a593Smuzhiyun int rc;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun rc = qmi_txn_init(ctrl->qmi.handle, &txn,
345*4882a593Smuzhiyun slimbus_select_inst_resp_msg_v01_ei, &resp);
346*4882a593Smuzhiyun if (rc < 0) {
347*4882a593Smuzhiyun dev_err(ctrl->dev, "QMI TXN init fail: %d\n", rc);
348*4882a593Smuzhiyun return rc;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun rc = qmi_send_request(ctrl->qmi.handle, NULL, &txn,
352*4882a593Smuzhiyun SLIMBUS_QMI_SELECT_INSTANCE_REQ_V01,
353*4882a593Smuzhiyun SLIMBUS_QMI_SELECT_INSTANCE_REQ_MAX_MSG_LEN,
354*4882a593Smuzhiyun slimbus_select_inst_req_msg_v01_ei, req);
355*4882a593Smuzhiyun if (rc < 0) {
356*4882a593Smuzhiyun dev_err(ctrl->dev, "QMI send req fail %d\n", rc);
357*4882a593Smuzhiyun qmi_txn_cancel(&txn);
358*4882a593Smuzhiyun return rc;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun rc = qmi_txn_wait(&txn, SLIMBUS_QMI_RESP_TOUT);
362*4882a593Smuzhiyun if (rc < 0) {
363*4882a593Smuzhiyun dev_err(ctrl->dev, "QMI TXN wait fail: %d\n", rc);
364*4882a593Smuzhiyun return rc;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun /* Check the response */
367*4882a593Smuzhiyun if (resp.resp.result != QMI_RESULT_SUCCESS_V01) {
368*4882a593Smuzhiyun dev_err(ctrl->dev, "QMI request failed 0x%x\n",
369*4882a593Smuzhiyun resp.resp.result);
370*4882a593Smuzhiyun return -EREMOTEIO;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
qcom_slim_qmi_power_resp_cb(struct qmi_handle * handle,struct sockaddr_qrtr * sq,struct qmi_txn * txn,const void * data)376*4882a593Smuzhiyun static void qcom_slim_qmi_power_resp_cb(struct qmi_handle *handle,
377*4882a593Smuzhiyun struct sockaddr_qrtr *sq,
378*4882a593Smuzhiyun struct qmi_txn *txn, const void *data)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct slimbus_power_resp_msg_v01 *resp;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun resp = (struct slimbus_power_resp_msg_v01 *)data;
383*4882a593Smuzhiyun if (resp->resp.result != QMI_RESULT_SUCCESS_V01)
384*4882a593Smuzhiyun pr_err("QMI power request failed 0x%x\n",
385*4882a593Smuzhiyun resp->resp.result);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun complete(&txn->completion);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
qcom_slim_qmi_send_power_request(struct qcom_slim_ngd_ctrl * ctrl,struct slimbus_power_req_msg_v01 * req)390*4882a593Smuzhiyun static int qcom_slim_qmi_send_power_request(struct qcom_slim_ngd_ctrl *ctrl,
391*4882a593Smuzhiyun struct slimbus_power_req_msg_v01 *req)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct slimbus_power_resp_msg_v01 resp = { { 0, 0 } };
394*4882a593Smuzhiyun struct qmi_txn txn;
395*4882a593Smuzhiyun int rc;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun rc = qmi_txn_init(ctrl->qmi.handle, &txn,
398*4882a593Smuzhiyun slimbus_power_resp_msg_v01_ei, &resp);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun rc = qmi_send_request(ctrl->qmi.handle, NULL, &txn,
401*4882a593Smuzhiyun SLIMBUS_QMI_POWER_REQ_V01,
402*4882a593Smuzhiyun SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN,
403*4882a593Smuzhiyun slimbus_power_req_msg_v01_ei, req);
404*4882a593Smuzhiyun if (rc < 0) {
405*4882a593Smuzhiyun dev_err(ctrl->dev, "QMI send req fail %d\n", rc);
406*4882a593Smuzhiyun qmi_txn_cancel(&txn);
407*4882a593Smuzhiyun return rc;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun rc = qmi_txn_wait(&txn, SLIMBUS_QMI_RESP_TOUT);
411*4882a593Smuzhiyun if (rc < 0) {
412*4882a593Smuzhiyun dev_err(ctrl->dev, "QMI TXN wait fail: %d\n", rc);
413*4882a593Smuzhiyun return rc;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* Check the response */
417*4882a593Smuzhiyun if (resp.resp.result != QMI_RESULT_SUCCESS_V01) {
418*4882a593Smuzhiyun dev_err(ctrl->dev, "QMI request failed 0x%x\n",
419*4882a593Smuzhiyun resp.resp.result);
420*4882a593Smuzhiyun return -EREMOTEIO;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return 0;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static struct qmi_msg_handler qcom_slim_qmi_msg_handlers[] = {
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun .type = QMI_RESPONSE,
429*4882a593Smuzhiyun .msg_id = SLIMBUS_QMI_POWER_RESP_V01,
430*4882a593Smuzhiyun .ei = slimbus_power_resp_msg_v01_ei,
431*4882a593Smuzhiyun .decoded_size = sizeof(struct slimbus_power_resp_msg_v01),
432*4882a593Smuzhiyun .fn = qcom_slim_qmi_power_resp_cb,
433*4882a593Smuzhiyun },
434*4882a593Smuzhiyun {}
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
qcom_slim_qmi_init(struct qcom_slim_ngd_ctrl * ctrl,bool apps_is_master)437*4882a593Smuzhiyun static int qcom_slim_qmi_init(struct qcom_slim_ngd_ctrl *ctrl,
438*4882a593Smuzhiyun bool apps_is_master)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct slimbus_select_inst_req_msg_v01 req;
441*4882a593Smuzhiyun struct qmi_handle *handle;
442*4882a593Smuzhiyun int rc;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun handle = devm_kzalloc(ctrl->dev, sizeof(*handle), GFP_KERNEL);
445*4882a593Smuzhiyun if (!handle)
446*4882a593Smuzhiyun return -ENOMEM;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun rc = qmi_handle_init(handle, SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN,
449*4882a593Smuzhiyun NULL, qcom_slim_qmi_msg_handlers);
450*4882a593Smuzhiyun if (rc < 0) {
451*4882a593Smuzhiyun dev_err(ctrl->dev, "QMI client init failed: %d\n", rc);
452*4882a593Smuzhiyun goto qmi_handle_init_failed;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun rc = kernel_connect(handle->sock,
456*4882a593Smuzhiyun (struct sockaddr *)&ctrl->qmi.svc_info,
457*4882a593Smuzhiyun sizeof(ctrl->qmi.svc_info), 0);
458*4882a593Smuzhiyun if (rc < 0) {
459*4882a593Smuzhiyun dev_err(ctrl->dev, "Remote Service connect failed: %d\n", rc);
460*4882a593Smuzhiyun goto qmi_connect_to_service_failed;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* Instance is 0 based */
464*4882a593Smuzhiyun req.instance = (ctrl->ngd->id >> 1);
465*4882a593Smuzhiyun req.mode_valid = 1;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* Mode indicates the role of the ADSP */
468*4882a593Smuzhiyun if (apps_is_master)
469*4882a593Smuzhiyun req.mode = SLIMBUS_MODE_SATELLITE_V01;
470*4882a593Smuzhiyun else
471*4882a593Smuzhiyun req.mode = SLIMBUS_MODE_MASTER_V01;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun ctrl->qmi.handle = handle;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun rc = qcom_slim_qmi_send_select_inst_req(ctrl, &req);
476*4882a593Smuzhiyun if (rc) {
477*4882a593Smuzhiyun dev_err(ctrl->dev, "failed to select h/w instance\n");
478*4882a593Smuzhiyun goto qmi_select_instance_failed;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return 0;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun qmi_select_instance_failed:
484*4882a593Smuzhiyun ctrl->qmi.handle = NULL;
485*4882a593Smuzhiyun qmi_connect_to_service_failed:
486*4882a593Smuzhiyun qmi_handle_release(handle);
487*4882a593Smuzhiyun qmi_handle_init_failed:
488*4882a593Smuzhiyun devm_kfree(ctrl->dev, handle);
489*4882a593Smuzhiyun return rc;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
qcom_slim_qmi_exit(struct qcom_slim_ngd_ctrl * ctrl)492*4882a593Smuzhiyun static void qcom_slim_qmi_exit(struct qcom_slim_ngd_ctrl *ctrl)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun if (!ctrl->qmi.handle)
495*4882a593Smuzhiyun return;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun qmi_handle_release(ctrl->qmi.handle);
498*4882a593Smuzhiyun devm_kfree(ctrl->dev, ctrl->qmi.handle);
499*4882a593Smuzhiyun ctrl->qmi.handle = NULL;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
qcom_slim_qmi_power_request(struct qcom_slim_ngd_ctrl * ctrl,bool active)502*4882a593Smuzhiyun static int qcom_slim_qmi_power_request(struct qcom_slim_ngd_ctrl *ctrl,
503*4882a593Smuzhiyun bool active)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct slimbus_power_req_msg_v01 req;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (active)
508*4882a593Smuzhiyun req.pm_req = SLIMBUS_PM_ACTIVE_V01;
509*4882a593Smuzhiyun else
510*4882a593Smuzhiyun req.pm_req = SLIMBUS_PM_INACTIVE_V01;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun req.resp_type_valid = 0;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return qcom_slim_qmi_send_power_request(ctrl, &req);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
qcom_slim_ngd_tx_msg_get(struct qcom_slim_ngd_ctrl * ctrl,int len,struct completion * comp)517*4882a593Smuzhiyun static u32 *qcom_slim_ngd_tx_msg_get(struct qcom_slim_ngd_ctrl *ctrl, int len,
518*4882a593Smuzhiyun struct completion *comp)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct qcom_slim_ngd_dma_desc *desc;
521*4882a593Smuzhiyun unsigned long flags;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if ((ctrl->tx_tail + 1) % QCOM_SLIM_NGD_DESC_NUM == ctrl->tx_head) {
526*4882a593Smuzhiyun spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
527*4882a593Smuzhiyun return NULL;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun desc = &ctrl->txdesc[ctrl->tx_tail];
530*4882a593Smuzhiyun desc->base = ctrl->tx_base + ctrl->tx_tail * SLIM_MSGQ_BUF_LEN;
531*4882a593Smuzhiyun desc->comp = comp;
532*4882a593Smuzhiyun ctrl->tx_tail = (ctrl->tx_tail + 1) % QCOM_SLIM_NGD_DESC_NUM;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return desc->base;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
qcom_slim_ngd_tx_msg_dma_cb(void * args)539*4882a593Smuzhiyun static void qcom_slim_ngd_tx_msg_dma_cb(void *args)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct qcom_slim_ngd_dma_desc *desc = args;
542*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl = desc->ctrl;
543*4882a593Smuzhiyun unsigned long flags;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (desc->comp) {
548*4882a593Smuzhiyun complete(desc->comp);
549*4882a593Smuzhiyun desc->comp = NULL;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun ctrl->tx_head = (ctrl->tx_head + 1) % QCOM_SLIM_NGD_DESC_NUM;
553*4882a593Smuzhiyun spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
qcom_slim_ngd_tx_msg_post(struct qcom_slim_ngd_ctrl * ctrl,void * buf,int len)556*4882a593Smuzhiyun static int qcom_slim_ngd_tx_msg_post(struct qcom_slim_ngd_ctrl *ctrl,
557*4882a593Smuzhiyun void *buf, int len)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun struct qcom_slim_ngd_dma_desc *desc;
560*4882a593Smuzhiyun unsigned long flags;
561*4882a593Smuzhiyun int index, offset;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
564*4882a593Smuzhiyun offset = buf - ctrl->tx_base;
565*4882a593Smuzhiyun index = offset/SLIM_MSGQ_BUF_LEN;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun desc = &ctrl->txdesc[index];
568*4882a593Smuzhiyun desc->phys = ctrl->tx_phys_base + offset;
569*4882a593Smuzhiyun desc->base = ctrl->tx_base + offset;
570*4882a593Smuzhiyun desc->ctrl = ctrl;
571*4882a593Smuzhiyun len = (len + 3) & 0xfc;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun desc->desc = dmaengine_prep_slave_single(ctrl->dma_tx_channel,
574*4882a593Smuzhiyun desc->phys, len,
575*4882a593Smuzhiyun DMA_MEM_TO_DEV,
576*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
577*4882a593Smuzhiyun if (!desc->desc) {
578*4882a593Smuzhiyun dev_err(ctrl->dev, "unable to prepare channel\n");
579*4882a593Smuzhiyun spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
580*4882a593Smuzhiyun return -EINVAL;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun desc->desc->callback = qcom_slim_ngd_tx_msg_dma_cb;
584*4882a593Smuzhiyun desc->desc->callback_param = desc;
585*4882a593Smuzhiyun desc->desc->cookie = dmaengine_submit(desc->desc);
586*4882a593Smuzhiyun dma_async_issue_pending(ctrl->dma_tx_channel);
587*4882a593Smuzhiyun spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return 0;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
qcom_slim_ngd_rx(struct qcom_slim_ngd_ctrl * ctrl,u8 * buf)592*4882a593Smuzhiyun static void qcom_slim_ngd_rx(struct qcom_slim_ngd_ctrl *ctrl, u8 *buf)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun u8 mc, mt, len;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun mt = SLIM_HEADER_GET_MT(buf[0]);
597*4882a593Smuzhiyun len = SLIM_HEADER_GET_RL(buf[0]);
598*4882a593Smuzhiyun mc = SLIM_HEADER_GET_MC(buf[1]);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (mc == SLIM_USR_MC_MASTER_CAPABILITY &&
601*4882a593Smuzhiyun mt == SLIM_MSG_MT_SRC_REFERRED_USER)
602*4882a593Smuzhiyun queue_work(ctrl->mwq, &ctrl->m_work);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (mc == SLIM_MSG_MC_REPLY_INFORMATION ||
605*4882a593Smuzhiyun mc == SLIM_MSG_MC_REPLY_VALUE || (mc == SLIM_USR_MC_ADDR_REPLY &&
606*4882a593Smuzhiyun mt == SLIM_MSG_MT_SRC_REFERRED_USER) ||
607*4882a593Smuzhiyun (mc == SLIM_USR_MC_GENERIC_ACK &&
608*4882a593Smuzhiyun mt == SLIM_MSG_MT_SRC_REFERRED_USER)) {
609*4882a593Smuzhiyun slim_msg_response(&ctrl->ctrl, &buf[4], buf[3], len - 4);
610*4882a593Smuzhiyun pm_runtime_mark_last_busy(ctrl->dev);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
qcom_slim_ngd_rx_msgq_cb(void * args)614*4882a593Smuzhiyun static void qcom_slim_ngd_rx_msgq_cb(void *args)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun struct qcom_slim_ngd_dma_desc *desc = args;
617*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl = desc->ctrl;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun qcom_slim_ngd_rx(ctrl, (u8 *)desc->base);
620*4882a593Smuzhiyun /* Add descriptor back to the queue */
621*4882a593Smuzhiyun desc->desc = dmaengine_prep_slave_single(ctrl->dma_rx_channel,
622*4882a593Smuzhiyun desc->phys, SLIM_MSGQ_BUF_LEN,
623*4882a593Smuzhiyun DMA_DEV_TO_MEM,
624*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
625*4882a593Smuzhiyun if (!desc->desc) {
626*4882a593Smuzhiyun dev_err(ctrl->dev, "Unable to prepare rx channel\n");
627*4882a593Smuzhiyun return;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun desc->desc->callback = qcom_slim_ngd_rx_msgq_cb;
631*4882a593Smuzhiyun desc->desc->callback_param = desc;
632*4882a593Smuzhiyun desc->desc->cookie = dmaengine_submit(desc->desc);
633*4882a593Smuzhiyun dma_async_issue_pending(ctrl->dma_rx_channel);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
qcom_slim_ngd_post_rx_msgq(struct qcom_slim_ngd_ctrl * ctrl)636*4882a593Smuzhiyun static int qcom_slim_ngd_post_rx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct qcom_slim_ngd_dma_desc *desc;
639*4882a593Smuzhiyun int i;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun for (i = 0; i < QCOM_SLIM_NGD_DESC_NUM; i++) {
642*4882a593Smuzhiyun desc = &ctrl->rx_desc[i];
643*4882a593Smuzhiyun desc->phys = ctrl->rx_phys_base + i * SLIM_MSGQ_BUF_LEN;
644*4882a593Smuzhiyun desc->ctrl = ctrl;
645*4882a593Smuzhiyun desc->base = ctrl->rx_base + i * SLIM_MSGQ_BUF_LEN;
646*4882a593Smuzhiyun desc->desc = dmaengine_prep_slave_single(ctrl->dma_rx_channel,
647*4882a593Smuzhiyun desc->phys, SLIM_MSGQ_BUF_LEN,
648*4882a593Smuzhiyun DMA_DEV_TO_MEM,
649*4882a593Smuzhiyun DMA_PREP_INTERRUPT);
650*4882a593Smuzhiyun if (!desc->desc) {
651*4882a593Smuzhiyun dev_err(ctrl->dev, "Unable to prepare rx channel\n");
652*4882a593Smuzhiyun return -EINVAL;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun desc->desc->callback = qcom_slim_ngd_rx_msgq_cb;
656*4882a593Smuzhiyun desc->desc->callback_param = desc;
657*4882a593Smuzhiyun desc->desc->cookie = dmaengine_submit(desc->desc);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun dma_async_issue_pending(ctrl->dma_rx_channel);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun return 0;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
qcom_slim_ngd_init_rx_msgq(struct qcom_slim_ngd_ctrl * ctrl)664*4882a593Smuzhiyun static int qcom_slim_ngd_init_rx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun struct device *dev = ctrl->dev;
667*4882a593Smuzhiyun int ret, size;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun ctrl->dma_rx_channel = dma_request_chan(dev, "rx");
670*4882a593Smuzhiyun if (IS_ERR(ctrl->dma_rx_channel)) {
671*4882a593Smuzhiyun dev_err(dev, "Failed to request RX dma channel");
672*4882a593Smuzhiyun ret = PTR_ERR(ctrl->dma_rx_channel);
673*4882a593Smuzhiyun ctrl->dma_rx_channel = NULL;
674*4882a593Smuzhiyun return ret;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun size = QCOM_SLIM_NGD_DESC_NUM * SLIM_MSGQ_BUF_LEN;
678*4882a593Smuzhiyun ctrl->rx_base = dma_alloc_coherent(dev, size, &ctrl->rx_phys_base,
679*4882a593Smuzhiyun GFP_KERNEL);
680*4882a593Smuzhiyun if (!ctrl->rx_base) {
681*4882a593Smuzhiyun dev_err(dev, "dma_alloc_coherent failed\n");
682*4882a593Smuzhiyun ret = -ENOMEM;
683*4882a593Smuzhiyun goto rel_rx;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun ret = qcom_slim_ngd_post_rx_msgq(ctrl);
687*4882a593Smuzhiyun if (ret) {
688*4882a593Smuzhiyun dev_err(dev, "post_rx_msgq() failed 0x%x\n", ret);
689*4882a593Smuzhiyun goto rx_post_err;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun return 0;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun rx_post_err:
695*4882a593Smuzhiyun dma_free_coherent(dev, size, ctrl->rx_base, ctrl->rx_phys_base);
696*4882a593Smuzhiyun rel_rx:
697*4882a593Smuzhiyun dma_release_channel(ctrl->dma_rx_channel);
698*4882a593Smuzhiyun return ret;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
qcom_slim_ngd_init_tx_msgq(struct qcom_slim_ngd_ctrl * ctrl)701*4882a593Smuzhiyun static int qcom_slim_ngd_init_tx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun struct device *dev = ctrl->dev;
704*4882a593Smuzhiyun unsigned long flags;
705*4882a593Smuzhiyun int ret = 0;
706*4882a593Smuzhiyun int size;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun ctrl->dma_tx_channel = dma_request_chan(dev, "tx");
709*4882a593Smuzhiyun if (IS_ERR(ctrl->dma_tx_channel)) {
710*4882a593Smuzhiyun dev_err(dev, "Failed to request TX dma channel");
711*4882a593Smuzhiyun ret = PTR_ERR(ctrl->dma_tx_channel);
712*4882a593Smuzhiyun ctrl->dma_tx_channel = NULL;
713*4882a593Smuzhiyun return ret;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun size = ((QCOM_SLIM_NGD_DESC_NUM + 1) * SLIM_MSGQ_BUF_LEN);
717*4882a593Smuzhiyun ctrl->tx_base = dma_alloc_coherent(dev, size, &ctrl->tx_phys_base,
718*4882a593Smuzhiyun GFP_KERNEL);
719*4882a593Smuzhiyun if (!ctrl->tx_base) {
720*4882a593Smuzhiyun dev_err(dev, "dma_alloc_coherent failed\n");
721*4882a593Smuzhiyun ret = -EINVAL;
722*4882a593Smuzhiyun goto rel_tx;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
726*4882a593Smuzhiyun ctrl->tx_tail = 0;
727*4882a593Smuzhiyun ctrl->tx_head = 0;
728*4882a593Smuzhiyun spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun return 0;
731*4882a593Smuzhiyun rel_tx:
732*4882a593Smuzhiyun dma_release_channel(ctrl->dma_tx_channel);
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
qcom_slim_ngd_init_dma(struct qcom_slim_ngd_ctrl * ctrl)736*4882a593Smuzhiyun static int qcom_slim_ngd_init_dma(struct qcom_slim_ngd_ctrl *ctrl)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun int ret = 0;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun ret = qcom_slim_ngd_init_rx_msgq(ctrl);
741*4882a593Smuzhiyun if (ret) {
742*4882a593Smuzhiyun dev_err(ctrl->dev, "rx dma init failed\n");
743*4882a593Smuzhiyun return ret;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun ret = qcom_slim_ngd_init_tx_msgq(ctrl);
747*4882a593Smuzhiyun if (ret)
748*4882a593Smuzhiyun dev_err(ctrl->dev, "tx dma init failed\n");
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return ret;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
qcom_slim_ngd_interrupt(int irq,void * d)753*4882a593Smuzhiyun static irqreturn_t qcom_slim_ngd_interrupt(int irq, void *d)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl = d;
756*4882a593Smuzhiyun void __iomem *base = ctrl->ngd->base;
757*4882a593Smuzhiyun u32 stat = readl(base + NGD_INT_STAT);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if ((stat & NGD_INT_MSG_BUF_CONTE) ||
760*4882a593Smuzhiyun (stat & NGD_INT_MSG_TX_INVAL) || (stat & NGD_INT_DEV_ERR) ||
761*4882a593Smuzhiyun (stat & NGD_INT_TX_NACKED_2)) {
762*4882a593Smuzhiyun dev_err(ctrl->dev, "Error Interrupt received 0x%x\n", stat);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun writel(stat, base + NGD_INT_CLR);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return IRQ_HANDLED;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
qcom_slim_ngd_xfer_msg(struct slim_controller * sctrl,struct slim_msg_txn * txn)770*4882a593Smuzhiyun static int qcom_slim_ngd_xfer_msg(struct slim_controller *sctrl,
771*4882a593Smuzhiyun struct slim_msg_txn *txn)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
774*4882a593Smuzhiyun DECLARE_COMPLETION_ONSTACK(tx_sent);
775*4882a593Smuzhiyun DECLARE_COMPLETION_ONSTACK(done);
776*4882a593Smuzhiyun int ret, timeout, i;
777*4882a593Smuzhiyun u8 wbuf[SLIM_MSGQ_BUF_LEN];
778*4882a593Smuzhiyun u8 rbuf[SLIM_MSGQ_BUF_LEN];
779*4882a593Smuzhiyun u32 *pbuf;
780*4882a593Smuzhiyun u8 *puc;
781*4882a593Smuzhiyun u8 la = txn->la;
782*4882a593Smuzhiyun bool usr_msg = false;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (txn->mt == SLIM_MSG_MT_CORE &&
785*4882a593Smuzhiyun (txn->mc >= SLIM_MSG_MC_BEGIN_RECONFIGURATION &&
786*4882a593Smuzhiyun txn->mc <= SLIM_MSG_MC_RECONFIGURE_NOW))
787*4882a593Smuzhiyun return 0;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun if (txn->dt == SLIM_MSG_DEST_ENUMADDR)
790*4882a593Smuzhiyun return -EPROTONOSUPPORT;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun if (txn->msg->num_bytes > SLIM_MSGQ_BUF_LEN ||
793*4882a593Smuzhiyun txn->rl > SLIM_MSGQ_BUF_LEN) {
794*4882a593Smuzhiyun dev_err(ctrl->dev, "msg exceeds HW limit\n");
795*4882a593Smuzhiyun return -EINVAL;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun pbuf = qcom_slim_ngd_tx_msg_get(ctrl, txn->rl, &tx_sent);
799*4882a593Smuzhiyun if (!pbuf) {
800*4882a593Smuzhiyun dev_err(ctrl->dev, "Message buffer unavailable\n");
801*4882a593Smuzhiyun return -ENOMEM;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun if (txn->mt == SLIM_MSG_MT_CORE &&
805*4882a593Smuzhiyun (txn->mc == SLIM_MSG_MC_CONNECT_SOURCE ||
806*4882a593Smuzhiyun txn->mc == SLIM_MSG_MC_CONNECT_SINK ||
807*4882a593Smuzhiyun txn->mc == SLIM_MSG_MC_DISCONNECT_PORT)) {
808*4882a593Smuzhiyun txn->mt = SLIM_MSG_MT_DEST_REFERRED_USER;
809*4882a593Smuzhiyun switch (txn->mc) {
810*4882a593Smuzhiyun case SLIM_MSG_MC_CONNECT_SOURCE:
811*4882a593Smuzhiyun txn->mc = SLIM_USR_MC_CONNECT_SRC;
812*4882a593Smuzhiyun break;
813*4882a593Smuzhiyun case SLIM_MSG_MC_CONNECT_SINK:
814*4882a593Smuzhiyun txn->mc = SLIM_USR_MC_CONNECT_SINK;
815*4882a593Smuzhiyun break;
816*4882a593Smuzhiyun case SLIM_MSG_MC_DISCONNECT_PORT:
817*4882a593Smuzhiyun txn->mc = SLIM_USR_MC_DISCONNECT_PORT;
818*4882a593Smuzhiyun break;
819*4882a593Smuzhiyun default:
820*4882a593Smuzhiyun return -EINVAL;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun usr_msg = true;
824*4882a593Smuzhiyun i = 0;
825*4882a593Smuzhiyun wbuf[i++] = txn->la;
826*4882a593Smuzhiyun la = SLIM_LA_MGR;
827*4882a593Smuzhiyun wbuf[i++] = txn->msg->wbuf[0];
828*4882a593Smuzhiyun if (txn->mc != SLIM_USR_MC_DISCONNECT_PORT)
829*4882a593Smuzhiyun wbuf[i++] = txn->msg->wbuf[1];
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun txn->comp = &done;
832*4882a593Smuzhiyun ret = slim_alloc_txn_tid(sctrl, txn);
833*4882a593Smuzhiyun if (ret) {
834*4882a593Smuzhiyun dev_err(ctrl->dev, "Unable to allocate TID\n");
835*4882a593Smuzhiyun return ret;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun wbuf[i++] = txn->tid;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun txn->msg->num_bytes = i;
841*4882a593Smuzhiyun txn->msg->wbuf = wbuf;
842*4882a593Smuzhiyun txn->msg->rbuf = rbuf;
843*4882a593Smuzhiyun txn->rl = txn->msg->num_bytes + 4;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* HW expects length field to be excluded */
847*4882a593Smuzhiyun txn->rl--;
848*4882a593Smuzhiyun puc = (u8 *)pbuf;
849*4882a593Smuzhiyun *pbuf = 0;
850*4882a593Smuzhiyun if (txn->dt == SLIM_MSG_DEST_LOGICALADDR) {
851*4882a593Smuzhiyun *pbuf = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt, txn->mc, 0,
852*4882a593Smuzhiyun la);
853*4882a593Smuzhiyun puc += 3;
854*4882a593Smuzhiyun } else {
855*4882a593Smuzhiyun *pbuf = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt, txn->mc, 1,
856*4882a593Smuzhiyun la);
857*4882a593Smuzhiyun puc += 2;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun if (slim_tid_txn(txn->mt, txn->mc))
861*4882a593Smuzhiyun *(puc++) = txn->tid;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun if (slim_ec_txn(txn->mt, txn->mc)) {
864*4882a593Smuzhiyun *(puc++) = (txn->ec & 0xFF);
865*4882a593Smuzhiyun *(puc++) = (txn->ec >> 8) & 0xFF;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun if (txn->msg && txn->msg->wbuf)
869*4882a593Smuzhiyun memcpy(puc, txn->msg->wbuf, txn->msg->num_bytes);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ret = qcom_slim_ngd_tx_msg_post(ctrl, pbuf, txn->rl);
872*4882a593Smuzhiyun if (ret)
873*4882a593Smuzhiyun return ret;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&tx_sent, HZ);
876*4882a593Smuzhiyun if (!timeout) {
877*4882a593Smuzhiyun dev_err(sctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
878*4882a593Smuzhiyun txn->mt);
879*4882a593Smuzhiyun return -ETIMEDOUT;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (usr_msg) {
883*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&done, HZ);
884*4882a593Smuzhiyun if (!timeout) {
885*4882a593Smuzhiyun dev_err(sctrl->dev, "TX timed out:MC:0x%x,mt:0x%x",
886*4882a593Smuzhiyun txn->mc, txn->mt);
887*4882a593Smuzhiyun return -ETIMEDOUT;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
qcom_slim_ngd_xfer_msg_sync(struct slim_controller * ctrl,struct slim_msg_txn * txn)894*4882a593Smuzhiyun static int qcom_slim_ngd_xfer_msg_sync(struct slim_controller *ctrl,
895*4882a593Smuzhiyun struct slim_msg_txn *txn)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun DECLARE_COMPLETION_ONSTACK(done);
898*4882a593Smuzhiyun int ret, timeout;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun pm_runtime_get_sync(ctrl->dev);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun txn->comp = &done;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun ret = qcom_slim_ngd_xfer_msg(ctrl, txn);
905*4882a593Smuzhiyun if (ret)
906*4882a593Smuzhiyun return ret;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&done, HZ);
909*4882a593Smuzhiyun if (!timeout) {
910*4882a593Smuzhiyun dev_err(ctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
911*4882a593Smuzhiyun txn->mt);
912*4882a593Smuzhiyun return -ETIMEDOUT;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun return 0;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
qcom_slim_ngd_enable_stream(struct slim_stream_runtime * rt)917*4882a593Smuzhiyun static int qcom_slim_ngd_enable_stream(struct slim_stream_runtime *rt)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun struct slim_device *sdev = rt->dev;
920*4882a593Smuzhiyun struct slim_controller *ctrl = sdev->ctrl;
921*4882a593Smuzhiyun struct slim_val_inf msg = {0};
922*4882a593Smuzhiyun u8 wbuf[SLIM_MSGQ_BUF_LEN];
923*4882a593Smuzhiyun u8 rbuf[SLIM_MSGQ_BUF_LEN];
924*4882a593Smuzhiyun struct slim_msg_txn txn = {0,};
925*4882a593Smuzhiyun int i, ret;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun txn.mt = SLIM_MSG_MT_DEST_REFERRED_USER;
928*4882a593Smuzhiyun txn.dt = SLIM_MSG_DEST_LOGICALADDR;
929*4882a593Smuzhiyun txn.la = SLIM_LA_MGR;
930*4882a593Smuzhiyun txn.ec = 0;
931*4882a593Smuzhiyun txn.msg = &msg;
932*4882a593Smuzhiyun txn.msg->num_bytes = 0;
933*4882a593Smuzhiyun txn.msg->wbuf = wbuf;
934*4882a593Smuzhiyun txn.msg->rbuf = rbuf;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun for (i = 0; i < rt->num_ports; i++) {
937*4882a593Smuzhiyun struct slim_port *port = &rt->ports[i];
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (txn.msg->num_bytes == 0) {
940*4882a593Smuzhiyun int seg_interval = SLIM_SLOTS_PER_SUPERFRAME/rt->ratem;
941*4882a593Smuzhiyun int exp;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun wbuf[txn.msg->num_bytes++] = sdev->laddr;
944*4882a593Smuzhiyun wbuf[txn.msg->num_bytes] = rt->bps >> 2 |
945*4882a593Smuzhiyun (port->ch.aux_fmt << 6);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* Data channel segment interval not multiple of 3 */
948*4882a593Smuzhiyun exp = seg_interval % 3;
949*4882a593Smuzhiyun if (exp)
950*4882a593Smuzhiyun wbuf[txn.msg->num_bytes] |= BIT(5);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun txn.msg->num_bytes++;
953*4882a593Smuzhiyun wbuf[txn.msg->num_bytes++] = exp << 4 | rt->prot;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (rt->prot == SLIM_PROTO_ISO)
956*4882a593Smuzhiyun wbuf[txn.msg->num_bytes++] =
957*4882a593Smuzhiyun port->ch.prrate |
958*4882a593Smuzhiyun SLIM_CHANNEL_CONTENT_FL;
959*4882a593Smuzhiyun else
960*4882a593Smuzhiyun wbuf[txn.msg->num_bytes++] = port->ch.prrate;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun ret = slim_alloc_txn_tid(ctrl, &txn);
963*4882a593Smuzhiyun if (ret) {
964*4882a593Smuzhiyun dev_err(&sdev->dev, "Fail to allocate TID\n");
965*4882a593Smuzhiyun return -ENXIO;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun wbuf[txn.msg->num_bytes++] = txn.tid;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun wbuf[txn.msg->num_bytes++] = port->ch.id;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun txn.mc = SLIM_USR_MC_DEF_ACT_CHAN;
973*4882a593Smuzhiyun txn.rl = txn.msg->num_bytes + 4;
974*4882a593Smuzhiyun ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
975*4882a593Smuzhiyun if (ret) {
976*4882a593Smuzhiyun slim_free_txn_tid(ctrl, &txn);
977*4882a593Smuzhiyun dev_err(&sdev->dev, "TX timed out:MC:0x%x,mt:0x%x", txn.mc,
978*4882a593Smuzhiyun txn.mt);
979*4882a593Smuzhiyun return ret;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun txn.mc = SLIM_USR_MC_RECONFIG_NOW;
983*4882a593Smuzhiyun txn.msg->num_bytes = 2;
984*4882a593Smuzhiyun wbuf[1] = sdev->laddr;
985*4882a593Smuzhiyun txn.rl = txn.msg->num_bytes + 4;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun ret = slim_alloc_txn_tid(ctrl, &txn);
988*4882a593Smuzhiyun if (ret) {
989*4882a593Smuzhiyun dev_err(ctrl->dev, "Fail to allocate TID\n");
990*4882a593Smuzhiyun return ret;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun wbuf[0] = txn.tid;
994*4882a593Smuzhiyun ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
995*4882a593Smuzhiyun if (ret) {
996*4882a593Smuzhiyun slim_free_txn_tid(ctrl, &txn);
997*4882a593Smuzhiyun dev_err(&sdev->dev, "TX timed out:MC:0x%x,mt:0x%x", txn.mc,
998*4882a593Smuzhiyun txn.mt);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun return ret;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
qcom_slim_ngd_get_laddr(struct slim_controller * ctrl,struct slim_eaddr * ea,u8 * laddr)1004*4882a593Smuzhiyun static int qcom_slim_ngd_get_laddr(struct slim_controller *ctrl,
1005*4882a593Smuzhiyun struct slim_eaddr *ea, u8 *laddr)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct slim_val_inf msg = {0};
1008*4882a593Smuzhiyun u8 failed_ea[6] = {0, 0, 0, 0, 0, 0};
1009*4882a593Smuzhiyun struct slim_msg_txn txn;
1010*4882a593Smuzhiyun u8 wbuf[10] = {0};
1011*4882a593Smuzhiyun u8 rbuf[10] = {0};
1012*4882a593Smuzhiyun int ret;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun txn.mt = SLIM_MSG_MT_DEST_REFERRED_USER;
1015*4882a593Smuzhiyun txn.dt = SLIM_MSG_DEST_LOGICALADDR;
1016*4882a593Smuzhiyun txn.la = SLIM_LA_MGR;
1017*4882a593Smuzhiyun txn.ec = 0;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun txn.mc = SLIM_USR_MC_ADDR_QUERY;
1020*4882a593Smuzhiyun txn.rl = 11;
1021*4882a593Smuzhiyun txn.msg = &msg;
1022*4882a593Smuzhiyun txn.msg->num_bytes = 7;
1023*4882a593Smuzhiyun txn.msg->wbuf = wbuf;
1024*4882a593Smuzhiyun txn.msg->rbuf = rbuf;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun ret = slim_alloc_txn_tid(ctrl, &txn);
1027*4882a593Smuzhiyun if (ret < 0)
1028*4882a593Smuzhiyun return ret;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun wbuf[0] = (u8)txn.tid;
1031*4882a593Smuzhiyun memcpy(&wbuf[1], ea, sizeof(*ea));
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
1034*4882a593Smuzhiyun if (ret) {
1035*4882a593Smuzhiyun slim_free_txn_tid(ctrl, &txn);
1036*4882a593Smuzhiyun return ret;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun if (!memcmp(rbuf, failed_ea, 6))
1040*4882a593Smuzhiyun return -ENXIO;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun *laddr = rbuf[6];
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun return ret;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
qcom_slim_ngd_exit_dma(struct qcom_slim_ngd_ctrl * ctrl)1047*4882a593Smuzhiyun static int qcom_slim_ngd_exit_dma(struct qcom_slim_ngd_ctrl *ctrl)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun if (ctrl->dma_rx_channel) {
1050*4882a593Smuzhiyun dmaengine_terminate_sync(ctrl->dma_rx_channel);
1051*4882a593Smuzhiyun dma_release_channel(ctrl->dma_rx_channel);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (ctrl->dma_tx_channel) {
1055*4882a593Smuzhiyun dmaengine_terminate_sync(ctrl->dma_tx_channel);
1056*4882a593Smuzhiyun dma_release_channel(ctrl->dma_tx_channel);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun ctrl->dma_tx_channel = ctrl->dma_rx_channel = NULL;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun return 0;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
qcom_slim_ngd_setup(struct qcom_slim_ngd_ctrl * ctrl)1064*4882a593Smuzhiyun static void qcom_slim_ngd_setup(struct qcom_slim_ngd_ctrl *ctrl)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun u32 cfg = readl_relaxed(ctrl->ngd->base);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN ||
1069*4882a593Smuzhiyun ctrl->state == QCOM_SLIM_NGD_CTRL_ASLEEP)
1070*4882a593Smuzhiyun qcom_slim_ngd_init_dma(ctrl);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* By default enable message queues */
1073*4882a593Smuzhiyun cfg |= NGD_CFG_RX_MSGQ_EN;
1074*4882a593Smuzhiyun cfg |= NGD_CFG_TX_MSGQ_EN;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* Enable NGD if it's not already enabled*/
1077*4882a593Smuzhiyun if (!(cfg & NGD_CFG_ENABLE))
1078*4882a593Smuzhiyun cfg |= NGD_CFG_ENABLE;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun writel_relaxed(cfg, ctrl->ngd->base);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
qcom_slim_ngd_power_up(struct qcom_slim_ngd_ctrl * ctrl)1083*4882a593Smuzhiyun static int qcom_slim_ngd_power_up(struct qcom_slim_ngd_ctrl *ctrl)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun enum qcom_slim_ngd_state cur_state = ctrl->state;
1086*4882a593Smuzhiyun struct qcom_slim_ngd *ngd = ctrl->ngd;
1087*4882a593Smuzhiyun u32 laddr, rx_msgq;
1088*4882a593Smuzhiyun int timeout, ret = 0;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN) {
1091*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&ctrl->qmi.qmi_comp, HZ);
1092*4882a593Smuzhiyun if (!timeout)
1093*4882a593Smuzhiyun return -EREMOTEIO;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (ctrl->state == QCOM_SLIM_NGD_CTRL_ASLEEP ||
1097*4882a593Smuzhiyun ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN) {
1098*4882a593Smuzhiyun ret = qcom_slim_qmi_power_request(ctrl, true);
1099*4882a593Smuzhiyun if (ret) {
1100*4882a593Smuzhiyun dev_err(ctrl->dev, "SLIM QMI power request failed:%d\n",
1101*4882a593Smuzhiyun ret);
1102*4882a593Smuzhiyun return ret;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun ctrl->ver = readl_relaxed(ctrl->base);
1107*4882a593Smuzhiyun /* Version info in 16 MSbits */
1108*4882a593Smuzhiyun ctrl->ver >>= 16;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun laddr = readl_relaxed(ngd->base + NGD_STATUS);
1111*4882a593Smuzhiyun if (laddr & NGD_LADDR) {
1112*4882a593Smuzhiyun /*
1113*4882a593Smuzhiyun * external MDM restart case where ADSP itself was active framer
1114*4882a593Smuzhiyun * For example, modem restarted when playback was active
1115*4882a593Smuzhiyun */
1116*4882a593Smuzhiyun if (cur_state == QCOM_SLIM_NGD_CTRL_AWAKE) {
1117*4882a593Smuzhiyun dev_info(ctrl->dev, "Subsys restart: ADSP active framer\n");
1118*4882a593Smuzhiyun return 0;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun qcom_slim_ngd_setup(ctrl);
1121*4882a593Smuzhiyun return 0;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun writel_relaxed(DEF_NGD_INT_MASK, ngd->base + NGD_INT_EN);
1125*4882a593Smuzhiyun rx_msgq = readl_relaxed(ngd->base + NGD_RX_MSGQ_CFG);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun writel_relaxed(rx_msgq|SLIM_RX_MSGQ_TIMEOUT_VAL,
1128*4882a593Smuzhiyun ngd->base + NGD_RX_MSGQ_CFG);
1129*4882a593Smuzhiyun qcom_slim_ngd_setup(ctrl);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&ctrl->reconf, HZ);
1132*4882a593Smuzhiyun if (!timeout) {
1133*4882a593Smuzhiyun dev_err(ctrl->dev, "capability exchange timed-out\n");
1134*4882a593Smuzhiyun return -ETIMEDOUT;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun return 0;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
qcom_slim_ngd_notify_slaves(struct qcom_slim_ngd_ctrl * ctrl)1140*4882a593Smuzhiyun static void qcom_slim_ngd_notify_slaves(struct qcom_slim_ngd_ctrl *ctrl)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun struct slim_device *sbdev;
1143*4882a593Smuzhiyun struct device_node *node;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun for_each_child_of_node(ctrl->ngd->pdev->dev.of_node, node) {
1146*4882a593Smuzhiyun sbdev = of_slim_get_device(&ctrl->ctrl, node);
1147*4882a593Smuzhiyun if (!sbdev)
1148*4882a593Smuzhiyun continue;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun if (slim_get_logical_addr(sbdev))
1151*4882a593Smuzhiyun dev_err(ctrl->dev, "Failed to get logical address\n");
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
qcom_slim_ngd_master_worker(struct work_struct * work)1155*4882a593Smuzhiyun static void qcom_slim_ngd_master_worker(struct work_struct *work)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl;
1158*4882a593Smuzhiyun struct slim_msg_txn txn;
1159*4882a593Smuzhiyun struct slim_val_inf msg = {0};
1160*4882a593Smuzhiyun int retries = 0;
1161*4882a593Smuzhiyun u8 wbuf[8];
1162*4882a593Smuzhiyun int ret = 0;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun ctrl = container_of(work, struct qcom_slim_ngd_ctrl, m_work);
1165*4882a593Smuzhiyun txn.dt = SLIM_MSG_DEST_LOGICALADDR;
1166*4882a593Smuzhiyun txn.ec = 0;
1167*4882a593Smuzhiyun txn.mc = SLIM_USR_MC_REPORT_SATELLITE;
1168*4882a593Smuzhiyun txn.mt = SLIM_MSG_MT_SRC_REFERRED_USER;
1169*4882a593Smuzhiyun txn.la = SLIM_LA_MGR;
1170*4882a593Smuzhiyun wbuf[0] = SAT_MAGIC_LSB;
1171*4882a593Smuzhiyun wbuf[1] = SAT_MAGIC_MSB;
1172*4882a593Smuzhiyun wbuf[2] = SAT_MSG_VER;
1173*4882a593Smuzhiyun wbuf[3] = SAT_MSG_PROT;
1174*4882a593Smuzhiyun txn.msg = &msg;
1175*4882a593Smuzhiyun txn.msg->wbuf = wbuf;
1176*4882a593Smuzhiyun txn.msg->num_bytes = 4;
1177*4882a593Smuzhiyun txn.rl = 8;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun dev_info(ctrl->dev, "SLIM SAT: Rcvd master capability\n");
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun capability_retry:
1182*4882a593Smuzhiyun ret = qcom_slim_ngd_xfer_msg(&ctrl->ctrl, &txn);
1183*4882a593Smuzhiyun if (!ret) {
1184*4882a593Smuzhiyun if (ctrl->state >= QCOM_SLIM_NGD_CTRL_ASLEEP)
1185*4882a593Smuzhiyun complete(&ctrl->reconf);
1186*4882a593Smuzhiyun else
1187*4882a593Smuzhiyun dev_err(ctrl->dev, "unexpected state:%d\n",
1188*4882a593Smuzhiyun ctrl->state);
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN)
1191*4882a593Smuzhiyun qcom_slim_ngd_notify_slaves(ctrl);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun } else if (ret == -EIO) {
1194*4882a593Smuzhiyun dev_err(ctrl->dev, "capability message NACKed, retrying\n");
1195*4882a593Smuzhiyun if (retries < INIT_MX_RETRIES) {
1196*4882a593Smuzhiyun msleep(DEF_RETRY_MS);
1197*4882a593Smuzhiyun retries++;
1198*4882a593Smuzhiyun goto capability_retry;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun } else {
1201*4882a593Smuzhiyun dev_err(ctrl->dev, "SLIM: capability TX failed:%d\n", ret);
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
qcom_slim_ngd_runtime_resume(struct device * dev)1205*4882a593Smuzhiyun static int qcom_slim_ngd_runtime_resume(struct device *dev)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
1208*4882a593Smuzhiyun int ret = 0;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun if (!ctrl->qmi.handle)
1211*4882a593Smuzhiyun return 0;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun if (ctrl->state >= QCOM_SLIM_NGD_CTRL_ASLEEP)
1214*4882a593Smuzhiyun ret = qcom_slim_ngd_power_up(ctrl);
1215*4882a593Smuzhiyun if (ret) {
1216*4882a593Smuzhiyun /* Did SSR cause this power up failure */
1217*4882a593Smuzhiyun if (ctrl->state != QCOM_SLIM_NGD_CTRL_DOWN)
1218*4882a593Smuzhiyun ctrl->state = QCOM_SLIM_NGD_CTRL_ASLEEP;
1219*4882a593Smuzhiyun else
1220*4882a593Smuzhiyun dev_err(ctrl->dev, "HW wakeup attempt during SSR\n");
1221*4882a593Smuzhiyun } else {
1222*4882a593Smuzhiyun ctrl->state = QCOM_SLIM_NGD_CTRL_AWAKE;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun return 0;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
qcom_slim_ngd_enable(struct qcom_slim_ngd_ctrl * ctrl,bool enable)1228*4882a593Smuzhiyun static int qcom_slim_ngd_enable(struct qcom_slim_ngd_ctrl *ctrl, bool enable)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun if (enable) {
1231*4882a593Smuzhiyun int ret = qcom_slim_qmi_init(ctrl, false);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun if (ret) {
1234*4882a593Smuzhiyun dev_err(ctrl->dev, "qmi init fail, ret:%d, state:%d\n",
1235*4882a593Smuzhiyun ret, ctrl->state);
1236*4882a593Smuzhiyun return ret;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun /* controller state should be in sync with framework state */
1239*4882a593Smuzhiyun complete(&ctrl->qmi.qmi_comp);
1240*4882a593Smuzhiyun if (!pm_runtime_enabled(ctrl->dev) ||
1241*4882a593Smuzhiyun !pm_runtime_suspended(ctrl->dev))
1242*4882a593Smuzhiyun qcom_slim_ngd_runtime_resume(ctrl->dev);
1243*4882a593Smuzhiyun else
1244*4882a593Smuzhiyun pm_runtime_resume(ctrl->dev);
1245*4882a593Smuzhiyun pm_runtime_mark_last_busy(ctrl->dev);
1246*4882a593Smuzhiyun pm_runtime_put(ctrl->dev);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun ret = slim_register_controller(&ctrl->ctrl);
1249*4882a593Smuzhiyun if (ret) {
1250*4882a593Smuzhiyun dev_err(ctrl->dev, "error adding slim controller\n");
1251*4882a593Smuzhiyun return ret;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun dev_info(ctrl->dev, "SLIM controller Registered\n");
1255*4882a593Smuzhiyun } else {
1256*4882a593Smuzhiyun qcom_slim_qmi_exit(ctrl);
1257*4882a593Smuzhiyun slim_unregister_controller(&ctrl->ctrl);
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun return 0;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
qcom_slim_ngd_qmi_new_server(struct qmi_handle * hdl,struct qmi_service * service)1263*4882a593Smuzhiyun static int qcom_slim_ngd_qmi_new_server(struct qmi_handle *hdl,
1264*4882a593Smuzhiyun struct qmi_service *service)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun struct qcom_slim_ngd_qmi *qmi =
1267*4882a593Smuzhiyun container_of(hdl, struct qcom_slim_ngd_qmi, svc_event_hdl);
1268*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl =
1269*4882a593Smuzhiyun container_of(qmi, struct qcom_slim_ngd_ctrl, qmi);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun qmi->svc_info.sq_family = AF_QIPCRTR;
1272*4882a593Smuzhiyun qmi->svc_info.sq_node = service->node;
1273*4882a593Smuzhiyun qmi->svc_info.sq_port = service->port;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun qcom_slim_ngd_enable(ctrl, true);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun return 0;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
qcom_slim_ngd_qmi_del_server(struct qmi_handle * hdl,struct qmi_service * service)1280*4882a593Smuzhiyun static void qcom_slim_ngd_qmi_del_server(struct qmi_handle *hdl,
1281*4882a593Smuzhiyun struct qmi_service *service)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun struct qcom_slim_ngd_qmi *qmi =
1284*4882a593Smuzhiyun container_of(hdl, struct qcom_slim_ngd_qmi, svc_event_hdl);
1285*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl =
1286*4882a593Smuzhiyun container_of(qmi, struct qcom_slim_ngd_ctrl, qmi);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun qmi->svc_info.sq_node = 0;
1289*4882a593Smuzhiyun qmi->svc_info.sq_port = 0;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun qcom_slim_ngd_enable(ctrl, false);
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun static struct qmi_ops qcom_slim_ngd_qmi_svc_event_ops = {
1295*4882a593Smuzhiyun .new_server = qcom_slim_ngd_qmi_new_server,
1296*4882a593Smuzhiyun .del_server = qcom_slim_ngd_qmi_del_server,
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun
qcom_slim_ngd_qmi_svc_event_init(struct qcom_slim_ngd_ctrl * ctrl)1299*4882a593Smuzhiyun static int qcom_slim_ngd_qmi_svc_event_init(struct qcom_slim_ngd_ctrl *ctrl)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun struct qcom_slim_ngd_qmi *qmi = &ctrl->qmi;
1302*4882a593Smuzhiyun int ret;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun ret = qmi_handle_init(&qmi->svc_event_hdl, 0,
1305*4882a593Smuzhiyun &qcom_slim_ngd_qmi_svc_event_ops, NULL);
1306*4882a593Smuzhiyun if (ret < 0) {
1307*4882a593Smuzhiyun dev_err(ctrl->dev, "qmi_handle_init failed: %d\n", ret);
1308*4882a593Smuzhiyun return ret;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun ret = qmi_add_lookup(&qmi->svc_event_hdl, SLIMBUS_QMI_SVC_ID,
1312*4882a593Smuzhiyun SLIMBUS_QMI_SVC_V1, SLIMBUS_QMI_INS_ID);
1313*4882a593Smuzhiyun if (ret < 0) {
1314*4882a593Smuzhiyun dev_err(ctrl->dev, "qmi_add_lookup failed: %d\n", ret);
1315*4882a593Smuzhiyun qmi_handle_release(&qmi->svc_event_hdl);
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun return ret;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
qcom_slim_ngd_qmi_svc_event_deinit(struct qcom_slim_ngd_qmi * qmi)1320*4882a593Smuzhiyun static void qcom_slim_ngd_qmi_svc_event_deinit(struct qcom_slim_ngd_qmi *qmi)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun qmi_handle_release(&qmi->svc_event_hdl);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun static struct platform_driver qcom_slim_ngd_driver;
1326*4882a593Smuzhiyun #define QCOM_SLIM_NGD_DRV_NAME "qcom,slim-ngd"
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun static const struct of_device_id qcom_slim_ngd_dt_match[] = {
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun .compatible = "qcom,slim-ngd-v1.5.0",
1331*4882a593Smuzhiyun .data = &ngd_v1_5_offset_info,
1332*4882a593Smuzhiyun },{
1333*4882a593Smuzhiyun .compatible = "qcom,slim-ngd-v2.1.0",
1334*4882a593Smuzhiyun .data = &ngd_v1_5_offset_info,
1335*4882a593Smuzhiyun },
1336*4882a593Smuzhiyun {}
1337*4882a593Smuzhiyun };
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_slim_ngd_dt_match);
1340*4882a593Smuzhiyun
of_qcom_slim_ngd_register(struct device * parent,struct qcom_slim_ngd_ctrl * ctrl)1341*4882a593Smuzhiyun static int of_qcom_slim_ngd_register(struct device *parent,
1342*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun const struct ngd_reg_offset_data *data;
1345*4882a593Smuzhiyun struct qcom_slim_ngd *ngd;
1346*4882a593Smuzhiyun const struct of_device_id *match;
1347*4882a593Smuzhiyun struct device_node *node;
1348*4882a593Smuzhiyun u32 id;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun match = of_match_node(qcom_slim_ngd_dt_match, parent->of_node);
1351*4882a593Smuzhiyun data = match->data;
1352*4882a593Smuzhiyun for_each_available_child_of_node(parent->of_node, node) {
1353*4882a593Smuzhiyun if (of_property_read_u32(node, "reg", &id))
1354*4882a593Smuzhiyun continue;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun ngd = kzalloc(sizeof(*ngd), GFP_KERNEL);
1357*4882a593Smuzhiyun if (!ngd) {
1358*4882a593Smuzhiyun of_node_put(node);
1359*4882a593Smuzhiyun return -ENOMEM;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun ngd->pdev = platform_device_alloc(QCOM_SLIM_NGD_DRV_NAME, id);
1363*4882a593Smuzhiyun if (!ngd->pdev) {
1364*4882a593Smuzhiyun kfree(ngd);
1365*4882a593Smuzhiyun of_node_put(node);
1366*4882a593Smuzhiyun return -ENOMEM;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun ngd->id = id;
1369*4882a593Smuzhiyun ngd->pdev->dev.parent = parent;
1370*4882a593Smuzhiyun ngd->pdev->driver_override = QCOM_SLIM_NGD_DRV_NAME;
1371*4882a593Smuzhiyun ngd->pdev->dev.of_node = node;
1372*4882a593Smuzhiyun ctrl->ngd = ngd;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun platform_device_add(ngd->pdev);
1375*4882a593Smuzhiyun ngd->base = ctrl->base + ngd->id * data->offset +
1376*4882a593Smuzhiyun (ngd->id - 1) * data->size;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun return 0;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun return -ENODEV;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
qcom_slim_ngd_probe(struct platform_device * pdev)1384*4882a593Smuzhiyun static int qcom_slim_ngd_probe(struct platform_device *pdev)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1387*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev->parent);
1388*4882a593Smuzhiyun int ret;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun ctrl->ctrl.dev = dev;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun platform_set_drvdata(pdev, ctrl);
1393*4882a593Smuzhiyun pm_runtime_use_autosuspend(dev);
1394*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(dev, QCOM_SLIM_NGD_AUTOSUSPEND);
1395*4882a593Smuzhiyun pm_runtime_set_suspended(dev);
1396*4882a593Smuzhiyun pm_runtime_enable(dev);
1397*4882a593Smuzhiyun pm_runtime_get_noresume(dev);
1398*4882a593Smuzhiyun ret = qcom_slim_ngd_qmi_svc_event_init(ctrl);
1399*4882a593Smuzhiyun if (ret) {
1400*4882a593Smuzhiyun dev_err(&pdev->dev, "QMI service registration failed:%d", ret);
1401*4882a593Smuzhiyun return ret;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun INIT_WORK(&ctrl->m_work, qcom_slim_ngd_master_worker);
1405*4882a593Smuzhiyun ctrl->mwq = create_singlethread_workqueue("ngd_master");
1406*4882a593Smuzhiyun if (!ctrl->mwq) {
1407*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to start master worker\n");
1408*4882a593Smuzhiyun ret = -ENOMEM;
1409*4882a593Smuzhiyun goto wq_err;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun return 0;
1413*4882a593Smuzhiyun wq_err:
1414*4882a593Smuzhiyun qcom_slim_ngd_qmi_svc_event_deinit(&ctrl->qmi);
1415*4882a593Smuzhiyun if (ctrl->mwq)
1416*4882a593Smuzhiyun destroy_workqueue(ctrl->mwq);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun return ret;
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
qcom_slim_ngd_ctrl_probe(struct platform_device * pdev)1421*4882a593Smuzhiyun static int qcom_slim_ngd_ctrl_probe(struct platform_device *pdev)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1424*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl;
1425*4882a593Smuzhiyun struct resource *res;
1426*4882a593Smuzhiyun int ret;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
1429*4882a593Smuzhiyun if (!ctrl)
1430*4882a593Smuzhiyun return -ENOMEM;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun dev_set_drvdata(dev, ctrl);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1435*4882a593Smuzhiyun ctrl->base = devm_ioremap_resource(dev, res);
1436*4882a593Smuzhiyun if (IS_ERR(ctrl->base))
1437*4882a593Smuzhiyun return PTR_ERR(ctrl->base);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1440*4882a593Smuzhiyun if (!res) {
1441*4882a593Smuzhiyun dev_err(&pdev->dev, "no slimbus IRQ resource\n");
1442*4882a593Smuzhiyun return -ENODEV;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun ret = devm_request_irq(dev, res->start, qcom_slim_ngd_interrupt,
1446*4882a593Smuzhiyun IRQF_TRIGGER_HIGH, "slim-ngd", ctrl);
1447*4882a593Smuzhiyun if (ret) {
1448*4882a593Smuzhiyun dev_err(&pdev->dev, "request IRQ failed\n");
1449*4882a593Smuzhiyun return ret;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun ctrl->dev = dev;
1453*4882a593Smuzhiyun ctrl->framer.rootfreq = SLIM_ROOT_FREQ >> 3;
1454*4882a593Smuzhiyun ctrl->framer.superfreq =
1455*4882a593Smuzhiyun ctrl->framer.rootfreq / SLIM_CL_PER_SUPERFRAME_DIV8;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun ctrl->ctrl.a_framer = &ctrl->framer;
1458*4882a593Smuzhiyun ctrl->ctrl.clkgear = SLIM_MAX_CLK_GEAR;
1459*4882a593Smuzhiyun ctrl->ctrl.get_laddr = qcom_slim_ngd_get_laddr;
1460*4882a593Smuzhiyun ctrl->ctrl.enable_stream = qcom_slim_ngd_enable_stream;
1461*4882a593Smuzhiyun ctrl->ctrl.xfer_msg = qcom_slim_ngd_xfer_msg;
1462*4882a593Smuzhiyun ctrl->ctrl.wakeup = NULL;
1463*4882a593Smuzhiyun ctrl->state = QCOM_SLIM_NGD_CTRL_DOWN;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun spin_lock_init(&ctrl->tx_buf_lock);
1466*4882a593Smuzhiyun init_completion(&ctrl->reconf);
1467*4882a593Smuzhiyun init_completion(&ctrl->qmi.qmi_comp);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun platform_driver_register(&qcom_slim_ngd_driver);
1470*4882a593Smuzhiyun return of_qcom_slim_ngd_register(dev, ctrl);
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
qcom_slim_ngd_ctrl_remove(struct platform_device * pdev)1473*4882a593Smuzhiyun static int qcom_slim_ngd_ctrl_remove(struct platform_device *pdev)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun platform_driver_unregister(&qcom_slim_ngd_driver);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun return 0;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
qcom_slim_ngd_remove(struct platform_device * pdev)1480*4882a593Smuzhiyun static int qcom_slim_ngd_remove(struct platform_device *pdev)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl = platform_get_drvdata(pdev);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1485*4882a593Smuzhiyun qcom_slim_ngd_enable(ctrl, false);
1486*4882a593Smuzhiyun qcom_slim_ngd_exit_dma(ctrl);
1487*4882a593Smuzhiyun qcom_slim_ngd_qmi_svc_event_deinit(&ctrl->qmi);
1488*4882a593Smuzhiyun if (ctrl->mwq)
1489*4882a593Smuzhiyun destroy_workqueue(ctrl->mwq);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun kfree(ctrl->ngd);
1492*4882a593Smuzhiyun ctrl->ngd = NULL;
1493*4882a593Smuzhiyun return 0;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
qcom_slim_ngd_runtime_idle(struct device * dev)1496*4882a593Smuzhiyun static int __maybe_unused qcom_slim_ngd_runtime_idle(struct device *dev)
1497*4882a593Smuzhiyun {
1498*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (ctrl->state == QCOM_SLIM_NGD_CTRL_AWAKE)
1501*4882a593Smuzhiyun ctrl->state = QCOM_SLIM_NGD_CTRL_IDLE;
1502*4882a593Smuzhiyun pm_request_autosuspend(dev);
1503*4882a593Smuzhiyun return -EAGAIN;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun
qcom_slim_ngd_runtime_suspend(struct device * dev)1506*4882a593Smuzhiyun static int __maybe_unused qcom_slim_ngd_runtime_suspend(struct device *dev)
1507*4882a593Smuzhiyun {
1508*4882a593Smuzhiyun struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
1509*4882a593Smuzhiyun int ret = 0;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun qcom_slim_ngd_exit_dma(ctrl);
1512*4882a593Smuzhiyun if (!ctrl->qmi.handle)
1513*4882a593Smuzhiyun return 0;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun ret = qcom_slim_qmi_power_request(ctrl, false);
1516*4882a593Smuzhiyun if (ret && ret != -EBUSY)
1517*4882a593Smuzhiyun dev_info(ctrl->dev, "slim resource not idle:%d\n", ret);
1518*4882a593Smuzhiyun if (!ret || ret == -ETIMEDOUT)
1519*4882a593Smuzhiyun ctrl->state = QCOM_SLIM_NGD_CTRL_ASLEEP;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun return ret;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun static const struct dev_pm_ops qcom_slim_ngd_dev_pm_ops = {
1525*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1526*4882a593Smuzhiyun pm_runtime_force_resume)
1527*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(
1528*4882a593Smuzhiyun qcom_slim_ngd_runtime_suspend,
1529*4882a593Smuzhiyun qcom_slim_ngd_runtime_resume,
1530*4882a593Smuzhiyun qcom_slim_ngd_runtime_idle
1531*4882a593Smuzhiyun )
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun static struct platform_driver qcom_slim_ngd_ctrl_driver = {
1535*4882a593Smuzhiyun .probe = qcom_slim_ngd_ctrl_probe,
1536*4882a593Smuzhiyun .remove = qcom_slim_ngd_ctrl_remove,
1537*4882a593Smuzhiyun .driver = {
1538*4882a593Smuzhiyun .name = "qcom,slim-ngd-ctrl",
1539*4882a593Smuzhiyun .of_match_table = qcom_slim_ngd_dt_match,
1540*4882a593Smuzhiyun },
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun static struct platform_driver qcom_slim_ngd_driver = {
1544*4882a593Smuzhiyun .probe = qcom_slim_ngd_probe,
1545*4882a593Smuzhiyun .remove = qcom_slim_ngd_remove,
1546*4882a593Smuzhiyun .driver = {
1547*4882a593Smuzhiyun .name = QCOM_SLIM_NGD_DRV_NAME,
1548*4882a593Smuzhiyun .pm = &qcom_slim_ngd_dev_pm_ops,
1549*4882a593Smuzhiyun },
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun module_platform_driver(qcom_slim_ngd_ctrl_driver);
1553*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1554*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm SLIMBus NGD controller");
1555