1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Shared interrupt handling code for IPR and INTC2 types of IRQs.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2007, 2008 Magnus Damm
5*4882a593Smuzhiyun * Copyright (C) 2009, 2010 Paul Mundt
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
8*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
9*4882a593Smuzhiyun * for more details.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include "internals.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static unsigned long ack_handle[INTC_NR_IRQS];
17*4882a593Smuzhiyun
intc_grp_id(struct intc_desc * desc,intc_enum enum_id)18*4882a593Smuzhiyun static intc_enum __init intc_grp_id(struct intc_desc *desc,
19*4882a593Smuzhiyun intc_enum enum_id)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun struct intc_group *g = desc->hw.groups;
22*4882a593Smuzhiyun unsigned int i, j;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun for (i = 0; g && enum_id && i < desc->hw.nr_groups; i++) {
25*4882a593Smuzhiyun g = desc->hw.groups + i;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun for (j = 0; g->enum_ids[j]; j++) {
28*4882a593Smuzhiyun if (g->enum_ids[j] != enum_id)
29*4882a593Smuzhiyun continue;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun return g->enum_id;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun return 0;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
_intc_mask_data(struct intc_desc * desc,struct intc_desc_int * d,intc_enum enum_id,unsigned int * reg_idx,unsigned int * fld_idx)38*4882a593Smuzhiyun static unsigned int __init _intc_mask_data(struct intc_desc *desc,
39*4882a593Smuzhiyun struct intc_desc_int *d,
40*4882a593Smuzhiyun intc_enum enum_id,
41*4882a593Smuzhiyun unsigned int *reg_idx,
42*4882a593Smuzhiyun unsigned int *fld_idx)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct intc_mask_reg *mr = desc->hw.mask_regs;
45*4882a593Smuzhiyun unsigned int fn, mode;
46*4882a593Smuzhiyun unsigned long reg_e, reg_d;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun while (mr && enum_id && *reg_idx < desc->hw.nr_mask_regs) {
49*4882a593Smuzhiyun mr = desc->hw.mask_regs + *reg_idx;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun for (; *fld_idx < ARRAY_SIZE(mr->enum_ids); (*fld_idx)++) {
52*4882a593Smuzhiyun if (mr->enum_ids[*fld_idx] != enum_id)
53*4882a593Smuzhiyun continue;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (mr->set_reg && mr->clr_reg) {
56*4882a593Smuzhiyun fn = REG_FN_WRITE_BASE;
57*4882a593Smuzhiyun mode = MODE_DUAL_REG;
58*4882a593Smuzhiyun reg_e = mr->clr_reg;
59*4882a593Smuzhiyun reg_d = mr->set_reg;
60*4882a593Smuzhiyun } else {
61*4882a593Smuzhiyun fn = REG_FN_MODIFY_BASE;
62*4882a593Smuzhiyun if (mr->set_reg) {
63*4882a593Smuzhiyun mode = MODE_ENABLE_REG;
64*4882a593Smuzhiyun reg_e = mr->set_reg;
65*4882a593Smuzhiyun reg_d = mr->set_reg;
66*4882a593Smuzhiyun } else {
67*4882a593Smuzhiyun mode = MODE_MASK_REG;
68*4882a593Smuzhiyun reg_e = mr->clr_reg;
69*4882a593Smuzhiyun reg_d = mr->clr_reg;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun fn += (mr->reg_width >> 3) - 1;
74*4882a593Smuzhiyun return _INTC_MK(fn, mode,
75*4882a593Smuzhiyun intc_get_reg(d, reg_e),
76*4882a593Smuzhiyun intc_get_reg(d, reg_d),
77*4882a593Smuzhiyun 1,
78*4882a593Smuzhiyun (mr->reg_width - 1) - *fld_idx);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun *fld_idx = 0;
82*4882a593Smuzhiyun (*reg_idx)++;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun unsigned int __init
intc_get_mask_handle(struct intc_desc * desc,struct intc_desc_int * d,intc_enum enum_id,int do_grps)89*4882a593Smuzhiyun intc_get_mask_handle(struct intc_desc *desc, struct intc_desc_int *d,
90*4882a593Smuzhiyun intc_enum enum_id, int do_grps)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun unsigned int i = 0;
93*4882a593Smuzhiyun unsigned int j = 0;
94*4882a593Smuzhiyun unsigned int ret;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun ret = _intc_mask_data(desc, d, enum_id, &i, &j);
97*4882a593Smuzhiyun if (ret)
98*4882a593Smuzhiyun return ret;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (do_grps)
101*4882a593Smuzhiyun return intc_get_mask_handle(desc, d, intc_grp_id(desc, enum_id), 0);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
_intc_prio_data(struct intc_desc * desc,struct intc_desc_int * d,intc_enum enum_id,unsigned int * reg_idx,unsigned int * fld_idx)106*4882a593Smuzhiyun static unsigned int __init _intc_prio_data(struct intc_desc *desc,
107*4882a593Smuzhiyun struct intc_desc_int *d,
108*4882a593Smuzhiyun intc_enum enum_id,
109*4882a593Smuzhiyun unsigned int *reg_idx,
110*4882a593Smuzhiyun unsigned int *fld_idx)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct intc_prio_reg *pr = desc->hw.prio_regs;
113*4882a593Smuzhiyun unsigned int fn, n, mode, bit;
114*4882a593Smuzhiyun unsigned long reg_e, reg_d;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun while (pr && enum_id && *reg_idx < desc->hw.nr_prio_regs) {
117*4882a593Smuzhiyun pr = desc->hw.prio_regs + *reg_idx;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun for (; *fld_idx < ARRAY_SIZE(pr->enum_ids); (*fld_idx)++) {
120*4882a593Smuzhiyun if (pr->enum_ids[*fld_idx] != enum_id)
121*4882a593Smuzhiyun continue;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (pr->set_reg && pr->clr_reg) {
124*4882a593Smuzhiyun fn = REG_FN_WRITE_BASE;
125*4882a593Smuzhiyun mode = MODE_PCLR_REG;
126*4882a593Smuzhiyun reg_e = pr->set_reg;
127*4882a593Smuzhiyun reg_d = pr->clr_reg;
128*4882a593Smuzhiyun } else {
129*4882a593Smuzhiyun fn = REG_FN_MODIFY_BASE;
130*4882a593Smuzhiyun mode = MODE_PRIO_REG;
131*4882a593Smuzhiyun if (!pr->set_reg)
132*4882a593Smuzhiyun BUG();
133*4882a593Smuzhiyun reg_e = pr->set_reg;
134*4882a593Smuzhiyun reg_d = pr->set_reg;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun fn += (pr->reg_width >> 3) - 1;
138*4882a593Smuzhiyun n = *fld_idx + 1;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun BUG_ON(n * pr->field_width > pr->reg_width);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun bit = pr->reg_width - (n * pr->field_width);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return _INTC_MK(fn, mode,
145*4882a593Smuzhiyun intc_get_reg(d, reg_e),
146*4882a593Smuzhiyun intc_get_reg(d, reg_d),
147*4882a593Smuzhiyun pr->field_width, bit);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun *fld_idx = 0;
151*4882a593Smuzhiyun (*reg_idx)++;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun unsigned int __init
intc_get_prio_handle(struct intc_desc * desc,struct intc_desc_int * d,intc_enum enum_id,int do_grps)158*4882a593Smuzhiyun intc_get_prio_handle(struct intc_desc *desc, struct intc_desc_int *d,
159*4882a593Smuzhiyun intc_enum enum_id, int do_grps)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun unsigned int i = 0;
162*4882a593Smuzhiyun unsigned int j = 0;
163*4882a593Smuzhiyun unsigned int ret;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun ret = _intc_prio_data(desc, d, enum_id, &i, &j);
166*4882a593Smuzhiyun if (ret)
167*4882a593Smuzhiyun return ret;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (do_grps)
170*4882a593Smuzhiyun return intc_get_prio_handle(desc, d, intc_grp_id(desc, enum_id), 0);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
intc_ack_data(struct intc_desc * desc,struct intc_desc_int * d,intc_enum enum_id)175*4882a593Smuzhiyun static unsigned int intc_ack_data(struct intc_desc *desc,
176*4882a593Smuzhiyun struct intc_desc_int *d, intc_enum enum_id)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct intc_mask_reg *mr = desc->hw.ack_regs;
179*4882a593Smuzhiyun unsigned int i, j, fn, mode;
180*4882a593Smuzhiyun unsigned long reg_e, reg_d;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun for (i = 0; mr && enum_id && i < desc->hw.nr_ack_regs; i++) {
183*4882a593Smuzhiyun mr = desc->hw.ack_regs + i;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
186*4882a593Smuzhiyun if (mr->enum_ids[j] != enum_id)
187*4882a593Smuzhiyun continue;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun fn = REG_FN_MODIFY_BASE;
190*4882a593Smuzhiyun mode = MODE_ENABLE_REG;
191*4882a593Smuzhiyun reg_e = mr->set_reg;
192*4882a593Smuzhiyun reg_d = mr->set_reg;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun fn += (mr->reg_width >> 3) - 1;
195*4882a593Smuzhiyun return _INTC_MK(fn, mode,
196*4882a593Smuzhiyun intc_get_reg(d, reg_e),
197*4882a593Smuzhiyun intc_get_reg(d, reg_d),
198*4882a593Smuzhiyun 1,
199*4882a593Smuzhiyun (mr->reg_width - 1) - j);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
intc_enable_disable(struct intc_desc_int * d,unsigned long handle,int do_enable)206*4882a593Smuzhiyun static void intc_enable_disable(struct intc_desc_int *d,
207*4882a593Smuzhiyun unsigned long handle, int do_enable)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun unsigned long addr;
210*4882a593Smuzhiyun unsigned int cpu;
211*4882a593Smuzhiyun unsigned long (*fn)(unsigned long, unsigned long,
212*4882a593Smuzhiyun unsigned long (*)(unsigned long, unsigned long,
213*4882a593Smuzhiyun unsigned long),
214*4882a593Smuzhiyun unsigned int);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (do_enable) {
217*4882a593Smuzhiyun for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
218*4882a593Smuzhiyun addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
219*4882a593Smuzhiyun fn = intc_enable_noprio_fns[_INTC_MODE(handle)];
220*4882a593Smuzhiyun fn(addr, handle, intc_reg_fns[_INTC_FN(handle)], 0);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun } else {
223*4882a593Smuzhiyun for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
224*4882a593Smuzhiyun addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
225*4882a593Smuzhiyun fn = intc_disable_fns[_INTC_MODE(handle)];
226*4882a593Smuzhiyun fn(addr, handle, intc_reg_fns[_INTC_FN(handle)], 0);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
intc_enable_disable_enum(struct intc_desc * desc,struct intc_desc_int * d,intc_enum enum_id,int enable)231*4882a593Smuzhiyun void __init intc_enable_disable_enum(struct intc_desc *desc,
232*4882a593Smuzhiyun struct intc_desc_int *d,
233*4882a593Smuzhiyun intc_enum enum_id, int enable)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun unsigned int i, j, data;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* go through and enable/disable all mask bits */
238*4882a593Smuzhiyun i = j = 0;
239*4882a593Smuzhiyun do {
240*4882a593Smuzhiyun data = _intc_mask_data(desc, d, enum_id, &i, &j);
241*4882a593Smuzhiyun if (data)
242*4882a593Smuzhiyun intc_enable_disable(d, data, enable);
243*4882a593Smuzhiyun j++;
244*4882a593Smuzhiyun } while (data);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* go through and enable/disable all priority fields */
247*4882a593Smuzhiyun i = j = 0;
248*4882a593Smuzhiyun do {
249*4882a593Smuzhiyun data = _intc_prio_data(desc, d, enum_id, &i, &j);
250*4882a593Smuzhiyun if (data)
251*4882a593Smuzhiyun intc_enable_disable(d, data, enable);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun j++;
254*4882a593Smuzhiyun } while (data);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun unsigned int __init
intc_get_sense_handle(struct intc_desc * desc,struct intc_desc_int * d,intc_enum enum_id)258*4882a593Smuzhiyun intc_get_sense_handle(struct intc_desc *desc, struct intc_desc_int *d,
259*4882a593Smuzhiyun intc_enum enum_id)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct intc_sense_reg *sr = desc->hw.sense_regs;
262*4882a593Smuzhiyun unsigned int i, j, fn, bit;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun for (i = 0; sr && enum_id && i < desc->hw.nr_sense_regs; i++) {
265*4882a593Smuzhiyun sr = desc->hw.sense_regs + i;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
268*4882a593Smuzhiyun if (sr->enum_ids[j] != enum_id)
269*4882a593Smuzhiyun continue;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun fn = REG_FN_MODIFY_BASE;
272*4882a593Smuzhiyun fn += (sr->reg_width >> 3) - 1;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun BUG_ON((j + 1) * sr->field_width > sr->reg_width);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun bit = sr->reg_width - ((j + 1) * sr->field_width);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
279*4882a593Smuzhiyun 0, sr->field_width, bit);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun
intc_set_ack_handle(unsigned int irq,struct intc_desc * desc,struct intc_desc_int * d,intc_enum id)287*4882a593Smuzhiyun void intc_set_ack_handle(unsigned int irq, struct intc_desc *desc,
288*4882a593Smuzhiyun struct intc_desc_int *d, intc_enum id)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun unsigned long flags;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun * Nothing to do for this IRQ.
294*4882a593Smuzhiyun */
295*4882a593Smuzhiyun if (!desc->hw.ack_regs)
296*4882a593Smuzhiyun return;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun raw_spin_lock_irqsave(&intc_big_lock, flags);
299*4882a593Smuzhiyun ack_handle[irq] = intc_ack_data(desc, d, id);
300*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&intc_big_lock, flags);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
intc_get_ack_handle(unsigned int irq)303*4882a593Smuzhiyun unsigned long intc_get_ack_handle(unsigned int irq)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun return ack_handle[irq];
306*4882a593Smuzhiyun }
307