xref: /OK3568_Linux_fs/kernel/drivers/sh/intc/core.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Shared interrupt handling code for IPR and INTC2 types of IRQs.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2007, 2008 Magnus Damm
5*4882a593Smuzhiyun  * Copyright (C) 2009 - 2012 Paul Mundt
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on intc2.c and ipr.c
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 1999  Niibe Yutaka & Takeshi Yaegashi
10*4882a593Smuzhiyun  * Copyright (C) 2000  Kazumoto Kojima
11*4882a593Smuzhiyun  * Copyright (C) 2001  David J. Mckay (david.mckay@st.com)
12*4882a593Smuzhiyun  * Copyright (C) 2003  Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
13*4882a593Smuzhiyun  * Copyright (C) 2005, 2006  Paul Mundt
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
16*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
17*4882a593Smuzhiyun  * for more details.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define pr_fmt(fmt) "intc: " fmt
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/irq.h>
23*4882a593Smuzhiyun #include <linux/io.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/stat.h>
26*4882a593Smuzhiyun #include <linux/interrupt.h>
27*4882a593Smuzhiyun #include <linux/sh_intc.h>
28*4882a593Smuzhiyun #include <linux/irqdomain.h>
29*4882a593Smuzhiyun #include <linux/device.h>
30*4882a593Smuzhiyun #include <linux/syscore_ops.h>
31*4882a593Smuzhiyun #include <linux/list.h>
32*4882a593Smuzhiyun #include <linux/spinlock.h>
33*4882a593Smuzhiyun #include <linux/radix-tree.h>
34*4882a593Smuzhiyun #include <linux/export.h>
35*4882a593Smuzhiyun #include <linux/sort.h>
36*4882a593Smuzhiyun #include "internals.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun LIST_HEAD(intc_list);
39*4882a593Smuzhiyun DEFINE_RAW_SPINLOCK(intc_big_lock);
40*4882a593Smuzhiyun static unsigned int nr_intc_controllers;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * Default priority level
44*4882a593Smuzhiyun  * - this needs to be at least 2 for 5-bit priorities on 7780
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun static unsigned int default_prio_level = 2;	/* 2 - 16 */
47*4882a593Smuzhiyun static unsigned int intc_prio_level[INTC_NR_IRQS];	/* for now */
48*4882a593Smuzhiyun 
intc_get_dfl_prio_level(void)49*4882a593Smuzhiyun unsigned int intc_get_dfl_prio_level(void)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	return default_prio_level;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
intc_get_prio_level(unsigned int irq)54*4882a593Smuzhiyun unsigned int intc_get_prio_level(unsigned int irq)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	return intc_prio_level[irq];
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
intc_set_prio_level(unsigned int irq,unsigned int level)59*4882a593Smuzhiyun void intc_set_prio_level(unsigned int irq, unsigned int level)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	unsigned long flags;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&intc_big_lock, flags);
64*4882a593Smuzhiyun 	intc_prio_level[irq] = level;
65*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&intc_big_lock, flags);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
intc_redirect_irq(struct irq_desc * desc)68*4882a593Smuzhiyun static void intc_redirect_irq(struct irq_desc *desc)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	generic_handle_irq((unsigned int)irq_desc_get_handler_data(desc));
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
intc_register_irq(struct intc_desc * desc,struct intc_desc_int * d,intc_enum enum_id,unsigned int irq)73*4882a593Smuzhiyun static void __init intc_register_irq(struct intc_desc *desc,
74*4882a593Smuzhiyun 				     struct intc_desc_int *d,
75*4882a593Smuzhiyun 				     intc_enum enum_id,
76*4882a593Smuzhiyun 				     unsigned int irq)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct intc_handle_int *hp;
79*4882a593Smuzhiyun 	struct irq_data *irq_data;
80*4882a593Smuzhiyun 	unsigned int data[2], primary;
81*4882a593Smuzhiyun 	unsigned long flags;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&intc_big_lock, flags);
84*4882a593Smuzhiyun 	radix_tree_insert(&d->tree, enum_id, intc_irq_xlate_get(irq));
85*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&intc_big_lock, flags);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/*
88*4882a593Smuzhiyun 	 * Prefer single interrupt source bitmap over other combinations:
89*4882a593Smuzhiyun 	 *
90*4882a593Smuzhiyun 	 * 1. bitmap, single interrupt source
91*4882a593Smuzhiyun 	 * 2. priority, single interrupt source
92*4882a593Smuzhiyun 	 * 3. bitmap, multiple interrupt sources (groups)
93*4882a593Smuzhiyun 	 * 4. priority, multiple interrupt sources (groups)
94*4882a593Smuzhiyun 	 */
95*4882a593Smuzhiyun 	data[0] = intc_get_mask_handle(desc, d, enum_id, 0);
96*4882a593Smuzhiyun 	data[1] = intc_get_prio_handle(desc, d, enum_id, 0);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	primary = 0;
99*4882a593Smuzhiyun 	if (!data[0] && data[1])
100*4882a593Smuzhiyun 		primary = 1;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (!data[0] && !data[1])
103*4882a593Smuzhiyun 		pr_warn("missing unique irq mask for irq %d (vect 0x%04x)\n",
104*4882a593Smuzhiyun 			irq, irq2evt(irq));
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	data[0] = data[0] ? data[0] : intc_get_mask_handle(desc, d, enum_id, 1);
107*4882a593Smuzhiyun 	data[1] = data[1] ? data[1] : intc_get_prio_handle(desc, d, enum_id, 1);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (!data[primary])
110*4882a593Smuzhiyun 		primary ^= 1;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	BUG_ON(!data[primary]); /* must have primary masking method */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	irq_data = irq_get_irq_data(irq);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	disable_irq_nosync(irq);
117*4882a593Smuzhiyun 	irq_set_chip_and_handler_name(irq, &d->chip, handle_level_irq,
118*4882a593Smuzhiyun 				      "level");
119*4882a593Smuzhiyun 	irq_set_chip_data(irq, (void *)data[primary]);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/*
122*4882a593Smuzhiyun 	 * set priority level
123*4882a593Smuzhiyun 	 */
124*4882a593Smuzhiyun 	intc_set_prio_level(irq, intc_get_dfl_prio_level());
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* enable secondary masking method if present */
127*4882a593Smuzhiyun 	if (data[!primary])
128*4882a593Smuzhiyun 		_intc_enable(irq_data, data[!primary]);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* add irq to d->prio list if priority is available */
131*4882a593Smuzhiyun 	if (data[1]) {
132*4882a593Smuzhiyun 		hp = d->prio + d->nr_prio;
133*4882a593Smuzhiyun 		hp->irq = irq;
134*4882a593Smuzhiyun 		hp->handle = data[1];
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		if (primary) {
137*4882a593Smuzhiyun 			/*
138*4882a593Smuzhiyun 			 * only secondary priority should access registers, so
139*4882a593Smuzhiyun 			 * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
140*4882a593Smuzhiyun 			 */
141*4882a593Smuzhiyun 			hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
142*4882a593Smuzhiyun 			hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
143*4882a593Smuzhiyun 		}
144*4882a593Smuzhiyun 		d->nr_prio++;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* add irq to d->sense list if sense is available */
148*4882a593Smuzhiyun 	data[0] = intc_get_sense_handle(desc, d, enum_id);
149*4882a593Smuzhiyun 	if (data[0]) {
150*4882a593Smuzhiyun 		(d->sense + d->nr_sense)->irq = irq;
151*4882a593Smuzhiyun 		(d->sense + d->nr_sense)->handle = data[0];
152*4882a593Smuzhiyun 		d->nr_sense++;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* irq should be disabled by default */
156*4882a593Smuzhiyun 	d->chip.irq_mask(irq_data);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	intc_set_ack_handle(irq, desc, d, enum_id);
159*4882a593Smuzhiyun 	intc_set_dist_handle(irq, desc, d, enum_id);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	activate_irq(irq);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
save_reg(struct intc_desc_int * d,unsigned int cnt,unsigned long value,unsigned int smp)164*4882a593Smuzhiyun static unsigned int __init save_reg(struct intc_desc_int *d,
165*4882a593Smuzhiyun 				    unsigned int cnt,
166*4882a593Smuzhiyun 				    unsigned long value,
167*4882a593Smuzhiyun 				    unsigned int smp)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	if (value) {
170*4882a593Smuzhiyun 		value = intc_phys_to_virt(d, value);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		d->reg[cnt] = value;
173*4882a593Smuzhiyun #ifdef CONFIG_SMP
174*4882a593Smuzhiyun 		d->smp[cnt] = smp;
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun 		return 1;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
register_intc_controller(struct intc_desc * desc)182*4882a593Smuzhiyun int __init register_intc_controller(struct intc_desc *desc)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	unsigned int i, k, smp;
185*4882a593Smuzhiyun 	struct intc_hw_desc *hw = &desc->hw;
186*4882a593Smuzhiyun 	struct intc_desc_int *d;
187*4882a593Smuzhiyun 	struct resource *res;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	pr_info("Registered controller '%s' with %u IRQs\n",
190*4882a593Smuzhiyun 		desc->name, hw->nr_vectors);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	d = kzalloc(sizeof(*d), GFP_NOWAIT);
193*4882a593Smuzhiyun 	if (!d)
194*4882a593Smuzhiyun 		goto err0;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	INIT_LIST_HEAD(&d->list);
197*4882a593Smuzhiyun 	list_add_tail(&d->list, &intc_list);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	raw_spin_lock_init(&d->lock);
200*4882a593Smuzhiyun 	INIT_RADIX_TREE(&d->tree, GFP_ATOMIC);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	d->index = nr_intc_controllers;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (desc->num_resources) {
205*4882a593Smuzhiyun 		d->nr_windows = desc->num_resources;
206*4882a593Smuzhiyun 		d->window = kcalloc(d->nr_windows, sizeof(*d->window),
207*4882a593Smuzhiyun 				    GFP_NOWAIT);
208*4882a593Smuzhiyun 		if (!d->window)
209*4882a593Smuzhiyun 			goto err1;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		for (k = 0; k < d->nr_windows; k++) {
212*4882a593Smuzhiyun 			res = desc->resource + k;
213*4882a593Smuzhiyun 			WARN_ON(resource_type(res) != IORESOURCE_MEM);
214*4882a593Smuzhiyun 			d->window[k].phys = res->start;
215*4882a593Smuzhiyun 			d->window[k].size = resource_size(res);
216*4882a593Smuzhiyun 			d->window[k].virt = ioremap(res->start,
217*4882a593Smuzhiyun 							 resource_size(res));
218*4882a593Smuzhiyun 			if (!d->window[k].virt)
219*4882a593Smuzhiyun 				goto err2;
220*4882a593Smuzhiyun 		}
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
224*4882a593Smuzhiyun #ifdef CONFIG_INTC_BALANCING
225*4882a593Smuzhiyun 	if (d->nr_reg)
226*4882a593Smuzhiyun 		d->nr_reg += hw->nr_mask_regs;
227*4882a593Smuzhiyun #endif
228*4882a593Smuzhiyun 	d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
229*4882a593Smuzhiyun 	d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
230*4882a593Smuzhiyun 	d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
231*4882a593Smuzhiyun 	d->nr_reg += hw->subgroups ? hw->nr_subgroups : 0;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	d->reg = kcalloc(d->nr_reg, sizeof(*d->reg), GFP_NOWAIT);
234*4882a593Smuzhiyun 	if (!d->reg)
235*4882a593Smuzhiyun 		goto err2;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #ifdef CONFIG_SMP
238*4882a593Smuzhiyun 	d->smp = kcalloc(d->nr_reg, sizeof(*d->smp), GFP_NOWAIT);
239*4882a593Smuzhiyun 	if (!d->smp)
240*4882a593Smuzhiyun 		goto err3;
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun 	k = 0;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (hw->mask_regs) {
245*4882a593Smuzhiyun 		for (i = 0; i < hw->nr_mask_regs; i++) {
246*4882a593Smuzhiyun 			smp = IS_SMP(hw->mask_regs[i]);
247*4882a593Smuzhiyun 			k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
248*4882a593Smuzhiyun 			k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
249*4882a593Smuzhiyun #ifdef CONFIG_INTC_BALANCING
250*4882a593Smuzhiyun 			k += save_reg(d, k, hw->mask_regs[i].dist_reg, 0);
251*4882a593Smuzhiyun #endif
252*4882a593Smuzhiyun 		}
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if (hw->prio_regs) {
256*4882a593Smuzhiyun 		d->prio = kcalloc(hw->nr_vectors, sizeof(*d->prio),
257*4882a593Smuzhiyun 				  GFP_NOWAIT);
258*4882a593Smuzhiyun 		if (!d->prio)
259*4882a593Smuzhiyun 			goto err4;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		for (i = 0; i < hw->nr_prio_regs; i++) {
262*4882a593Smuzhiyun 			smp = IS_SMP(hw->prio_regs[i]);
263*4882a593Smuzhiyun 			k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
264*4882a593Smuzhiyun 			k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
265*4882a593Smuzhiyun 		}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		sort(d->prio, hw->nr_prio_regs, sizeof(*d->prio),
268*4882a593Smuzhiyun 		     intc_handle_int_cmp, NULL);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (hw->sense_regs) {
272*4882a593Smuzhiyun 		d->sense = kcalloc(hw->nr_vectors, sizeof(*d->sense),
273*4882a593Smuzhiyun 				   GFP_NOWAIT);
274*4882a593Smuzhiyun 		if (!d->sense)
275*4882a593Smuzhiyun 			goto err5;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 		for (i = 0; i < hw->nr_sense_regs; i++)
278*4882a593Smuzhiyun 			k += save_reg(d, k, hw->sense_regs[i].reg, 0);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		sort(d->sense, hw->nr_sense_regs, sizeof(*d->sense),
281*4882a593Smuzhiyun 		     intc_handle_int_cmp, NULL);
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (hw->subgroups)
285*4882a593Smuzhiyun 		for (i = 0; i < hw->nr_subgroups; i++)
286*4882a593Smuzhiyun 			if (hw->subgroups[i].reg)
287*4882a593Smuzhiyun 				k+= save_reg(d, k, hw->subgroups[i].reg, 0);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	memcpy(&d->chip, &intc_irq_chip, sizeof(struct irq_chip));
290*4882a593Smuzhiyun 	d->chip.name = desc->name;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (hw->ack_regs)
293*4882a593Smuzhiyun 		for (i = 0; i < hw->nr_ack_regs; i++)
294*4882a593Smuzhiyun 			k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
295*4882a593Smuzhiyun 	else
296*4882a593Smuzhiyun 		d->chip.irq_mask_ack = d->chip.irq_disable;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* disable bits matching force_disable before registering irqs */
299*4882a593Smuzhiyun 	if (desc->force_disable)
300*4882a593Smuzhiyun 		intc_enable_disable_enum(desc, d, desc->force_disable, 0);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* disable bits matching force_enable before registering irqs */
303*4882a593Smuzhiyun 	if (desc->force_enable)
304*4882a593Smuzhiyun 		intc_enable_disable_enum(desc, d, desc->force_enable, 0);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	intc_irq_domain_init(d, hw);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* register the vectors one by one */
311*4882a593Smuzhiyun 	for (i = 0; i < hw->nr_vectors; i++) {
312*4882a593Smuzhiyun 		struct intc_vect *vect = hw->vectors + i;
313*4882a593Smuzhiyun 		unsigned int irq = evt2irq(vect->vect);
314*4882a593Smuzhiyun 		int res;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 		if (!vect->enum_id)
317*4882a593Smuzhiyun 			continue;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		res = irq_create_identity_mapping(d->domain, irq);
320*4882a593Smuzhiyun 		if (unlikely(res)) {
321*4882a593Smuzhiyun 			if (res == -EEXIST) {
322*4882a593Smuzhiyun 				res = irq_domain_associate(d->domain, irq, irq);
323*4882a593Smuzhiyun 				if (unlikely(res)) {
324*4882a593Smuzhiyun 					pr_err("domain association failure\n");
325*4882a593Smuzhiyun 					continue;
326*4882a593Smuzhiyun 				}
327*4882a593Smuzhiyun 			} else {
328*4882a593Smuzhiyun 				pr_err("can't identity map IRQ %d\n", irq);
329*4882a593Smuzhiyun 				continue;
330*4882a593Smuzhiyun 			}
331*4882a593Smuzhiyun 		}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		intc_irq_xlate_set(irq, vect->enum_id, d);
334*4882a593Smuzhiyun 		intc_register_irq(desc, d, vect->enum_id, irq);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 		for (k = i + 1; k < hw->nr_vectors; k++) {
337*4882a593Smuzhiyun 			struct intc_vect *vect2 = hw->vectors + k;
338*4882a593Smuzhiyun 			unsigned int irq2 = evt2irq(vect2->vect);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 			if (vect->enum_id != vect2->enum_id)
341*4882a593Smuzhiyun 				continue;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 			/*
344*4882a593Smuzhiyun 			 * In the case of multi-evt handling and sparse
345*4882a593Smuzhiyun 			 * IRQ support, each vector still needs to have
346*4882a593Smuzhiyun 			 * its own backing irq_desc.
347*4882a593Smuzhiyun 			 */
348*4882a593Smuzhiyun 			res = irq_create_identity_mapping(d->domain, irq2);
349*4882a593Smuzhiyun 			if (unlikely(res)) {
350*4882a593Smuzhiyun 				if (res == -EEXIST) {
351*4882a593Smuzhiyun 					res = irq_domain_associate(d->domain,
352*4882a593Smuzhiyun 								   irq2, irq2);
353*4882a593Smuzhiyun 					if (unlikely(res)) {
354*4882a593Smuzhiyun 						pr_err("domain association "
355*4882a593Smuzhiyun 						       "failure\n");
356*4882a593Smuzhiyun 						continue;
357*4882a593Smuzhiyun 					}
358*4882a593Smuzhiyun 				} else {
359*4882a593Smuzhiyun 					pr_err("can't identity map IRQ %d\n",
360*4882a593Smuzhiyun 					       irq);
361*4882a593Smuzhiyun 					continue;
362*4882a593Smuzhiyun 				}
363*4882a593Smuzhiyun 			}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 			vect2->enum_id = 0;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 			/* redirect this interrupts to the first one */
368*4882a593Smuzhiyun 			irq_set_chip(irq2, &dummy_irq_chip);
369*4882a593Smuzhiyun 			irq_set_chained_handler_and_data(irq2,
370*4882a593Smuzhiyun 							 intc_redirect_irq,
371*4882a593Smuzhiyun 							 (void *)irq);
372*4882a593Smuzhiyun 		}
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	intc_subgroup_init(desc, d);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* enable bits matching force_enable after registering irqs */
378*4882a593Smuzhiyun 	if (desc->force_enable)
379*4882a593Smuzhiyun 		intc_enable_disable_enum(desc, d, desc->force_enable, 1);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	d->skip_suspend = desc->skip_syscore_suspend;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	nr_intc_controllers++;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return 0;
386*4882a593Smuzhiyun err5:
387*4882a593Smuzhiyun 	kfree(d->prio);
388*4882a593Smuzhiyun err4:
389*4882a593Smuzhiyun #ifdef CONFIG_SMP
390*4882a593Smuzhiyun 	kfree(d->smp);
391*4882a593Smuzhiyun err3:
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun 	kfree(d->reg);
394*4882a593Smuzhiyun err2:
395*4882a593Smuzhiyun 	for (k = 0; k < d->nr_windows; k++)
396*4882a593Smuzhiyun 		if (d->window[k].virt)
397*4882a593Smuzhiyun 			iounmap(d->window[k].virt);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	kfree(d->window);
400*4882a593Smuzhiyun err1:
401*4882a593Smuzhiyun 	kfree(d);
402*4882a593Smuzhiyun err0:
403*4882a593Smuzhiyun 	pr_err("unable to allocate INTC memory\n");
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	return -ENOMEM;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
intc_suspend(void)408*4882a593Smuzhiyun static int intc_suspend(void)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct intc_desc_int *d;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	list_for_each_entry(d, &intc_list, list) {
413*4882a593Smuzhiyun 		int irq;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		if (d->skip_suspend)
416*4882a593Smuzhiyun 			continue;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 		/* enable wakeup irqs belonging to this intc controller */
419*4882a593Smuzhiyun 		for_each_active_irq(irq) {
420*4882a593Smuzhiyun 			struct irq_data *data;
421*4882a593Smuzhiyun 			struct irq_chip *chip;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 			data = irq_get_irq_data(irq);
424*4882a593Smuzhiyun 			chip = irq_data_get_irq_chip(data);
425*4882a593Smuzhiyun 			if (chip != &d->chip)
426*4882a593Smuzhiyun 				continue;
427*4882a593Smuzhiyun 			if (irqd_is_wakeup_set(data))
428*4882a593Smuzhiyun 				chip->irq_enable(data);
429*4882a593Smuzhiyun 		}
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
intc_resume(void)434*4882a593Smuzhiyun static void intc_resume(void)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct intc_desc_int *d;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	list_for_each_entry(d, &intc_list, list) {
439*4882a593Smuzhiyun 		int irq;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		if (d->skip_suspend)
442*4882a593Smuzhiyun 			continue;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		for_each_active_irq(irq) {
445*4882a593Smuzhiyun 			struct irq_data *data;
446*4882a593Smuzhiyun 			struct irq_chip *chip;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 			data = irq_get_irq_data(irq);
449*4882a593Smuzhiyun 			chip = irq_data_get_irq_chip(data);
450*4882a593Smuzhiyun 			/*
451*4882a593Smuzhiyun 			 * This will catch the redirect and VIRQ cases
452*4882a593Smuzhiyun 			 * due to the dummy_irq_chip being inserted.
453*4882a593Smuzhiyun 			 */
454*4882a593Smuzhiyun 			if (chip != &d->chip)
455*4882a593Smuzhiyun 				continue;
456*4882a593Smuzhiyun 			if (irqd_irq_disabled(data))
457*4882a593Smuzhiyun 				chip->irq_disable(data);
458*4882a593Smuzhiyun 			else
459*4882a593Smuzhiyun 				chip->irq_enable(data);
460*4882a593Smuzhiyun 		}
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun struct syscore_ops intc_syscore_ops = {
465*4882a593Smuzhiyun 	.suspend	= intc_suspend,
466*4882a593Smuzhiyun 	.resume		= intc_resume,
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun struct bus_type intc_subsys = {
470*4882a593Smuzhiyun 	.name		= "intc",
471*4882a593Smuzhiyun 	.dev_name	= "intc",
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun static ssize_t
show_intc_name(struct device * dev,struct device_attribute * attr,char * buf)475*4882a593Smuzhiyun show_intc_name(struct device *dev, struct device_attribute *attr, char *buf)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun 	struct intc_desc_int *d;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	d = container_of(dev, struct intc_desc_int, dev);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	return sprintf(buf, "%s\n", d->chip.name);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static DEVICE_ATTR(name, S_IRUGO, show_intc_name, NULL);
485*4882a593Smuzhiyun 
register_intc_devs(void)486*4882a593Smuzhiyun static int __init register_intc_devs(void)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct intc_desc_int *d;
489*4882a593Smuzhiyun 	int error;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	register_syscore_ops(&intc_syscore_ops);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	error = subsys_system_register(&intc_subsys, NULL);
494*4882a593Smuzhiyun 	if (!error) {
495*4882a593Smuzhiyun 		list_for_each_entry(d, &intc_list, list) {
496*4882a593Smuzhiyun 			d->dev.id = d->index;
497*4882a593Smuzhiyun 			d->dev.bus = &intc_subsys;
498*4882a593Smuzhiyun 			error = device_register(&d->dev);
499*4882a593Smuzhiyun 			if (error == 0)
500*4882a593Smuzhiyun 				error = device_create_file(&d->dev,
501*4882a593Smuzhiyun 							   &dev_attr_name);
502*4882a593Smuzhiyun 			if (error)
503*4882a593Smuzhiyun 				break;
504*4882a593Smuzhiyun 		}
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (error)
508*4882a593Smuzhiyun 		pr_err("device registration error\n");
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return error;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun device_initcall(register_intc_devs);
513