1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * IRQ chip definitions for INTC IRQs.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2007, 2008 Magnus Damm
5*4882a593Smuzhiyun * Copyright (C) 2009 - 2012 Paul Mundt
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
8*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
9*4882a593Smuzhiyun * for more details.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/cpumask.h>
12*4882a593Smuzhiyun #include <linux/bsearch.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include "internals.h"
15*4882a593Smuzhiyun
_intc_enable(struct irq_data * data,unsigned long handle)16*4882a593Smuzhiyun void _intc_enable(struct irq_data *data, unsigned long handle)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun unsigned int irq = data->irq;
19*4882a593Smuzhiyun struct intc_desc_int *d = get_intc_desc(irq);
20*4882a593Smuzhiyun unsigned long addr;
21*4882a593Smuzhiyun unsigned int cpu;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
24*4882a593Smuzhiyun #ifdef CONFIG_SMP
25*4882a593Smuzhiyun if (!cpumask_test_cpu(cpu, irq_data_get_affinity_mask(data)))
26*4882a593Smuzhiyun continue;
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
29*4882a593Smuzhiyun intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
30*4882a593Smuzhiyun [_INTC_FN(handle)], irq);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun intc_balancing_enable(irq);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
intc_enable(struct irq_data * data)36*4882a593Smuzhiyun static void intc_enable(struct irq_data *data)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun _intc_enable(data, (unsigned long)irq_data_get_irq_chip_data(data));
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
intc_disable(struct irq_data * data)41*4882a593Smuzhiyun static void intc_disable(struct irq_data *data)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun unsigned int irq = data->irq;
44*4882a593Smuzhiyun struct intc_desc_int *d = get_intc_desc(irq);
45*4882a593Smuzhiyun unsigned long handle = (unsigned long)irq_data_get_irq_chip_data(data);
46*4882a593Smuzhiyun unsigned long addr;
47*4882a593Smuzhiyun unsigned int cpu;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun intc_balancing_disable(irq);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
52*4882a593Smuzhiyun #ifdef CONFIG_SMP
53*4882a593Smuzhiyun if (!cpumask_test_cpu(cpu, irq_data_get_affinity_mask(data)))
54*4882a593Smuzhiyun continue;
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
57*4882a593Smuzhiyun intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
58*4882a593Smuzhiyun [_INTC_FN(handle)], irq);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #ifdef CONFIG_SMP
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * This is held with the irq desc lock held, so we don't require any
65*4882a593Smuzhiyun * additional locking here at the intc desc level. The affinity mask is
66*4882a593Smuzhiyun * later tested in the enable/disable paths.
67*4882a593Smuzhiyun */
intc_set_affinity(struct irq_data * data,const struct cpumask * cpumask,bool force)68*4882a593Smuzhiyun static int intc_set_affinity(struct irq_data *data,
69*4882a593Smuzhiyun const struct cpumask *cpumask,
70*4882a593Smuzhiyun bool force)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun if (!cpumask_intersects(cpumask, cpu_online_mask))
73*4882a593Smuzhiyun return -1;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun cpumask_copy(irq_data_get_affinity_mask(data), cpumask);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return IRQ_SET_MASK_OK_NOCOPY;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun
intc_mask_ack(struct irq_data * data)81*4882a593Smuzhiyun static void intc_mask_ack(struct irq_data *data)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun unsigned int irq = data->irq;
84*4882a593Smuzhiyun struct intc_desc_int *d = get_intc_desc(irq);
85*4882a593Smuzhiyun unsigned long handle = intc_get_ack_handle(irq);
86*4882a593Smuzhiyun void __iomem *addr;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun intc_disable(data);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* read register and write zero only to the associated bit */
91*4882a593Smuzhiyun if (handle) {
92*4882a593Smuzhiyun unsigned int value;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun addr = (void __iomem *)INTC_REG(d, _INTC_ADDR_D(handle), 0);
95*4882a593Smuzhiyun value = intc_set_field_from_handle(0, 1, handle);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun switch (_INTC_FN(handle)) {
98*4882a593Smuzhiyun case REG_FN_MODIFY_BASE + 0: /* 8bit */
99*4882a593Smuzhiyun __raw_readb(addr);
100*4882a593Smuzhiyun __raw_writeb(0xff ^ value, addr);
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun case REG_FN_MODIFY_BASE + 1: /* 16bit */
103*4882a593Smuzhiyun __raw_readw(addr);
104*4882a593Smuzhiyun __raw_writew(0xffff ^ value, addr);
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun case REG_FN_MODIFY_BASE + 3: /* 32bit */
107*4882a593Smuzhiyun __raw_readl(addr);
108*4882a593Smuzhiyun __raw_writel(0xffffffff ^ value, addr);
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun default:
111*4882a593Smuzhiyun BUG();
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
intc_find_irq(struct intc_handle_int * hp,unsigned int nr_hp,unsigned int irq)117*4882a593Smuzhiyun static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
118*4882a593Smuzhiyun unsigned int nr_hp,
119*4882a593Smuzhiyun unsigned int irq)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct intc_handle_int key;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun key.irq = irq;
124*4882a593Smuzhiyun key.handle = 0;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return bsearch(&key, hp, nr_hp, sizeof(*hp), intc_handle_int_cmp);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
intc_set_priority(unsigned int irq,unsigned int prio)129*4882a593Smuzhiyun int intc_set_priority(unsigned int irq, unsigned int prio)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct intc_desc_int *d = get_intc_desc(irq);
132*4882a593Smuzhiyun struct irq_data *data = irq_get_irq_data(irq);
133*4882a593Smuzhiyun struct intc_handle_int *ihp;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (!intc_get_prio_level(irq) || prio <= 1)
136*4882a593Smuzhiyun return -EINVAL;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun ihp = intc_find_irq(d->prio, d->nr_prio, irq);
139*4882a593Smuzhiyun if (ihp) {
140*4882a593Smuzhiyun if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
141*4882a593Smuzhiyun return -EINVAL;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun intc_set_prio_level(irq, prio);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * only set secondary masking method directly
147*4882a593Smuzhiyun * primary masking method is using intc_prio_level[irq]
148*4882a593Smuzhiyun * priority level will be set during next enable()
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun if (_INTC_FN(ihp->handle) != REG_FN_ERR)
151*4882a593Smuzhiyun _intc_enable(data, ihp->handle);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define SENSE_VALID_FLAG 0x80
157*4882a593Smuzhiyun #define VALID(x) (x | SENSE_VALID_FLAG)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
160*4882a593Smuzhiyun [IRQ_TYPE_EDGE_FALLING] = VALID(0),
161*4882a593Smuzhiyun [IRQ_TYPE_EDGE_RISING] = VALID(1),
162*4882a593Smuzhiyun [IRQ_TYPE_LEVEL_LOW] = VALID(2),
163*4882a593Smuzhiyun /* SH7706, SH7707 and SH7709 do not support high level triggered */
164*4882a593Smuzhiyun #if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
165*4882a593Smuzhiyun !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
166*4882a593Smuzhiyun !defined(CONFIG_CPU_SUBTYPE_SH7709)
167*4882a593Smuzhiyun [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun #if defined(CONFIG_ARM) /* all recent SH-Mobile / R-Mobile ARM support this */
170*4882a593Smuzhiyun [IRQ_TYPE_EDGE_BOTH] = VALID(4),
171*4882a593Smuzhiyun #endif
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
intc_set_type(struct irq_data * data,unsigned int type)174*4882a593Smuzhiyun static int intc_set_type(struct irq_data *data, unsigned int type)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun unsigned int irq = data->irq;
177*4882a593Smuzhiyun struct intc_desc_int *d = get_intc_desc(irq);
178*4882a593Smuzhiyun unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
179*4882a593Smuzhiyun struct intc_handle_int *ihp;
180*4882a593Smuzhiyun unsigned long addr;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (!value)
183*4882a593Smuzhiyun return -EINVAL;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun value &= ~SENSE_VALID_FLAG;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun ihp = intc_find_irq(d->sense, d->nr_sense, irq);
188*4882a593Smuzhiyun if (ihp) {
189*4882a593Smuzhiyun /* PINT has 2-bit sense registers, should fail on EDGE_BOTH */
190*4882a593Smuzhiyun if (value >= (1 << _INTC_WIDTH(ihp->handle)))
191*4882a593Smuzhiyun return -EINVAL;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
194*4882a593Smuzhiyun intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun struct irq_chip intc_irq_chip = {
201*4882a593Smuzhiyun .irq_mask = intc_disable,
202*4882a593Smuzhiyun .irq_unmask = intc_enable,
203*4882a593Smuzhiyun .irq_mask_ack = intc_mask_ack,
204*4882a593Smuzhiyun .irq_enable = intc_enable,
205*4882a593Smuzhiyun .irq_disable = intc_disable,
206*4882a593Smuzhiyun .irq_set_type = intc_set_type,
207*4882a593Smuzhiyun #ifdef CONFIG_SMP
208*4882a593Smuzhiyun .irq_set_affinity = intc_set_affinity,
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun .flags = IRQCHIP_SKIP_SET_WAKE,
211*4882a593Smuzhiyun };
212