1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Universal Flash Storage Host controller driver
4*4882a593Smuzhiyun * Copyright (C) 2011-2013 Samsung India Software Operations
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Authors:
7*4882a593Smuzhiyun * Santosh Yaraganavi <santosh.sy@samsung.com>
8*4882a593Smuzhiyun * Vinayak Holikatti <h.vinayak@samsung.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifndef _UFSHCI_H
12*4882a593Smuzhiyun #define _UFSHCI_H
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun enum {
15*4882a593Smuzhiyun TASK_REQ_UPIU_SIZE_DWORDS = 8,
16*4882a593Smuzhiyun TASK_RSP_UPIU_SIZE_DWORDS = 8,
17*4882a593Smuzhiyun ALIGNED_UPIU_SIZE = 512,
18*4882a593Smuzhiyun };
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* UFSHCI Registers */
21*4882a593Smuzhiyun enum {
22*4882a593Smuzhiyun REG_CONTROLLER_CAPABILITIES = 0x00,
23*4882a593Smuzhiyun REG_UFS_VERSION = 0x08,
24*4882a593Smuzhiyun REG_CONTROLLER_DEV_ID = 0x10,
25*4882a593Smuzhiyun REG_CONTROLLER_PROD_ID = 0x14,
26*4882a593Smuzhiyun REG_AUTO_HIBERNATE_IDLE_TIMER = 0x18,
27*4882a593Smuzhiyun REG_INTERRUPT_STATUS = 0x20,
28*4882a593Smuzhiyun REG_INTERRUPT_ENABLE = 0x24,
29*4882a593Smuzhiyun REG_CONTROLLER_STATUS = 0x30,
30*4882a593Smuzhiyun REG_CONTROLLER_ENABLE = 0x34,
31*4882a593Smuzhiyun REG_UIC_ERROR_CODE_PHY_ADAPTER_LAYER = 0x38,
32*4882a593Smuzhiyun REG_UIC_ERROR_CODE_DATA_LINK_LAYER = 0x3C,
33*4882a593Smuzhiyun REG_UIC_ERROR_CODE_NETWORK_LAYER = 0x40,
34*4882a593Smuzhiyun REG_UIC_ERROR_CODE_TRANSPORT_LAYER = 0x44,
35*4882a593Smuzhiyun REG_UIC_ERROR_CODE_DME = 0x48,
36*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_INT_AGG_CONTROL = 0x4C,
37*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_LIST_BASE_L = 0x50,
38*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_LIST_BASE_H = 0x54,
39*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_DOOR_BELL = 0x58,
40*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_LIST_CLEAR = 0x5C,
41*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_LIST_RUN_STOP = 0x60,
42*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_LIST_COMPL = 0x64,
43*4882a593Smuzhiyun REG_UTP_TASK_REQ_LIST_BASE_L = 0x70,
44*4882a593Smuzhiyun REG_UTP_TASK_REQ_LIST_BASE_H = 0x74,
45*4882a593Smuzhiyun REG_UTP_TASK_REQ_DOOR_BELL = 0x78,
46*4882a593Smuzhiyun REG_UTP_TASK_REQ_LIST_CLEAR = 0x7C,
47*4882a593Smuzhiyun REG_UTP_TASK_REQ_LIST_RUN_STOP = 0x80,
48*4882a593Smuzhiyun REG_UIC_COMMAND = 0x90,
49*4882a593Smuzhiyun REG_UIC_COMMAND_ARG_1 = 0x94,
50*4882a593Smuzhiyun REG_UIC_COMMAND_ARG_2 = 0x98,
51*4882a593Smuzhiyun REG_UIC_COMMAND_ARG_3 = 0x9C,
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun UFSHCI_REG_SPACE_SIZE = 0xA0,
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun REG_UFS_CCAP = 0x100,
56*4882a593Smuzhiyun REG_UFS_CRYPTOCAP = 0x104,
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun UFSHCI_CRYPTO_REG_SPACE_SIZE = 0x400,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Controller capability masks */
62*4882a593Smuzhiyun enum {
63*4882a593Smuzhiyun MASK_TRANSFER_REQUESTS_SLOTS = 0x0000001F,
64*4882a593Smuzhiyun MASK_TASK_MANAGEMENT_REQUEST_SLOTS = 0x00070000,
65*4882a593Smuzhiyun MASK_AUTO_HIBERN8_SUPPORT = 0x00800000,
66*4882a593Smuzhiyun MASK_64_ADDRESSING_SUPPORT = 0x01000000,
67*4882a593Smuzhiyun MASK_OUT_OF_ORDER_DATA_DELIVERY_SUPPORT = 0x02000000,
68*4882a593Smuzhiyun MASK_UIC_DME_TEST_MODE_SUPPORT = 0x04000000,
69*4882a593Smuzhiyun MASK_CRYPTO_SUPPORT = 0x10000000,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define UFS_MASK(mask, offset) ((mask) << (offset))
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* UFS Version 08h */
75*4882a593Smuzhiyun #define MINOR_VERSION_NUM_MASK UFS_MASK(0xFFFF, 0)
76*4882a593Smuzhiyun #define MAJOR_VERSION_NUM_MASK UFS_MASK(0xFFFF, 16)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * Controller UFSHCI version
80*4882a593Smuzhiyun * - 2.x and newer use the following scheme:
81*4882a593Smuzhiyun * major << 8 + minor << 4
82*4882a593Smuzhiyun * - 1.x has been converted to match this in
83*4882a593Smuzhiyun * ufshcd_get_ufs_version()
84*4882a593Smuzhiyun */
ufshci_version(u32 major,u32 minor)85*4882a593Smuzhiyun static inline u32 ufshci_version(u32 major, u32 minor)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun return (major << 8) + (minor << 4);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * HCDDID - Host Controller Identification Descriptor
92*4882a593Smuzhiyun * - Device ID and Device Class 10h
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun #define DEVICE_CLASS UFS_MASK(0xFFFF, 0)
95*4882a593Smuzhiyun #define DEVICE_ID UFS_MASK(0xFF, 24)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * HCPMID - Host Controller Identification Descriptor
99*4882a593Smuzhiyun * - Product/Manufacturer ID 14h
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun #define MANUFACTURE_ID_MASK UFS_MASK(0xFFFF, 0)
102*4882a593Smuzhiyun #define PRODUCT_ID_MASK UFS_MASK(0xFFFF, 16)
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* AHIT - Auto-Hibernate Idle Timer */
105*4882a593Smuzhiyun #define UFSHCI_AHIBERN8_TIMER_MASK GENMASK(9, 0)
106*4882a593Smuzhiyun #define UFSHCI_AHIBERN8_SCALE_MASK GENMASK(12, 10)
107*4882a593Smuzhiyun #define UFSHCI_AHIBERN8_SCALE_FACTOR 10
108*4882a593Smuzhiyun #define UFSHCI_AHIBERN8_MAX (1023 * 100000)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun * IS - Interrupt Status - 20h
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun #define UTP_TRANSFER_REQ_COMPL 0x1
114*4882a593Smuzhiyun #define UIC_DME_END_PT_RESET 0x2
115*4882a593Smuzhiyun #define UIC_ERROR 0x4
116*4882a593Smuzhiyun #define UIC_TEST_MODE 0x8
117*4882a593Smuzhiyun #define UIC_POWER_MODE 0x10
118*4882a593Smuzhiyun #define UIC_HIBERNATE_EXIT 0x20
119*4882a593Smuzhiyun #define UIC_HIBERNATE_ENTER 0x40
120*4882a593Smuzhiyun #define UIC_LINK_LOST 0x80
121*4882a593Smuzhiyun #define UIC_LINK_STARTUP 0x100
122*4882a593Smuzhiyun #define UTP_TASK_REQ_COMPL 0x200
123*4882a593Smuzhiyun #define UIC_COMMAND_COMPL 0x400
124*4882a593Smuzhiyun #define DEVICE_FATAL_ERROR 0x800
125*4882a593Smuzhiyun #define CONTROLLER_FATAL_ERROR 0x10000
126*4882a593Smuzhiyun #define SYSTEM_BUS_FATAL_ERROR 0x20000
127*4882a593Smuzhiyun #define CRYPTO_ENGINE_FATAL_ERROR 0x40000
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define UFSHCD_UIC_HIBERN8_MASK (UIC_HIBERNATE_ENTER |\
130*4882a593Smuzhiyun UIC_HIBERNATE_EXIT)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define UFSHCD_UIC_PWR_MASK (UFSHCD_UIC_HIBERN8_MASK |\
133*4882a593Smuzhiyun UIC_POWER_MODE)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define UFSHCD_UIC_MASK (UIC_COMMAND_COMPL | UFSHCD_UIC_PWR_MASK)
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define UFSHCD_ERROR_MASK (UIC_ERROR | INT_FATAL_ERRORS)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define INT_FATAL_ERRORS (DEVICE_FATAL_ERROR |\
140*4882a593Smuzhiyun CONTROLLER_FATAL_ERROR |\
141*4882a593Smuzhiyun SYSTEM_BUS_FATAL_ERROR |\
142*4882a593Smuzhiyun CRYPTO_ENGINE_FATAL_ERROR |\
143*4882a593Smuzhiyun UIC_LINK_LOST)
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* HCS - Host Controller Status 30h */
146*4882a593Smuzhiyun #define DEVICE_PRESENT 0x1
147*4882a593Smuzhiyun #define UTP_TRANSFER_REQ_LIST_READY 0x2
148*4882a593Smuzhiyun #define UTP_TASK_REQ_LIST_READY 0x4
149*4882a593Smuzhiyun #define UIC_COMMAND_READY 0x8
150*4882a593Smuzhiyun #define HOST_ERROR_INDICATOR 0x10
151*4882a593Smuzhiyun #define DEVICE_ERROR_INDICATOR 0x20
152*4882a593Smuzhiyun #define UIC_POWER_MODE_CHANGE_REQ_STATUS_MASK UFS_MASK(0x7, 8)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define UFSHCD_STATUS_READY (UTP_TRANSFER_REQ_LIST_READY |\
155*4882a593Smuzhiyun UTP_TASK_REQ_LIST_READY |\
156*4882a593Smuzhiyun UIC_COMMAND_READY)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun enum {
159*4882a593Smuzhiyun PWR_OK = 0x0,
160*4882a593Smuzhiyun PWR_LOCAL = 0x01,
161*4882a593Smuzhiyun PWR_REMOTE = 0x02,
162*4882a593Smuzhiyun PWR_BUSY = 0x03,
163*4882a593Smuzhiyun PWR_ERROR_CAP = 0x04,
164*4882a593Smuzhiyun PWR_FATAL_ERROR = 0x05,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* HCE - Host Controller Enable 34h */
168*4882a593Smuzhiyun #define CONTROLLER_ENABLE 0x1
169*4882a593Smuzhiyun #define CONTROLLER_DISABLE 0x0
170*4882a593Smuzhiyun #define CRYPTO_GENERAL_ENABLE 0x2
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* UECPA - Host UIC Error Code PHY Adapter Layer 38h */
173*4882a593Smuzhiyun #define UIC_PHY_ADAPTER_LAYER_ERROR 0x80000000
174*4882a593Smuzhiyun #define UIC_PHY_ADAPTER_LAYER_ERROR_CODE_MASK 0x1F
175*4882a593Smuzhiyun #define UIC_PHY_ADAPTER_LAYER_LANE_ERR_MASK 0xF
176*4882a593Smuzhiyun #define UIC_PHY_ADAPTER_LAYER_GENERIC_ERROR 0x10
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* UECDL - Host UIC Error Code Data Link Layer 3Ch */
179*4882a593Smuzhiyun #define UIC_DATA_LINK_LAYER_ERROR 0x80000000
180*4882a593Smuzhiyun #define UIC_DATA_LINK_LAYER_ERROR_CODE_MASK 0xFFFF
181*4882a593Smuzhiyun #define UIC_DATA_LINK_LAYER_ERROR_TCX_REP_TIMER_EXP 0x2
182*4882a593Smuzhiyun #define UIC_DATA_LINK_LAYER_ERROR_AFCX_REQ_TIMER_EXP 0x4
183*4882a593Smuzhiyun #define UIC_DATA_LINK_LAYER_ERROR_FCX_PRO_TIMER_EXP 0x8
184*4882a593Smuzhiyun #define UIC_DATA_LINK_LAYER_ERROR_RX_BUF_OF 0x20
185*4882a593Smuzhiyun #define UIC_DATA_LINK_LAYER_ERROR_PA_INIT 0x2000
186*4882a593Smuzhiyun #define UIC_DATA_LINK_LAYER_ERROR_NAC_RECEIVED 0x0001
187*4882a593Smuzhiyun #define UIC_DATA_LINK_LAYER_ERROR_TCx_REPLAY_TIMEOUT 0x0002
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* UECN - Host UIC Error Code Network Layer 40h */
190*4882a593Smuzhiyun #define UIC_NETWORK_LAYER_ERROR 0x80000000
191*4882a593Smuzhiyun #define UIC_NETWORK_LAYER_ERROR_CODE_MASK 0x7
192*4882a593Smuzhiyun #define UIC_NETWORK_UNSUPPORTED_HEADER_TYPE 0x1
193*4882a593Smuzhiyun #define UIC_NETWORK_BAD_DEVICEID_ENC 0x2
194*4882a593Smuzhiyun #define UIC_NETWORK_LHDR_TRAP_PACKET_DROPPING 0x4
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* UECT - Host UIC Error Code Transport Layer 44h */
197*4882a593Smuzhiyun #define UIC_TRANSPORT_LAYER_ERROR 0x80000000
198*4882a593Smuzhiyun #define UIC_TRANSPORT_LAYER_ERROR_CODE_MASK 0x7F
199*4882a593Smuzhiyun #define UIC_TRANSPORT_UNSUPPORTED_HEADER_TYPE 0x1
200*4882a593Smuzhiyun #define UIC_TRANSPORT_UNKNOWN_CPORTID 0x2
201*4882a593Smuzhiyun #define UIC_TRANSPORT_NO_CONNECTION_RX 0x4
202*4882a593Smuzhiyun #define UIC_TRANSPORT_CONTROLLED_SEGMENT_DROPPING 0x8
203*4882a593Smuzhiyun #define UIC_TRANSPORT_BAD_TC 0x10
204*4882a593Smuzhiyun #define UIC_TRANSPORT_E2E_CREDIT_OVERFOW 0x20
205*4882a593Smuzhiyun #define UIC_TRANSPORT_SAFETY_VALUE_DROPPING 0x40
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* UECDME - Host UIC Error Code DME 48h */
208*4882a593Smuzhiyun #define UIC_DME_ERROR 0x80000000
209*4882a593Smuzhiyun #define UIC_DME_ERROR_CODE_MASK 0x1
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* UTRIACR - Interrupt Aggregation control register - 0x4Ch */
212*4882a593Smuzhiyun #define INT_AGGR_TIMEOUT_VAL_MASK 0xFF
213*4882a593Smuzhiyun #define INT_AGGR_COUNTER_THRESHOLD_MASK UFS_MASK(0x1F, 8)
214*4882a593Smuzhiyun #define INT_AGGR_COUNTER_AND_TIMER_RESET 0x10000
215*4882a593Smuzhiyun #define INT_AGGR_STATUS_BIT 0x100000
216*4882a593Smuzhiyun #define INT_AGGR_PARAM_WRITE 0x1000000
217*4882a593Smuzhiyun #define INT_AGGR_ENABLE 0x80000000
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* UTRLRSR - UTP Transfer Request Run-Stop Register 60h */
220*4882a593Smuzhiyun #define UTP_TRANSFER_REQ_LIST_RUN_STOP_BIT 0x1
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* UTMRLRSR - UTP Task Management Request Run-Stop Register 80h */
223*4882a593Smuzhiyun #define UTP_TASK_REQ_LIST_RUN_STOP_BIT 0x1
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* UICCMD - UIC Command */
226*4882a593Smuzhiyun #define COMMAND_OPCODE_MASK 0xFF
227*4882a593Smuzhiyun #define GEN_SELECTOR_INDEX_MASK 0xFFFF
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define MIB_ATTRIBUTE_MASK UFS_MASK(0xFFFF, 16)
230*4882a593Smuzhiyun #define RESET_LEVEL 0xFF
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #define ATTR_SET_TYPE_MASK UFS_MASK(0xFF, 16)
233*4882a593Smuzhiyun #define CONFIG_RESULT_CODE_MASK 0xFF
234*4882a593Smuzhiyun #define GENERIC_ERROR_CODE_MASK 0xFF
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* GenSelectorIndex calculation macros for M-PHY attributes */
237*4882a593Smuzhiyun #define UIC_ARG_MPHY_TX_GEN_SEL_INDEX(lane) (lane)
238*4882a593Smuzhiyun #define UIC_ARG_MPHY_RX_GEN_SEL_INDEX(lane) (PA_MAXDATALANES + (lane))
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define UIC_ARG_MIB_SEL(attr, sel) ((((attr) & 0xFFFF) << 16) |\
241*4882a593Smuzhiyun ((sel) & 0xFFFF))
242*4882a593Smuzhiyun #define UIC_ARG_MIB(attr) UIC_ARG_MIB_SEL(attr, 0)
243*4882a593Smuzhiyun #define UIC_ARG_ATTR_TYPE(t) (((t) & 0xFF) << 16)
244*4882a593Smuzhiyun #define UIC_GET_ATTR_ID(v) (((v) >> 16) & 0xFFFF)
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Link Status*/
247*4882a593Smuzhiyun enum link_status {
248*4882a593Smuzhiyun UFSHCD_LINK_IS_DOWN = 1,
249*4882a593Smuzhiyun UFSHCD_LINK_IS_UP = 2,
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* UIC Commands */
253*4882a593Smuzhiyun enum uic_cmd_dme {
254*4882a593Smuzhiyun UIC_CMD_DME_GET = 0x01,
255*4882a593Smuzhiyun UIC_CMD_DME_SET = 0x02,
256*4882a593Smuzhiyun UIC_CMD_DME_PEER_GET = 0x03,
257*4882a593Smuzhiyun UIC_CMD_DME_PEER_SET = 0x04,
258*4882a593Smuzhiyun UIC_CMD_DME_POWERON = 0x10,
259*4882a593Smuzhiyun UIC_CMD_DME_POWEROFF = 0x11,
260*4882a593Smuzhiyun UIC_CMD_DME_ENABLE = 0x12,
261*4882a593Smuzhiyun UIC_CMD_DME_RESET = 0x14,
262*4882a593Smuzhiyun UIC_CMD_DME_END_PT_RST = 0x15,
263*4882a593Smuzhiyun UIC_CMD_DME_LINK_STARTUP = 0x16,
264*4882a593Smuzhiyun UIC_CMD_DME_HIBER_ENTER = 0x17,
265*4882a593Smuzhiyun UIC_CMD_DME_HIBER_EXIT = 0x18,
266*4882a593Smuzhiyun UIC_CMD_DME_TEST_MODE = 0x1A,
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* UIC Config result code / Generic error code */
270*4882a593Smuzhiyun enum {
271*4882a593Smuzhiyun UIC_CMD_RESULT_SUCCESS = 0x00,
272*4882a593Smuzhiyun UIC_CMD_RESULT_INVALID_ATTR = 0x01,
273*4882a593Smuzhiyun UIC_CMD_RESULT_FAILURE = 0x01,
274*4882a593Smuzhiyun UIC_CMD_RESULT_INVALID_ATTR_VALUE = 0x02,
275*4882a593Smuzhiyun UIC_CMD_RESULT_READ_ONLY_ATTR = 0x03,
276*4882a593Smuzhiyun UIC_CMD_RESULT_WRITE_ONLY_ATTR = 0x04,
277*4882a593Smuzhiyun UIC_CMD_RESULT_BAD_INDEX = 0x05,
278*4882a593Smuzhiyun UIC_CMD_RESULT_LOCKED_ATTR = 0x06,
279*4882a593Smuzhiyun UIC_CMD_RESULT_BAD_TEST_FEATURE_INDEX = 0x07,
280*4882a593Smuzhiyun UIC_CMD_RESULT_PEER_COMM_FAILURE = 0x08,
281*4882a593Smuzhiyun UIC_CMD_RESULT_BUSY = 0x09,
282*4882a593Smuzhiyun UIC_CMD_RESULT_DME_FAILURE = 0x0A,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define MASK_UIC_COMMAND_RESULT 0xFF
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #define INT_AGGR_COUNTER_THLD_VAL(c) (((c) & 0x1F) << 8)
288*4882a593Smuzhiyun #define INT_AGGR_TIMEOUT_VAL(t) (((t) & 0xFF) << 0)
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Interrupt disable masks */
291*4882a593Smuzhiyun enum {
292*4882a593Smuzhiyun /* Interrupt disable mask for UFSHCI v1.0 */
293*4882a593Smuzhiyun INTERRUPT_MASK_ALL_VER_10 = 0x30FFF,
294*4882a593Smuzhiyun INTERRUPT_MASK_RW_VER_10 = 0x30000,
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Interrupt disable mask for UFSHCI v1.1 */
297*4882a593Smuzhiyun INTERRUPT_MASK_ALL_VER_11 = 0x31FFF,
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Interrupt disable mask for UFSHCI v2.1 */
300*4882a593Smuzhiyun INTERRUPT_MASK_ALL_VER_21 = 0x71FFF,
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* CCAP - Crypto Capability 100h */
304*4882a593Smuzhiyun union ufs_crypto_capabilities {
305*4882a593Smuzhiyun __le32 reg_val;
306*4882a593Smuzhiyun struct {
307*4882a593Smuzhiyun u8 num_crypto_cap;
308*4882a593Smuzhiyun u8 config_count;
309*4882a593Smuzhiyun u8 reserved;
310*4882a593Smuzhiyun u8 config_array_ptr;
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun enum ufs_crypto_key_size {
315*4882a593Smuzhiyun UFS_CRYPTO_KEY_SIZE_INVALID = 0x0,
316*4882a593Smuzhiyun UFS_CRYPTO_KEY_SIZE_128 = 0x1,
317*4882a593Smuzhiyun UFS_CRYPTO_KEY_SIZE_192 = 0x2,
318*4882a593Smuzhiyun UFS_CRYPTO_KEY_SIZE_256 = 0x3,
319*4882a593Smuzhiyun UFS_CRYPTO_KEY_SIZE_512 = 0x4,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun enum ufs_crypto_alg {
323*4882a593Smuzhiyun UFS_CRYPTO_ALG_AES_XTS = 0x0,
324*4882a593Smuzhiyun UFS_CRYPTO_ALG_BITLOCKER_AES_CBC = 0x1,
325*4882a593Smuzhiyun UFS_CRYPTO_ALG_AES_ECB = 0x2,
326*4882a593Smuzhiyun UFS_CRYPTO_ALG_ESSIV_AES_CBC = 0x3,
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* x-CRYPTOCAP - Crypto Capability X */
330*4882a593Smuzhiyun union ufs_crypto_cap_entry {
331*4882a593Smuzhiyun __le32 reg_val;
332*4882a593Smuzhiyun struct {
333*4882a593Smuzhiyun u8 algorithm_id;
334*4882a593Smuzhiyun u8 sdus_mask; /* Supported data unit size mask */
335*4882a593Smuzhiyun u8 key_size;
336*4882a593Smuzhiyun u8 reserved;
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun #define UFS_CRYPTO_CONFIGURATION_ENABLE (1 << 7)
341*4882a593Smuzhiyun #define UFS_CRYPTO_KEY_MAX_SIZE 64
342*4882a593Smuzhiyun /* x-CRYPTOCFG - Crypto Configuration X */
343*4882a593Smuzhiyun union ufs_crypto_cfg_entry {
344*4882a593Smuzhiyun __le32 reg_val[32];
345*4882a593Smuzhiyun struct {
346*4882a593Smuzhiyun u8 crypto_key[UFS_CRYPTO_KEY_MAX_SIZE];
347*4882a593Smuzhiyun u8 data_unit_size;
348*4882a593Smuzhiyun u8 crypto_cap_idx;
349*4882a593Smuzhiyun u8 reserved_1;
350*4882a593Smuzhiyun u8 config_enable;
351*4882a593Smuzhiyun u8 reserved_multi_host;
352*4882a593Smuzhiyun u8 reserved_2;
353*4882a593Smuzhiyun u8 vsb[2];
354*4882a593Smuzhiyun u8 reserved_3[56];
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /*
359*4882a593Smuzhiyun * Request Descriptor Definitions
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* Transfer request command type */
363*4882a593Smuzhiyun enum {
364*4882a593Smuzhiyun UTP_CMD_TYPE_SCSI = 0x0,
365*4882a593Smuzhiyun UTP_CMD_TYPE_UFS = 0x1,
366*4882a593Smuzhiyun UTP_CMD_TYPE_DEV_MANAGE = 0x2,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* To accommodate UFS2.0 required Command type */
370*4882a593Smuzhiyun enum {
371*4882a593Smuzhiyun UTP_CMD_TYPE_UFS_STORAGE = 0x1,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun enum {
375*4882a593Smuzhiyun UTP_SCSI_COMMAND = 0x00000000,
376*4882a593Smuzhiyun UTP_NATIVE_UFS_COMMAND = 0x10000000,
377*4882a593Smuzhiyun UTP_DEVICE_MANAGEMENT_FUNCTION = 0x20000000,
378*4882a593Smuzhiyun UTP_REQ_DESC_INT_CMD = 0x01000000,
379*4882a593Smuzhiyun UTP_REQ_DESC_CRYPTO_ENABLE_CMD = 0x00800000,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* UTP Transfer Request Data Direction (DD) */
383*4882a593Smuzhiyun enum {
384*4882a593Smuzhiyun UTP_NO_DATA_TRANSFER = 0x00000000,
385*4882a593Smuzhiyun UTP_HOST_TO_DEVICE = 0x02000000,
386*4882a593Smuzhiyun UTP_DEVICE_TO_HOST = 0x04000000,
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Overall command status values */
390*4882a593Smuzhiyun enum {
391*4882a593Smuzhiyun OCS_SUCCESS = 0x0,
392*4882a593Smuzhiyun OCS_INVALID_CMD_TABLE_ATTR = 0x1,
393*4882a593Smuzhiyun OCS_INVALID_PRDT_ATTR = 0x2,
394*4882a593Smuzhiyun OCS_MISMATCH_DATA_BUF_SIZE = 0x3,
395*4882a593Smuzhiyun OCS_MISMATCH_RESP_UPIU_SIZE = 0x4,
396*4882a593Smuzhiyun OCS_PEER_COMM_FAILURE = 0x5,
397*4882a593Smuzhiyun OCS_ABORTED = 0x6,
398*4882a593Smuzhiyun OCS_FATAL_ERROR = 0x7,
399*4882a593Smuzhiyun OCS_DEVICE_FATAL_ERROR = 0x8,
400*4882a593Smuzhiyun OCS_INVALID_CRYPTO_CONFIG = 0x9,
401*4882a593Smuzhiyun OCS_GENERAL_CRYPTO_ERROR = 0xA,
402*4882a593Smuzhiyun OCS_INVALID_COMMAND_STATUS = 0x0F,
403*4882a593Smuzhiyun MASK_OCS = 0x0F,
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* The maximum length of the data byte count field in the PRDT is 256KB */
407*4882a593Smuzhiyun #define PRDT_DATA_BYTE_COUNT_MAX (256 * 1024)
408*4882a593Smuzhiyun /* The granularity of the data byte count field in the PRDT is 32-bit */
409*4882a593Smuzhiyun #define PRDT_DATA_BYTE_COUNT_PAD 4
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /**
412*4882a593Smuzhiyun * struct ufshcd_sg_entry - UFSHCI PRD Entry
413*4882a593Smuzhiyun * @base_addr: Lower 32bit physical address DW-0
414*4882a593Smuzhiyun * @upper_addr: Upper 32bit physical address DW-1
415*4882a593Smuzhiyun * @reserved: Reserved for future use DW-2
416*4882a593Smuzhiyun * @size: size of physical segment DW-3
417*4882a593Smuzhiyun */
418*4882a593Smuzhiyun struct ufshcd_sg_entry {
419*4882a593Smuzhiyun __le32 base_addr;
420*4882a593Smuzhiyun __le32 upper_addr;
421*4882a593Smuzhiyun __le32 reserved;
422*4882a593Smuzhiyun __le32 size;
423*4882a593Smuzhiyun /*
424*4882a593Smuzhiyun * followed by variant-specific fields if
425*4882a593Smuzhiyun * hba->sg_entry_size != sizeof(struct ufshcd_sg_entry)
426*4882a593Smuzhiyun */
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /**
430*4882a593Smuzhiyun * struct utp_transfer_cmd_desc - UFS Command Descriptor structure
431*4882a593Smuzhiyun * @command_upiu: Command UPIU Frame address
432*4882a593Smuzhiyun * @response_upiu: Response UPIU Frame address
433*4882a593Smuzhiyun * @prd_table: Physical Region Descriptor: an array of SG_ALL struct
434*4882a593Smuzhiyun * ufshcd_sg_entry's. Variant-specific fields may be present after each.
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun struct utp_transfer_cmd_desc {
437*4882a593Smuzhiyun u8 command_upiu[ALIGNED_UPIU_SIZE];
438*4882a593Smuzhiyun u8 response_upiu[ALIGNED_UPIU_SIZE];
439*4882a593Smuzhiyun u8 prd_table[];
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun #define sizeof_utp_transfer_cmd_desc(hba) \
443*4882a593Smuzhiyun (sizeof(struct utp_transfer_cmd_desc) + SG_ALL * (hba)->sg_entry_size)
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /**
446*4882a593Smuzhiyun * struct request_desc_header - Descriptor Header common to both UTRD and UTMRD
447*4882a593Smuzhiyun * @dword0: Descriptor Header DW0
448*4882a593Smuzhiyun * @dword1: Descriptor Header DW1
449*4882a593Smuzhiyun * @dword2: Descriptor Header DW2
450*4882a593Smuzhiyun * @dword3: Descriptor Header DW3
451*4882a593Smuzhiyun */
452*4882a593Smuzhiyun struct request_desc_header {
453*4882a593Smuzhiyun __le32 dword_0;
454*4882a593Smuzhiyun __le32 dword_1;
455*4882a593Smuzhiyun __le32 dword_2;
456*4882a593Smuzhiyun __le32 dword_3;
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /**
460*4882a593Smuzhiyun * struct utp_transfer_req_desc - UTRD structure
461*4882a593Smuzhiyun * @header: UTRD header DW-0 to DW-3
462*4882a593Smuzhiyun * @command_desc_base_addr_lo: UCD base address low DW-4
463*4882a593Smuzhiyun * @command_desc_base_addr_hi: UCD base address high DW-5
464*4882a593Smuzhiyun * @response_upiu_length: response UPIU length DW-6
465*4882a593Smuzhiyun * @response_upiu_offset: response UPIU offset DW-6
466*4882a593Smuzhiyun * @prd_table_length: Physical region descriptor length DW-7
467*4882a593Smuzhiyun * @prd_table_offset: Physical region descriptor offset DW-7
468*4882a593Smuzhiyun */
469*4882a593Smuzhiyun struct utp_transfer_req_desc {
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* DW 0-3 */
472*4882a593Smuzhiyun struct request_desc_header header;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* DW 4-5*/
475*4882a593Smuzhiyun __le32 command_desc_base_addr_lo;
476*4882a593Smuzhiyun __le32 command_desc_base_addr_hi;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* DW 6 */
479*4882a593Smuzhiyun __le16 response_upiu_length;
480*4882a593Smuzhiyun __le16 response_upiu_offset;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* DW 7 */
483*4882a593Smuzhiyun __le16 prd_table_length;
484*4882a593Smuzhiyun __le16 prd_table_offset;
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun * UTMRD structure.
489*4882a593Smuzhiyun */
490*4882a593Smuzhiyun struct utp_task_req_desc {
491*4882a593Smuzhiyun /* DW 0-3 */
492*4882a593Smuzhiyun struct request_desc_header header;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* DW 4-11 - Task request UPIU structure */
495*4882a593Smuzhiyun struct utp_upiu_header req_header;
496*4882a593Smuzhiyun __be32 input_param1;
497*4882a593Smuzhiyun __be32 input_param2;
498*4882a593Smuzhiyun __be32 input_param3;
499*4882a593Smuzhiyun __be32 __reserved1[2];
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* DW 12-19 - Task Management Response UPIU structure */
502*4882a593Smuzhiyun struct utp_upiu_header rsp_header;
503*4882a593Smuzhiyun __be32 output_param1;
504*4882a593Smuzhiyun __be32 output_param2;
505*4882a593Smuzhiyun __be32 __reserved2[3];
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun #endif /* End of Header */
509