1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2019 Google LLC
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include "ufshcd.h"
7*4882a593Smuzhiyun #include "ufshcd-crypto.h"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #undef CREATE_TRACE_POINTS
10*4882a593Smuzhiyun #include <trace/hooks/ufshcd.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* Blk-crypto modes supported by UFS crypto */
13*4882a593Smuzhiyun static const struct ufs_crypto_alg_entry {
14*4882a593Smuzhiyun enum ufs_crypto_alg ufs_alg;
15*4882a593Smuzhiyun enum ufs_crypto_key_size ufs_key_size;
16*4882a593Smuzhiyun } ufs_crypto_algs[BLK_ENCRYPTION_MODE_MAX] = {
17*4882a593Smuzhiyun [BLK_ENCRYPTION_MODE_AES_256_XTS] = {
18*4882a593Smuzhiyun .ufs_alg = UFS_CRYPTO_ALG_AES_XTS,
19*4882a593Smuzhiyun .ufs_key_size = UFS_CRYPTO_KEY_SIZE_256,
20*4882a593Smuzhiyun },
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
ufshcd_program_key(struct ufs_hba * hba,const union ufs_crypto_cfg_entry * cfg,int slot)23*4882a593Smuzhiyun static int ufshcd_program_key(struct ufs_hba *hba,
24*4882a593Smuzhiyun const union ufs_crypto_cfg_entry *cfg, int slot)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun int i;
27*4882a593Smuzhiyun u32 slot_offset = hba->crypto_cfg_register + slot * sizeof(*cfg);
28*4882a593Smuzhiyun int err = 0;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun ufshcd_hold(hba, false);
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun if (hba->vops && hba->vops->program_key) {
33*4882a593Smuzhiyun err = hba->vops->program_key(hba, cfg, slot);
34*4882a593Smuzhiyun goto out;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Ensure that CFGE is cleared before programming the key */
38*4882a593Smuzhiyun ufshcd_writel(hba, 0, slot_offset + 16 * sizeof(cfg->reg_val[0]));
39*4882a593Smuzhiyun for (i = 0; i < 16; i++) {
40*4882a593Smuzhiyun ufshcd_writel(hba, le32_to_cpu(cfg->reg_val[i]),
41*4882a593Smuzhiyun slot_offset + i * sizeof(cfg->reg_val[0]));
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun /* Write dword 17 */
44*4882a593Smuzhiyun ufshcd_writel(hba, le32_to_cpu(cfg->reg_val[17]),
45*4882a593Smuzhiyun slot_offset + 17 * sizeof(cfg->reg_val[0]));
46*4882a593Smuzhiyun /* Dword 16 must be written last */
47*4882a593Smuzhiyun ufshcd_writel(hba, le32_to_cpu(cfg->reg_val[16]),
48*4882a593Smuzhiyun slot_offset + 16 * sizeof(cfg->reg_val[0]));
49*4882a593Smuzhiyun out:
50*4882a593Smuzhiyun ufshcd_release(hba);
51*4882a593Smuzhiyun return err;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
ufshcd_crypto_keyslot_program(struct blk_keyslot_manager * ksm,const struct blk_crypto_key * key,unsigned int slot)54*4882a593Smuzhiyun static int ufshcd_crypto_keyslot_program(struct blk_keyslot_manager *ksm,
55*4882a593Smuzhiyun const struct blk_crypto_key *key,
56*4882a593Smuzhiyun unsigned int slot)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct ufs_hba *hba = container_of(ksm, struct ufs_hba, ksm);
59*4882a593Smuzhiyun const union ufs_crypto_cap_entry *ccap_array = hba->crypto_cap_array;
60*4882a593Smuzhiyun const struct ufs_crypto_alg_entry *alg =
61*4882a593Smuzhiyun &ufs_crypto_algs[key->crypto_cfg.crypto_mode];
62*4882a593Smuzhiyun u8 data_unit_mask = key->crypto_cfg.data_unit_size / 512;
63*4882a593Smuzhiyun int i;
64*4882a593Smuzhiyun int cap_idx = -1;
65*4882a593Smuzhiyun union ufs_crypto_cfg_entry cfg = {};
66*4882a593Smuzhiyun int err;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun BUILD_BUG_ON(UFS_CRYPTO_KEY_SIZE_INVALID != 0);
69*4882a593Smuzhiyun for (i = 0; i < hba->crypto_capabilities.num_crypto_cap; i++) {
70*4882a593Smuzhiyun if (ccap_array[i].algorithm_id == alg->ufs_alg &&
71*4882a593Smuzhiyun ccap_array[i].key_size == alg->ufs_key_size &&
72*4882a593Smuzhiyun (ccap_array[i].sdus_mask & data_unit_mask)) {
73*4882a593Smuzhiyun cap_idx = i;
74*4882a593Smuzhiyun break;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (WARN_ON(cap_idx < 0))
79*4882a593Smuzhiyun return -EOPNOTSUPP;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun cfg.data_unit_size = data_unit_mask;
82*4882a593Smuzhiyun cfg.crypto_cap_idx = cap_idx;
83*4882a593Smuzhiyun cfg.config_enable = UFS_CRYPTO_CONFIGURATION_ENABLE;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (ccap_array[cap_idx].algorithm_id == UFS_CRYPTO_ALG_AES_XTS) {
86*4882a593Smuzhiyun /* In XTS mode, the blk_crypto_key's size is already doubled */
87*4882a593Smuzhiyun memcpy(cfg.crypto_key, key->raw, key->size/2);
88*4882a593Smuzhiyun memcpy(cfg.crypto_key + UFS_CRYPTO_KEY_MAX_SIZE/2,
89*4882a593Smuzhiyun key->raw + key->size/2, key->size/2);
90*4882a593Smuzhiyun } else {
91*4882a593Smuzhiyun memcpy(cfg.crypto_key, key->raw, key->size);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun err = ufshcd_program_key(hba, &cfg, slot);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun memzero_explicit(&cfg, sizeof(cfg));
97*4882a593Smuzhiyun return err;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
ufshcd_clear_keyslot(struct ufs_hba * hba,int slot)100*4882a593Smuzhiyun static int ufshcd_clear_keyslot(struct ufs_hba *hba, int slot)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * Clear the crypto cfg on the device. Clearing CFGE
104*4882a593Smuzhiyun * might not be sufficient, so just clear the entire cfg.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun union ufs_crypto_cfg_entry cfg = {};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return ufshcd_program_key(hba, &cfg, slot);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
ufshcd_crypto_keyslot_evict(struct blk_keyslot_manager * ksm,const struct blk_crypto_key * key,unsigned int slot)111*4882a593Smuzhiyun static int ufshcd_crypto_keyslot_evict(struct blk_keyslot_manager *ksm,
112*4882a593Smuzhiyun const struct blk_crypto_key *key,
113*4882a593Smuzhiyun unsigned int slot)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct ufs_hba *hba = container_of(ksm, struct ufs_hba, ksm);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return ufshcd_clear_keyslot(hba, slot);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
ufshcd_crypto_enable(struct ufs_hba * hba)120*4882a593Smuzhiyun bool ufshcd_crypto_enable(struct ufs_hba *hba)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun if (!(hba->caps & UFSHCD_CAP_CRYPTO))
123*4882a593Smuzhiyun return false;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Reset might clear all keys, so reprogram all the keys. */
126*4882a593Smuzhiyun if (hba->ksm.num_slots) {
127*4882a593Smuzhiyun int err = -EOPNOTSUPP;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun trace_android_rvh_ufs_reprogram_all_keys(hba, &err);
130*4882a593Smuzhiyun if (err == -EOPNOTSUPP)
131*4882a593Smuzhiyun blk_ksm_reprogram_all_keys(&hba->ksm);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (hba->quirks & UFSHCD_QUIRK_BROKEN_CRYPTO_ENABLE)
135*4882a593Smuzhiyun return false;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return true;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const struct blk_ksm_ll_ops ufshcd_ksm_ops = {
141*4882a593Smuzhiyun .keyslot_program = ufshcd_crypto_keyslot_program,
142*4882a593Smuzhiyun .keyslot_evict = ufshcd_crypto_keyslot_evict,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static enum blk_crypto_mode_num
ufshcd_find_blk_crypto_mode(union ufs_crypto_cap_entry cap)146*4882a593Smuzhiyun ufshcd_find_blk_crypto_mode(union ufs_crypto_cap_entry cap)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun int i;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ufs_crypto_algs); i++) {
151*4882a593Smuzhiyun BUILD_BUG_ON(UFS_CRYPTO_KEY_SIZE_INVALID != 0);
152*4882a593Smuzhiyun if (ufs_crypto_algs[i].ufs_alg == cap.algorithm_id &&
153*4882a593Smuzhiyun ufs_crypto_algs[i].ufs_key_size == cap.key_size) {
154*4882a593Smuzhiyun return i;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun return BLK_ENCRYPTION_MODE_INVALID;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /**
161*4882a593Smuzhiyun * ufshcd_hba_init_crypto_capabilities - Read crypto capabilities, init crypto
162*4882a593Smuzhiyun * fields in hba
163*4882a593Smuzhiyun * @hba: Per adapter instance
164*4882a593Smuzhiyun *
165*4882a593Smuzhiyun * Return: 0 if crypto was initialized or is not supported, else a -errno value.
166*4882a593Smuzhiyun */
ufshcd_hba_init_crypto_capabilities(struct ufs_hba * hba)167*4882a593Smuzhiyun int ufshcd_hba_init_crypto_capabilities(struct ufs_hba *hba)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun int cap_idx;
170*4882a593Smuzhiyun int err = 0;
171*4882a593Smuzhiyun enum blk_crypto_mode_num blk_mode_num;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (hba->quirks & UFSHCD_QUIRK_CUSTOM_KEYSLOT_MANAGER)
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * Don't use crypto if either the hardware doesn't advertise the
178*4882a593Smuzhiyun * standard crypto capability bit *or* if the vendor specific driver
179*4882a593Smuzhiyun * hasn't advertised that crypto is supported.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun if (!(hba->capabilities & MASK_CRYPTO_SUPPORT) ||
182*4882a593Smuzhiyun !(hba->caps & UFSHCD_CAP_CRYPTO))
183*4882a593Smuzhiyun goto out;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun hba->crypto_capabilities.reg_val =
186*4882a593Smuzhiyun cpu_to_le32(ufshcd_readl(hba, REG_UFS_CCAP));
187*4882a593Smuzhiyun hba->crypto_cfg_register =
188*4882a593Smuzhiyun (u32)hba->crypto_capabilities.config_array_ptr * 0x100;
189*4882a593Smuzhiyun hba->crypto_cap_array =
190*4882a593Smuzhiyun devm_kcalloc(hba->dev, hba->crypto_capabilities.num_crypto_cap,
191*4882a593Smuzhiyun sizeof(hba->crypto_cap_array[0]), GFP_KERNEL);
192*4882a593Smuzhiyun if (!hba->crypto_cap_array) {
193*4882a593Smuzhiyun err = -ENOMEM;
194*4882a593Smuzhiyun goto out;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* The actual number of configurations supported is (CFGC+1) */
198*4882a593Smuzhiyun err = devm_blk_ksm_init(hba->dev, &hba->ksm,
199*4882a593Smuzhiyun hba->crypto_capabilities.config_count + 1);
200*4882a593Smuzhiyun if (err)
201*4882a593Smuzhiyun goto out_free_caps;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun hba->ksm.ksm_ll_ops = ufshcd_ksm_ops;
204*4882a593Smuzhiyun /* UFS only supports 8 bytes for any DUN */
205*4882a593Smuzhiyun hba->ksm.max_dun_bytes_supported = 8;
206*4882a593Smuzhiyun hba->ksm.features = BLK_CRYPTO_FEATURE_STANDARD_KEYS;
207*4882a593Smuzhiyun hba->ksm.dev = hba->dev;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun * Cache all the UFS crypto capabilities and advertise the supported
211*4882a593Smuzhiyun * crypto modes and data unit sizes to the block layer.
212*4882a593Smuzhiyun */
213*4882a593Smuzhiyun for (cap_idx = 0; cap_idx < hba->crypto_capabilities.num_crypto_cap;
214*4882a593Smuzhiyun cap_idx++) {
215*4882a593Smuzhiyun hba->crypto_cap_array[cap_idx].reg_val =
216*4882a593Smuzhiyun cpu_to_le32(ufshcd_readl(hba,
217*4882a593Smuzhiyun REG_UFS_CRYPTOCAP +
218*4882a593Smuzhiyun cap_idx * sizeof(__le32)));
219*4882a593Smuzhiyun blk_mode_num = ufshcd_find_blk_crypto_mode(
220*4882a593Smuzhiyun hba->crypto_cap_array[cap_idx]);
221*4882a593Smuzhiyun if (blk_mode_num != BLK_ENCRYPTION_MODE_INVALID)
222*4882a593Smuzhiyun hba->ksm.crypto_modes_supported[blk_mode_num] |=
223*4882a593Smuzhiyun hba->crypto_cap_array[cap_idx].sdus_mask * 512;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun out_free_caps:
229*4882a593Smuzhiyun devm_kfree(hba->dev, hba->crypto_cap_array);
230*4882a593Smuzhiyun out:
231*4882a593Smuzhiyun /* Indicate that init failed by clearing UFSHCD_CAP_CRYPTO */
232*4882a593Smuzhiyun hba->caps &= ~UFSHCD_CAP_CRYPTO;
233*4882a593Smuzhiyun return err;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /**
237*4882a593Smuzhiyun * ufshcd_init_crypto - Initialize crypto hardware
238*4882a593Smuzhiyun * @hba: Per adapter instance
239*4882a593Smuzhiyun */
ufshcd_init_crypto(struct ufs_hba * hba)240*4882a593Smuzhiyun void ufshcd_init_crypto(struct ufs_hba *hba)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun int slot;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (!(hba->caps & UFSHCD_CAP_CRYPTO))
245*4882a593Smuzhiyun return;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Clear all keyslots */
248*4882a593Smuzhiyun for (slot = 0; slot < hba->ksm.num_slots; slot++)
249*4882a593Smuzhiyun hba->ksm.ksm_ll_ops.keyslot_evict(&hba->ksm, NULL, slot);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
ufshcd_crypto_setup_rq_keyslot_manager(struct ufs_hba * hba,struct request_queue * q)252*4882a593Smuzhiyun void ufshcd_crypto_setup_rq_keyslot_manager(struct ufs_hba *hba,
253*4882a593Smuzhiyun struct request_queue *q)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun if (hba->caps & UFSHCD_CAP_CRYPTO)
256*4882a593Smuzhiyun blk_ksm_register(&hba->ksm, q);
257*4882a593Smuzhiyun }
258