1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /* Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #ifndef UFS_QCOM_H_
6*4882a593Smuzhiyun #define UFS_QCOM_H_
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/reset-controller.h>
9*4882a593Smuzhiyun #include <linux/reset.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define MAX_UFS_QCOM_HOSTS 1
12*4882a593Smuzhiyun #define MAX_U32 (~(u32)0)
13*4882a593Smuzhiyun #define MPHY_TX_FSM_STATE 0x41
14*4882a593Smuzhiyun #define TX_FSM_HIBERN8 0x1
15*4882a593Smuzhiyun #define HBRN8_POLL_TOUT_MS 100
16*4882a593Smuzhiyun #define DEFAULT_CLK_RATE_HZ 1000000
17*4882a593Smuzhiyun #define BUS_VECTOR_NAME_LEN 32
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define UFS_HW_VER_MAJOR_SHFT (28)
20*4882a593Smuzhiyun #define UFS_HW_VER_MAJOR_MASK (0x000F << UFS_HW_VER_MAJOR_SHFT)
21*4882a593Smuzhiyun #define UFS_HW_VER_MINOR_SHFT (16)
22*4882a593Smuzhiyun #define UFS_HW_VER_MINOR_MASK (0x0FFF << UFS_HW_VER_MINOR_SHFT)
23*4882a593Smuzhiyun #define UFS_HW_VER_STEP_SHFT (0)
24*4882a593Smuzhiyun #define UFS_HW_VER_STEP_MASK (0xFFFF << UFS_HW_VER_STEP_SHFT)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* vendor specific pre-defined parameters */
27*4882a593Smuzhiyun #define SLOW 1
28*4882a593Smuzhiyun #define FAST 2
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_NUM_LANES_RX 2
31*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_NUM_LANES_TX 2
32*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_HSGEAR_RX UFS_HS_G3
33*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_HSGEAR_TX UFS_HS_G3
34*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_PWMGEAR_RX UFS_PWM_G4
35*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_PWMGEAR_TX UFS_PWM_G4
36*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_RX_PWR_PWM SLOW_MODE
37*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_TX_PWR_PWM SLOW_MODE
38*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_RX_PWR_HS FAST_MODE
39*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_TX_PWR_HS FAST_MODE
40*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_HS_RATE PA_HS_MODE_B
41*4882a593Smuzhiyun #define UFS_QCOM_LIMIT_DESIRED_MODE FAST
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* QCOM UFS host controller vendor specific registers */
44*4882a593Smuzhiyun enum {
45*4882a593Smuzhiyun REG_UFS_SYS1CLK_1US = 0xC0,
46*4882a593Smuzhiyun REG_UFS_TX_SYMBOL_CLK_NS_US = 0xC4,
47*4882a593Smuzhiyun REG_UFS_LOCAL_PORT_ID_REG = 0xC8,
48*4882a593Smuzhiyun REG_UFS_PA_ERR_CODE = 0xCC,
49*4882a593Smuzhiyun REG_UFS_RETRY_TIMER_REG = 0xD0,
50*4882a593Smuzhiyun REG_UFS_PA_LINK_STARTUP_TIMER = 0xD8,
51*4882a593Smuzhiyun REG_UFS_CFG1 = 0xDC,
52*4882a593Smuzhiyun REG_UFS_CFG2 = 0xE0,
53*4882a593Smuzhiyun REG_UFS_HW_VERSION = 0xE4,
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun UFS_TEST_BUS = 0xE8,
56*4882a593Smuzhiyun UFS_TEST_BUS_CTRL_0 = 0xEC,
57*4882a593Smuzhiyun UFS_TEST_BUS_CTRL_1 = 0xF0,
58*4882a593Smuzhiyun UFS_TEST_BUS_CTRL_2 = 0xF4,
59*4882a593Smuzhiyun UFS_UNIPRO_CFG = 0xF8,
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * QCOM UFS host controller vendor specific registers
63*4882a593Smuzhiyun * added in HW Version 3.0.0
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun UFS_AH8_CFG = 0xFC,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* QCOM UFS host controller vendor specific debug registers */
69*4882a593Smuzhiyun enum {
70*4882a593Smuzhiyun UFS_DBG_RD_REG_UAWM = 0x100,
71*4882a593Smuzhiyun UFS_DBG_RD_REG_UARM = 0x200,
72*4882a593Smuzhiyun UFS_DBG_RD_REG_TXUC = 0x300,
73*4882a593Smuzhiyun UFS_DBG_RD_REG_RXUC = 0x400,
74*4882a593Smuzhiyun UFS_DBG_RD_REG_DFC = 0x500,
75*4882a593Smuzhiyun UFS_DBG_RD_REG_TRLUT = 0x600,
76*4882a593Smuzhiyun UFS_DBG_RD_REG_TMRLUT = 0x700,
77*4882a593Smuzhiyun UFS_UFS_DBG_RD_REG_OCSC = 0x800,
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun UFS_UFS_DBG_RD_DESC_RAM = 0x1500,
80*4882a593Smuzhiyun UFS_UFS_DBG_RD_PRDT_RAM = 0x1700,
81*4882a593Smuzhiyun UFS_UFS_DBG_RD_RESP_RAM = 0x1800,
82*4882a593Smuzhiyun UFS_UFS_DBG_RD_EDTL_RAM = 0x1900,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define UFS_CNTLR_2_x_x_VEN_REGS_OFFSET(x) (0x000 + x)
86*4882a593Smuzhiyun #define UFS_CNTLR_3_x_x_VEN_REGS_OFFSET(x) (0x400 + x)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* bit definitions for REG_UFS_CFG1 register */
89*4882a593Smuzhiyun #define QUNIPRO_SEL 0x1
90*4882a593Smuzhiyun #define UTP_DBG_RAMS_EN 0x20000
91*4882a593Smuzhiyun #define TEST_BUS_EN BIT(18)
92*4882a593Smuzhiyun #define TEST_BUS_SEL GENMASK(22, 19)
93*4882a593Smuzhiyun #define UFS_REG_TEST_BUS_EN BIT(30)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* bit definitions for REG_UFS_CFG2 register */
96*4882a593Smuzhiyun #define UAWM_HW_CGC_EN (1 << 0)
97*4882a593Smuzhiyun #define UARM_HW_CGC_EN (1 << 1)
98*4882a593Smuzhiyun #define TXUC_HW_CGC_EN (1 << 2)
99*4882a593Smuzhiyun #define RXUC_HW_CGC_EN (1 << 3)
100*4882a593Smuzhiyun #define DFC_HW_CGC_EN (1 << 4)
101*4882a593Smuzhiyun #define TRLUT_HW_CGC_EN (1 << 5)
102*4882a593Smuzhiyun #define TMRLUT_HW_CGC_EN (1 << 6)
103*4882a593Smuzhiyun #define OCSC_HW_CGC_EN (1 << 7)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* bit definition for UFS_UFS_TEST_BUS_CTRL_n */
106*4882a593Smuzhiyun #define TEST_BUS_SUB_SEL_MASK 0x1F /* All XXX_SEL fields are 5 bits wide */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define REG_UFS_CFG2_CGC_EN_ALL (UAWM_HW_CGC_EN | UARM_HW_CGC_EN |\
109*4882a593Smuzhiyun TXUC_HW_CGC_EN | RXUC_HW_CGC_EN |\
110*4882a593Smuzhiyun DFC_HW_CGC_EN | TRLUT_HW_CGC_EN |\
111*4882a593Smuzhiyun TMRLUT_HW_CGC_EN | OCSC_HW_CGC_EN)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* bit offset */
114*4882a593Smuzhiyun enum {
115*4882a593Smuzhiyun OFFSET_UFS_PHY_SOFT_RESET = 1,
116*4882a593Smuzhiyun OFFSET_CLK_NS_REG = 10,
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* bit masks */
120*4882a593Smuzhiyun enum {
121*4882a593Smuzhiyun MASK_UFS_PHY_SOFT_RESET = 0x2,
122*4882a593Smuzhiyun MASK_TX_SYMBOL_CLK_1US_REG = 0x3FF,
123*4882a593Smuzhiyun MASK_CLK_NS_REG = 0xFFFC00,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* QCOM UFS debug print bit mask */
127*4882a593Smuzhiyun #define UFS_QCOM_DBG_PRINT_REGS_EN BIT(0)
128*4882a593Smuzhiyun #define UFS_QCOM_DBG_PRINT_ICE_REGS_EN BIT(1)
129*4882a593Smuzhiyun #define UFS_QCOM_DBG_PRINT_TEST_BUS_EN BIT(2)
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define UFS_QCOM_DBG_PRINT_ALL \
132*4882a593Smuzhiyun (UFS_QCOM_DBG_PRINT_REGS_EN | UFS_QCOM_DBG_PRINT_ICE_REGS_EN | \
133*4882a593Smuzhiyun UFS_QCOM_DBG_PRINT_TEST_BUS_EN)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* QUniPro Vendor specific attributes */
136*4882a593Smuzhiyun #define PA_VS_CONFIG_REG1 0x9000
137*4882a593Smuzhiyun #define DME_VS_CORE_CLK_CTRL 0xD002
138*4882a593Smuzhiyun /* bit and mask definitions for DME_VS_CORE_CLK_CTRL attribute */
139*4882a593Smuzhiyun #define DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT BIT(8)
140*4882a593Smuzhiyun #define DME_VS_CORE_CLK_CTRL_MAX_CORE_CLK_1US_CYCLES_MASK 0xFF
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static inline void
ufs_qcom_get_controller_revision(struct ufs_hba * hba,u8 * major,u16 * minor,u16 * step)143*4882a593Smuzhiyun ufs_qcom_get_controller_revision(struct ufs_hba *hba,
144*4882a593Smuzhiyun u8 *major, u16 *minor, u16 *step)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun u32 ver = ufshcd_readl(hba, REG_UFS_HW_VERSION);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun *major = (ver & UFS_HW_VER_MAJOR_MASK) >> UFS_HW_VER_MAJOR_SHFT;
149*4882a593Smuzhiyun *minor = (ver & UFS_HW_VER_MINOR_MASK) >> UFS_HW_VER_MINOR_SHFT;
150*4882a593Smuzhiyun *step = (ver & UFS_HW_VER_STEP_MASK) >> UFS_HW_VER_STEP_SHFT;
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
ufs_qcom_assert_reset(struct ufs_hba * hba)153*4882a593Smuzhiyun static inline void ufs_qcom_assert_reset(struct ufs_hba *hba)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun ufshcd_rmwl(hba, MASK_UFS_PHY_SOFT_RESET,
156*4882a593Smuzhiyun 1 << OFFSET_UFS_PHY_SOFT_RESET, REG_UFS_CFG1);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Make sure assertion of ufs phy reset is written to
160*4882a593Smuzhiyun * register before returning
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun mb();
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
ufs_qcom_deassert_reset(struct ufs_hba * hba)165*4882a593Smuzhiyun static inline void ufs_qcom_deassert_reset(struct ufs_hba *hba)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun ufshcd_rmwl(hba, MASK_UFS_PHY_SOFT_RESET,
168*4882a593Smuzhiyun 0 << OFFSET_UFS_PHY_SOFT_RESET, REG_UFS_CFG1);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun * Make sure de-assertion of ufs phy reset is written to
172*4882a593Smuzhiyun * register before returning
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun mb();
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Host controller hardware version: major.minor.step */
178*4882a593Smuzhiyun struct ufs_hw_version {
179*4882a593Smuzhiyun u16 step;
180*4882a593Smuzhiyun u16 minor;
181*4882a593Smuzhiyun u8 major;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun struct ufs_qcom_testbus {
185*4882a593Smuzhiyun u8 select_major;
186*4882a593Smuzhiyun u8 select_minor;
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun struct gpio_desc;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun struct ufs_qcom_host {
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * Set this capability if host controller supports the QUniPro mode
194*4882a593Smuzhiyun * and if driver wants the Host controller to operate in QUniPro mode.
195*4882a593Smuzhiyun * Note: By default this capability will be kept enabled if host
196*4882a593Smuzhiyun * controller supports the QUniPro mode.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun #define UFS_QCOM_CAP_QUNIPRO 0x1
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * Set this capability if host controller can retain the secure
202*4882a593Smuzhiyun * configuration even after UFS controller core power collapse.
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun #define UFS_QCOM_CAP_RETAIN_SEC_CFG_AFTER_PWR_COLLAPSE 0x2
205*4882a593Smuzhiyun u32 caps;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun struct phy *generic_phy;
208*4882a593Smuzhiyun struct ufs_hba *hba;
209*4882a593Smuzhiyun struct ufs_pa_layer_attr dev_req_params;
210*4882a593Smuzhiyun struct clk *rx_l0_sync_clk;
211*4882a593Smuzhiyun struct clk *tx_l0_sync_clk;
212*4882a593Smuzhiyun struct clk *rx_l1_sync_clk;
213*4882a593Smuzhiyun struct clk *tx_l1_sync_clk;
214*4882a593Smuzhiyun bool is_lane_clks_enabled;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun void __iomem *dev_ref_clk_ctrl_mmio;
217*4882a593Smuzhiyun bool is_dev_ref_clk_enabled;
218*4882a593Smuzhiyun struct ufs_hw_version hw_ver;
219*4882a593Smuzhiyun #ifdef CONFIG_SCSI_UFS_CRYPTO
220*4882a593Smuzhiyun void __iomem *ice_mmio;
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun u32 dev_ref_clk_en_mask;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Bitmask for enabling debug prints */
226*4882a593Smuzhiyun u32 dbg_print_en;
227*4882a593Smuzhiyun struct ufs_qcom_testbus testbus;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Reset control of HCI */
230*4882a593Smuzhiyun struct reset_control *core_reset;
231*4882a593Smuzhiyun struct reset_controller_dev rcdev;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun struct gpio_desc *device_reset;
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static inline u32
ufs_qcom_get_debug_reg_offset(struct ufs_qcom_host * host,u32 reg)237*4882a593Smuzhiyun ufs_qcom_get_debug_reg_offset(struct ufs_qcom_host *host, u32 reg)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun if (host->hw_ver.major <= 0x02)
240*4882a593Smuzhiyun return UFS_CNTLR_2_x_x_VEN_REGS_OFFSET(reg);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return UFS_CNTLR_3_x_x_VEN_REGS_OFFSET(reg);
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define ufs_qcom_is_link_off(hba) ufshcd_is_link_off(hba)
246*4882a593Smuzhiyun #define ufs_qcom_is_link_active(hba) ufshcd_is_link_active(hba)
247*4882a593Smuzhiyun #define ufs_qcom_is_link_hibern8(hba) ufshcd_is_link_hibern8(hba)
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun int ufs_qcom_testbus_config(struct ufs_qcom_host *host);
250*4882a593Smuzhiyun
ufs_qcom_cap_qunipro(struct ufs_qcom_host * host)251*4882a593Smuzhiyun static inline bool ufs_qcom_cap_qunipro(struct ufs_qcom_host *host)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun if (host->caps & UFS_QCOM_CAP_QUNIPRO)
254*4882a593Smuzhiyun return true;
255*4882a593Smuzhiyun else
256*4882a593Smuzhiyun return false;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* ufs-qcom-ice.c */
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun #ifdef CONFIG_SCSI_UFS_CRYPTO
262*4882a593Smuzhiyun int ufs_qcom_ice_init(struct ufs_qcom_host *host);
263*4882a593Smuzhiyun int ufs_qcom_ice_enable(struct ufs_qcom_host *host);
264*4882a593Smuzhiyun int ufs_qcom_ice_resume(struct ufs_qcom_host *host);
265*4882a593Smuzhiyun int ufs_qcom_ice_program_key(struct ufs_hba *hba,
266*4882a593Smuzhiyun const union ufs_crypto_cfg_entry *cfg, int slot);
267*4882a593Smuzhiyun #else
ufs_qcom_ice_init(struct ufs_qcom_host * host)268*4882a593Smuzhiyun static inline int ufs_qcom_ice_init(struct ufs_qcom_host *host)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun return 0;
271*4882a593Smuzhiyun }
ufs_qcom_ice_enable(struct ufs_qcom_host * host)272*4882a593Smuzhiyun static inline int ufs_qcom_ice_enable(struct ufs_qcom_host *host)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun }
ufs_qcom_ice_resume(struct ufs_qcom_host * host)276*4882a593Smuzhiyun static inline int ufs_qcom_ice_resume(struct ufs_qcom_host *host)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun #define ufs_qcom_ice_program_key NULL
281*4882a593Smuzhiyun #endif /* !CONFIG_SCSI_UFS_CRYPTO */
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #endif /* UFS_QCOM_H_ */
284