1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013-2016, Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/acpi.h>
7*4882a593Smuzhiyun #include <linux/time.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/phy/phy.h>
11*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
12*4882a593Smuzhiyun #include <linux/reset-controller.h>
13*4882a593Smuzhiyun #include <linux/devfreq.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "ufshcd.h"
16*4882a593Smuzhiyun #include "ufshcd-pltfrm.h"
17*4882a593Smuzhiyun #include "unipro.h"
18*4882a593Smuzhiyun #include "ufs-qcom.h"
19*4882a593Smuzhiyun #include "ufshci.h"
20*4882a593Smuzhiyun #include "ufs_quirks.h"
21*4882a593Smuzhiyun #define UFS_QCOM_DEFAULT_DBG_PRINT_EN \
22*4882a593Smuzhiyun (UFS_QCOM_DBG_PRINT_REGS_EN | UFS_QCOM_DBG_PRINT_TEST_BUS_EN)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun enum {
25*4882a593Smuzhiyun TSTBUS_UAWM,
26*4882a593Smuzhiyun TSTBUS_UARM,
27*4882a593Smuzhiyun TSTBUS_TXUC,
28*4882a593Smuzhiyun TSTBUS_RXUC,
29*4882a593Smuzhiyun TSTBUS_DFC,
30*4882a593Smuzhiyun TSTBUS_TRLUT,
31*4882a593Smuzhiyun TSTBUS_TMRLUT,
32*4882a593Smuzhiyun TSTBUS_OCSC,
33*4882a593Smuzhiyun TSTBUS_UTP_HCI,
34*4882a593Smuzhiyun TSTBUS_COMBINED,
35*4882a593Smuzhiyun TSTBUS_WRAPPER,
36*4882a593Smuzhiyun TSTBUS_UNIPRO,
37*4882a593Smuzhiyun TSTBUS_MAX,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static struct ufs_qcom_host *ufs_qcom_hosts[MAX_UFS_QCOM_HOSTS];
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static void ufs_qcom_get_default_testbus_cfg(struct ufs_qcom_host *host);
43*4882a593Smuzhiyun static int ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(struct ufs_hba *hba,
44*4882a593Smuzhiyun u32 clk_cycles);
45*4882a593Smuzhiyun
rcdev_to_ufs_host(struct reset_controller_dev * rcd)46*4882a593Smuzhiyun static struct ufs_qcom_host *rcdev_to_ufs_host(struct reset_controller_dev *rcd)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return container_of(rcd, struct ufs_qcom_host, rcdev);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
ufs_qcom_dump_regs_wrapper(struct ufs_hba * hba,int offset,int len,const char * prefix,void * priv)51*4882a593Smuzhiyun static void ufs_qcom_dump_regs_wrapper(struct ufs_hba *hba, int offset, int len,
52*4882a593Smuzhiyun const char *prefix, void *priv)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun ufshcd_dump_regs(hba, offset, len * 4, prefix);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
ufs_qcom_get_connected_tx_lanes(struct ufs_hba * hba,u32 * tx_lanes)57*4882a593Smuzhiyun static int ufs_qcom_get_connected_tx_lanes(struct ufs_hba *hba, u32 *tx_lanes)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun int err = 0;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun err = ufshcd_dme_get(hba,
62*4882a593Smuzhiyun UIC_ARG_MIB(PA_CONNECTEDTXDATALANES), tx_lanes);
63*4882a593Smuzhiyun if (err)
64*4882a593Smuzhiyun dev_err(hba->dev, "%s: couldn't read PA_CONNECTEDTXDATALANES %d\n",
65*4882a593Smuzhiyun __func__, err);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return err;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
ufs_qcom_host_clk_get(struct device * dev,const char * name,struct clk ** clk_out,bool optional)70*4882a593Smuzhiyun static int ufs_qcom_host_clk_get(struct device *dev,
71*4882a593Smuzhiyun const char *name, struct clk **clk_out, bool optional)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct clk *clk;
74*4882a593Smuzhiyun int err = 0;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun clk = devm_clk_get(dev, name);
77*4882a593Smuzhiyun if (!IS_ERR(clk)) {
78*4882a593Smuzhiyun *clk_out = clk;
79*4882a593Smuzhiyun return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun err = PTR_ERR(clk);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (optional && err == -ENOENT) {
85*4882a593Smuzhiyun *clk_out = NULL;
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (err != -EPROBE_DEFER)
90*4882a593Smuzhiyun dev_err(dev, "failed to get %s err %d\n", name, err);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return err;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
ufs_qcom_host_clk_enable(struct device * dev,const char * name,struct clk * clk)95*4882a593Smuzhiyun static int ufs_qcom_host_clk_enable(struct device *dev,
96*4882a593Smuzhiyun const char *name, struct clk *clk)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun int err = 0;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun err = clk_prepare_enable(clk);
101*4882a593Smuzhiyun if (err)
102*4882a593Smuzhiyun dev_err(dev, "%s: %s enable failed %d\n", __func__, name, err);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return err;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
ufs_qcom_disable_lane_clks(struct ufs_qcom_host * host)107*4882a593Smuzhiyun static void ufs_qcom_disable_lane_clks(struct ufs_qcom_host *host)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun if (!host->is_lane_clks_enabled)
110*4882a593Smuzhiyun return;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun clk_disable_unprepare(host->tx_l1_sync_clk);
113*4882a593Smuzhiyun clk_disable_unprepare(host->tx_l0_sync_clk);
114*4882a593Smuzhiyun clk_disable_unprepare(host->rx_l1_sync_clk);
115*4882a593Smuzhiyun clk_disable_unprepare(host->rx_l0_sync_clk);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun host->is_lane_clks_enabled = false;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
ufs_qcom_enable_lane_clks(struct ufs_qcom_host * host)120*4882a593Smuzhiyun static int ufs_qcom_enable_lane_clks(struct ufs_qcom_host *host)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun int err = 0;
123*4882a593Smuzhiyun struct device *dev = host->hba->dev;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (host->is_lane_clks_enabled)
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun err = ufs_qcom_host_clk_enable(dev, "rx_lane0_sync_clk",
129*4882a593Smuzhiyun host->rx_l0_sync_clk);
130*4882a593Smuzhiyun if (err)
131*4882a593Smuzhiyun goto out;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun err = ufs_qcom_host_clk_enable(dev, "tx_lane0_sync_clk",
134*4882a593Smuzhiyun host->tx_l0_sync_clk);
135*4882a593Smuzhiyun if (err)
136*4882a593Smuzhiyun goto disable_rx_l0;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun err = ufs_qcom_host_clk_enable(dev, "rx_lane1_sync_clk",
139*4882a593Smuzhiyun host->rx_l1_sync_clk);
140*4882a593Smuzhiyun if (err)
141*4882a593Smuzhiyun goto disable_tx_l0;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun err = ufs_qcom_host_clk_enable(dev, "tx_lane1_sync_clk",
144*4882a593Smuzhiyun host->tx_l1_sync_clk);
145*4882a593Smuzhiyun if (err)
146*4882a593Smuzhiyun goto disable_rx_l1;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun host->is_lane_clks_enabled = true;
149*4882a593Smuzhiyun goto out;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun disable_rx_l1:
152*4882a593Smuzhiyun clk_disable_unprepare(host->rx_l1_sync_clk);
153*4882a593Smuzhiyun disable_tx_l0:
154*4882a593Smuzhiyun clk_disable_unprepare(host->tx_l0_sync_clk);
155*4882a593Smuzhiyun disable_rx_l0:
156*4882a593Smuzhiyun clk_disable_unprepare(host->rx_l0_sync_clk);
157*4882a593Smuzhiyun out:
158*4882a593Smuzhiyun return err;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
ufs_qcom_init_lane_clks(struct ufs_qcom_host * host)161*4882a593Smuzhiyun static int ufs_qcom_init_lane_clks(struct ufs_qcom_host *host)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun int err = 0;
164*4882a593Smuzhiyun struct device *dev = host->hba->dev;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (has_acpi_companion(dev))
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun err = ufs_qcom_host_clk_get(dev, "rx_lane0_sync_clk",
170*4882a593Smuzhiyun &host->rx_l0_sync_clk, false);
171*4882a593Smuzhiyun if (err)
172*4882a593Smuzhiyun goto out;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun err = ufs_qcom_host_clk_get(dev, "tx_lane0_sync_clk",
175*4882a593Smuzhiyun &host->tx_l0_sync_clk, false);
176*4882a593Smuzhiyun if (err)
177*4882a593Smuzhiyun goto out;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* In case of single lane per direction, don't read lane1 clocks */
180*4882a593Smuzhiyun if (host->hba->lanes_per_direction > 1) {
181*4882a593Smuzhiyun err = ufs_qcom_host_clk_get(dev, "rx_lane1_sync_clk",
182*4882a593Smuzhiyun &host->rx_l1_sync_clk, false);
183*4882a593Smuzhiyun if (err)
184*4882a593Smuzhiyun goto out;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun err = ufs_qcom_host_clk_get(dev, "tx_lane1_sync_clk",
187*4882a593Smuzhiyun &host->tx_l1_sync_clk, true);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun out:
190*4882a593Smuzhiyun return err;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
ufs_qcom_link_startup_post_change(struct ufs_hba * hba)193*4882a593Smuzhiyun static int ufs_qcom_link_startup_post_change(struct ufs_hba *hba)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun u32 tx_lanes;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return ufs_qcom_get_connected_tx_lanes(hba, &tx_lanes);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
ufs_qcom_check_hibern8(struct ufs_hba * hba)200*4882a593Smuzhiyun static int ufs_qcom_check_hibern8(struct ufs_hba *hba)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun int err;
203*4882a593Smuzhiyun u32 tx_fsm_val = 0;
204*4882a593Smuzhiyun unsigned long timeout = jiffies + msecs_to_jiffies(HBRN8_POLL_TOUT_MS);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun do {
207*4882a593Smuzhiyun err = ufshcd_dme_get(hba,
208*4882a593Smuzhiyun UIC_ARG_MIB_SEL(MPHY_TX_FSM_STATE,
209*4882a593Smuzhiyun UIC_ARG_MPHY_TX_GEN_SEL_INDEX(0)),
210*4882a593Smuzhiyun &tx_fsm_val);
211*4882a593Smuzhiyun if (err || tx_fsm_val == TX_FSM_HIBERN8)
212*4882a593Smuzhiyun break;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* sleep for max. 200us */
215*4882a593Smuzhiyun usleep_range(100, 200);
216*4882a593Smuzhiyun } while (time_before(jiffies, timeout));
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * we might have scheduled out for long during polling so
220*4882a593Smuzhiyun * check the state again.
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun if (time_after(jiffies, timeout))
223*4882a593Smuzhiyun err = ufshcd_dme_get(hba,
224*4882a593Smuzhiyun UIC_ARG_MIB_SEL(MPHY_TX_FSM_STATE,
225*4882a593Smuzhiyun UIC_ARG_MPHY_TX_GEN_SEL_INDEX(0)),
226*4882a593Smuzhiyun &tx_fsm_val);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (err) {
229*4882a593Smuzhiyun dev_err(hba->dev, "%s: unable to get TX_FSM_STATE, err %d\n",
230*4882a593Smuzhiyun __func__, err);
231*4882a593Smuzhiyun } else if (tx_fsm_val != TX_FSM_HIBERN8) {
232*4882a593Smuzhiyun err = tx_fsm_val;
233*4882a593Smuzhiyun dev_err(hba->dev, "%s: invalid TX_FSM_STATE = %d\n",
234*4882a593Smuzhiyun __func__, err);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return err;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
ufs_qcom_select_unipro_mode(struct ufs_qcom_host * host)240*4882a593Smuzhiyun static void ufs_qcom_select_unipro_mode(struct ufs_qcom_host *host)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun ufshcd_rmwl(host->hba, QUNIPRO_SEL,
243*4882a593Smuzhiyun ufs_qcom_cap_qunipro(host) ? QUNIPRO_SEL : 0,
244*4882a593Smuzhiyun REG_UFS_CFG1);
245*4882a593Smuzhiyun /* make sure above configuration is applied before we return */
246*4882a593Smuzhiyun mb();
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun * ufs_qcom_host_reset - reset host controller and PHY
251*4882a593Smuzhiyun */
ufs_qcom_host_reset(struct ufs_hba * hba)252*4882a593Smuzhiyun static int ufs_qcom_host_reset(struct ufs_hba *hba)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun int ret = 0;
255*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
256*4882a593Smuzhiyun bool reenable_intr = false;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (!host->core_reset) {
259*4882a593Smuzhiyun dev_warn(hba->dev, "%s: reset control not set\n", __func__);
260*4882a593Smuzhiyun goto out;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun reenable_intr = hba->is_irq_enabled;
264*4882a593Smuzhiyun disable_irq(hba->irq);
265*4882a593Smuzhiyun hba->is_irq_enabled = false;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun ret = reset_control_assert(host->core_reset);
268*4882a593Smuzhiyun if (ret) {
269*4882a593Smuzhiyun dev_err(hba->dev, "%s: core_reset assert failed, err = %d\n",
270*4882a593Smuzhiyun __func__, ret);
271*4882a593Smuzhiyun goto out;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * The hardware requirement for delay between assert/deassert
276*4882a593Smuzhiyun * is at least 3-4 sleep clock (32.7KHz) cycles, which comes to
277*4882a593Smuzhiyun * ~125us (4/32768). To be on the safe side add 200us delay.
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun usleep_range(200, 210);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ret = reset_control_deassert(host->core_reset);
282*4882a593Smuzhiyun if (ret)
283*4882a593Smuzhiyun dev_err(hba->dev, "%s: core_reset deassert failed, err = %d\n",
284*4882a593Smuzhiyun __func__, ret);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun usleep_range(1000, 1100);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (reenable_intr) {
289*4882a593Smuzhiyun enable_irq(hba->irq);
290*4882a593Smuzhiyun hba->is_irq_enabled = true;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun out:
294*4882a593Smuzhiyun return ret;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
ufs_qcom_power_up_sequence(struct ufs_hba * hba)297*4882a593Smuzhiyun static int ufs_qcom_power_up_sequence(struct ufs_hba *hba)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
300*4882a593Smuzhiyun struct phy *phy = host->generic_phy;
301*4882a593Smuzhiyun int ret = 0;
302*4882a593Smuzhiyun bool is_rate_B = (UFS_QCOM_LIMIT_HS_RATE == PA_HS_MODE_B)
303*4882a593Smuzhiyun ? true : false;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Reset UFS Host Controller and PHY */
306*4882a593Smuzhiyun ret = ufs_qcom_host_reset(hba);
307*4882a593Smuzhiyun if (ret)
308*4882a593Smuzhiyun dev_warn(hba->dev, "%s: host reset returned %d\n",
309*4882a593Smuzhiyun __func__, ret);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (is_rate_B)
312*4882a593Smuzhiyun phy_set_mode(phy, PHY_MODE_UFS_HS_B);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* phy initialization - calibrate the phy */
315*4882a593Smuzhiyun ret = phy_init(phy);
316*4882a593Smuzhiyun if (ret) {
317*4882a593Smuzhiyun dev_err(hba->dev, "%s: phy init failed, ret = %d\n",
318*4882a593Smuzhiyun __func__, ret);
319*4882a593Smuzhiyun goto out;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* power on phy - start serdes and phy's power and clocks */
323*4882a593Smuzhiyun ret = phy_power_on(phy);
324*4882a593Smuzhiyun if (ret) {
325*4882a593Smuzhiyun dev_err(hba->dev, "%s: phy power on failed, ret = %d\n",
326*4882a593Smuzhiyun __func__, ret);
327*4882a593Smuzhiyun goto out_disable_phy;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ufs_qcom_select_unipro_mode(host);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun out_disable_phy:
335*4882a593Smuzhiyun phy_exit(phy);
336*4882a593Smuzhiyun out:
337*4882a593Smuzhiyun return ret;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun * The UTP controller has a number of internal clock gating cells (CGCs).
342*4882a593Smuzhiyun * Internal hardware sub-modules within the UTP controller control the CGCs.
343*4882a593Smuzhiyun * Hardware CGCs disable the clock to inactivate UTP sub-modules not involved
344*4882a593Smuzhiyun * in a specific operation, UTP controller CGCs are by default disabled and
345*4882a593Smuzhiyun * this function enables them (after every UFS link startup) to save some power
346*4882a593Smuzhiyun * leakage.
347*4882a593Smuzhiyun */
ufs_qcom_enable_hw_clk_gating(struct ufs_hba * hba)348*4882a593Smuzhiyun static void ufs_qcom_enable_hw_clk_gating(struct ufs_hba *hba)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun ufshcd_writel(hba,
351*4882a593Smuzhiyun ufshcd_readl(hba, REG_UFS_CFG2) | REG_UFS_CFG2_CGC_EN_ALL,
352*4882a593Smuzhiyun REG_UFS_CFG2);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Ensure that HW clock gating is enabled before next operations */
355*4882a593Smuzhiyun mb();
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
ufs_qcom_hce_enable_notify(struct ufs_hba * hba,enum ufs_notify_change_status status)358*4882a593Smuzhiyun static int ufs_qcom_hce_enable_notify(struct ufs_hba *hba,
359*4882a593Smuzhiyun enum ufs_notify_change_status status)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
362*4882a593Smuzhiyun int err = 0;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun switch (status) {
365*4882a593Smuzhiyun case PRE_CHANGE:
366*4882a593Smuzhiyun ufs_qcom_power_up_sequence(hba);
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun * The PHY PLL output is the source of tx/rx lane symbol
369*4882a593Smuzhiyun * clocks, hence, enable the lane clocks only after PHY
370*4882a593Smuzhiyun * is initialized.
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun err = ufs_qcom_enable_lane_clks(host);
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun case POST_CHANGE:
375*4882a593Smuzhiyun /* check if UFS PHY moved from DISABLED to HIBERN8 */
376*4882a593Smuzhiyun err = ufs_qcom_check_hibern8(hba);
377*4882a593Smuzhiyun ufs_qcom_enable_hw_clk_gating(hba);
378*4882a593Smuzhiyun ufs_qcom_ice_enable(host);
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun default:
381*4882a593Smuzhiyun dev_err(hba->dev, "%s: invalid status %d\n", __func__, status);
382*4882a593Smuzhiyun err = -EINVAL;
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun return err;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun * Returns zero for success and non-zero in case of a failure
390*4882a593Smuzhiyun */
ufs_qcom_cfg_timers(struct ufs_hba * hba,u32 gear,u32 hs,u32 rate,bool update_link_startup_timer)391*4882a593Smuzhiyun static int ufs_qcom_cfg_timers(struct ufs_hba *hba, u32 gear,
392*4882a593Smuzhiyun u32 hs, u32 rate, bool update_link_startup_timer)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun int ret = 0;
395*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
396*4882a593Smuzhiyun struct ufs_clk_info *clki;
397*4882a593Smuzhiyun u32 core_clk_period_in_ns;
398*4882a593Smuzhiyun u32 tx_clk_cycles_per_us = 0;
399*4882a593Smuzhiyun unsigned long core_clk_rate = 0;
400*4882a593Smuzhiyun u32 core_clk_cycles_per_us = 0;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static u32 pwm_fr_table[][2] = {
403*4882a593Smuzhiyun {UFS_PWM_G1, 0x1},
404*4882a593Smuzhiyun {UFS_PWM_G2, 0x1},
405*4882a593Smuzhiyun {UFS_PWM_G3, 0x1},
406*4882a593Smuzhiyun {UFS_PWM_G4, 0x1},
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static u32 hs_fr_table_rA[][2] = {
410*4882a593Smuzhiyun {UFS_HS_G1, 0x1F},
411*4882a593Smuzhiyun {UFS_HS_G2, 0x3e},
412*4882a593Smuzhiyun {UFS_HS_G3, 0x7D},
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static u32 hs_fr_table_rB[][2] = {
416*4882a593Smuzhiyun {UFS_HS_G1, 0x24},
417*4882a593Smuzhiyun {UFS_HS_G2, 0x49},
418*4882a593Smuzhiyun {UFS_HS_G3, 0x92},
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun * The Qunipro controller does not use following registers:
423*4882a593Smuzhiyun * SYS1CLK_1US_REG, TX_SYMBOL_CLK_1US_REG, CLK_NS_REG &
424*4882a593Smuzhiyun * UFS_REG_PA_LINK_STARTUP_TIMER
425*4882a593Smuzhiyun * But UTP controller uses SYS1CLK_1US_REG register for Interrupt
426*4882a593Smuzhiyun * Aggregation logic.
427*4882a593Smuzhiyun */
428*4882a593Smuzhiyun if (ufs_qcom_cap_qunipro(host) && !ufshcd_is_intr_aggr_allowed(hba))
429*4882a593Smuzhiyun goto out;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (gear == 0) {
432*4882a593Smuzhiyun dev_err(hba->dev, "%s: invalid gear = %d\n", __func__, gear);
433*4882a593Smuzhiyun goto out_error;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun list_for_each_entry(clki, &hba->clk_list_head, list) {
437*4882a593Smuzhiyun if (!strcmp(clki->name, "core_clk"))
438*4882a593Smuzhiyun core_clk_rate = clk_get_rate(clki->clk);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* If frequency is smaller than 1MHz, set to 1MHz */
442*4882a593Smuzhiyun if (core_clk_rate < DEFAULT_CLK_RATE_HZ)
443*4882a593Smuzhiyun core_clk_rate = DEFAULT_CLK_RATE_HZ;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun core_clk_cycles_per_us = core_clk_rate / USEC_PER_SEC;
446*4882a593Smuzhiyun if (ufshcd_readl(hba, REG_UFS_SYS1CLK_1US) != core_clk_cycles_per_us) {
447*4882a593Smuzhiyun ufshcd_writel(hba, core_clk_cycles_per_us, REG_UFS_SYS1CLK_1US);
448*4882a593Smuzhiyun /*
449*4882a593Smuzhiyun * make sure above write gets applied before we return from
450*4882a593Smuzhiyun * this function.
451*4882a593Smuzhiyun */
452*4882a593Smuzhiyun mb();
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (ufs_qcom_cap_qunipro(host))
456*4882a593Smuzhiyun goto out;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun core_clk_period_in_ns = NSEC_PER_SEC / core_clk_rate;
459*4882a593Smuzhiyun core_clk_period_in_ns <<= OFFSET_CLK_NS_REG;
460*4882a593Smuzhiyun core_clk_period_in_ns &= MASK_CLK_NS_REG;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun switch (hs) {
463*4882a593Smuzhiyun case FASTAUTO_MODE:
464*4882a593Smuzhiyun case FAST_MODE:
465*4882a593Smuzhiyun if (rate == PA_HS_MODE_A) {
466*4882a593Smuzhiyun if (gear > ARRAY_SIZE(hs_fr_table_rA)) {
467*4882a593Smuzhiyun dev_err(hba->dev,
468*4882a593Smuzhiyun "%s: index %d exceeds table size %zu\n",
469*4882a593Smuzhiyun __func__, gear,
470*4882a593Smuzhiyun ARRAY_SIZE(hs_fr_table_rA));
471*4882a593Smuzhiyun goto out_error;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun tx_clk_cycles_per_us = hs_fr_table_rA[gear-1][1];
474*4882a593Smuzhiyun } else if (rate == PA_HS_MODE_B) {
475*4882a593Smuzhiyun if (gear > ARRAY_SIZE(hs_fr_table_rB)) {
476*4882a593Smuzhiyun dev_err(hba->dev,
477*4882a593Smuzhiyun "%s: index %d exceeds table size %zu\n",
478*4882a593Smuzhiyun __func__, gear,
479*4882a593Smuzhiyun ARRAY_SIZE(hs_fr_table_rB));
480*4882a593Smuzhiyun goto out_error;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun tx_clk_cycles_per_us = hs_fr_table_rB[gear-1][1];
483*4882a593Smuzhiyun } else {
484*4882a593Smuzhiyun dev_err(hba->dev, "%s: invalid rate = %d\n",
485*4882a593Smuzhiyun __func__, rate);
486*4882a593Smuzhiyun goto out_error;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun break;
489*4882a593Smuzhiyun case SLOWAUTO_MODE:
490*4882a593Smuzhiyun case SLOW_MODE:
491*4882a593Smuzhiyun if (gear > ARRAY_SIZE(pwm_fr_table)) {
492*4882a593Smuzhiyun dev_err(hba->dev,
493*4882a593Smuzhiyun "%s: index %d exceeds table size %zu\n",
494*4882a593Smuzhiyun __func__, gear,
495*4882a593Smuzhiyun ARRAY_SIZE(pwm_fr_table));
496*4882a593Smuzhiyun goto out_error;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun tx_clk_cycles_per_us = pwm_fr_table[gear-1][1];
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun case UNCHANGED:
501*4882a593Smuzhiyun default:
502*4882a593Smuzhiyun dev_err(hba->dev, "%s: invalid mode = %d\n", __func__, hs);
503*4882a593Smuzhiyun goto out_error;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (ufshcd_readl(hba, REG_UFS_TX_SYMBOL_CLK_NS_US) !=
507*4882a593Smuzhiyun (core_clk_period_in_ns | tx_clk_cycles_per_us)) {
508*4882a593Smuzhiyun /* this register 2 fields shall be written at once */
509*4882a593Smuzhiyun ufshcd_writel(hba, core_clk_period_in_ns | tx_clk_cycles_per_us,
510*4882a593Smuzhiyun REG_UFS_TX_SYMBOL_CLK_NS_US);
511*4882a593Smuzhiyun /*
512*4882a593Smuzhiyun * make sure above write gets applied before we return from
513*4882a593Smuzhiyun * this function.
514*4882a593Smuzhiyun */
515*4882a593Smuzhiyun mb();
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (update_link_startup_timer) {
519*4882a593Smuzhiyun ufshcd_writel(hba, ((core_clk_rate / MSEC_PER_SEC) * 100),
520*4882a593Smuzhiyun REG_UFS_PA_LINK_STARTUP_TIMER);
521*4882a593Smuzhiyun /*
522*4882a593Smuzhiyun * make sure that this configuration is applied before
523*4882a593Smuzhiyun * we return
524*4882a593Smuzhiyun */
525*4882a593Smuzhiyun mb();
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun goto out;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun out_error:
530*4882a593Smuzhiyun ret = -EINVAL;
531*4882a593Smuzhiyun out:
532*4882a593Smuzhiyun return ret;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
ufs_qcom_link_startup_notify(struct ufs_hba * hba,enum ufs_notify_change_status status)535*4882a593Smuzhiyun static int ufs_qcom_link_startup_notify(struct ufs_hba *hba,
536*4882a593Smuzhiyun enum ufs_notify_change_status status)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun int err = 0;
539*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun switch (status) {
542*4882a593Smuzhiyun case PRE_CHANGE:
543*4882a593Smuzhiyun if (ufs_qcom_cfg_timers(hba, UFS_PWM_G1, SLOWAUTO_MODE,
544*4882a593Smuzhiyun 0, true)) {
545*4882a593Smuzhiyun dev_err(hba->dev, "%s: ufs_qcom_cfg_timers() failed\n",
546*4882a593Smuzhiyun __func__);
547*4882a593Smuzhiyun err = -EINVAL;
548*4882a593Smuzhiyun goto out;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (ufs_qcom_cap_qunipro(host))
552*4882a593Smuzhiyun /*
553*4882a593Smuzhiyun * set unipro core clock cycles to 150 & clear clock
554*4882a593Smuzhiyun * divider
555*4882a593Smuzhiyun */
556*4882a593Smuzhiyun err = ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(hba,
557*4882a593Smuzhiyun 150);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /*
560*4882a593Smuzhiyun * Some UFS devices (and may be host) have issues if LCC is
561*4882a593Smuzhiyun * enabled. So we are setting PA_Local_TX_LCC_Enable to 0
562*4882a593Smuzhiyun * before link startup which will make sure that both host
563*4882a593Smuzhiyun * and device TX LCC are disabled once link startup is
564*4882a593Smuzhiyun * completed.
565*4882a593Smuzhiyun */
566*4882a593Smuzhiyun if (ufshcd_get_local_unipro_ver(hba) != UFS_UNIPRO_VER_1_41)
567*4882a593Smuzhiyun err = ufshcd_disable_host_tx_lcc(hba);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun break;
570*4882a593Smuzhiyun case POST_CHANGE:
571*4882a593Smuzhiyun ufs_qcom_link_startup_post_change(hba);
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun default:
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun out:
578*4882a593Smuzhiyun return err;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
ufs_qcom_device_reset_ctrl(struct ufs_hba * hba,bool asserted)581*4882a593Smuzhiyun static void ufs_qcom_device_reset_ctrl(struct ufs_hba *hba, bool asserted)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* reset gpio is optional */
586*4882a593Smuzhiyun if (!host->device_reset)
587*4882a593Smuzhiyun return;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun gpiod_set_value_cansleep(host->device_reset, asserted);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
ufs_qcom_suspend(struct ufs_hba * hba,enum ufs_pm_op pm_op)592*4882a593Smuzhiyun static int ufs_qcom_suspend(struct ufs_hba *hba, enum ufs_pm_op pm_op)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
595*4882a593Smuzhiyun struct phy *phy = host->generic_phy;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (ufs_qcom_is_link_off(hba)) {
598*4882a593Smuzhiyun /*
599*4882a593Smuzhiyun * Disable the tx/rx lane symbol clocks before PHY is
600*4882a593Smuzhiyun * powered down as the PLL source should be disabled
601*4882a593Smuzhiyun * after downstream clocks are disabled.
602*4882a593Smuzhiyun */
603*4882a593Smuzhiyun ufs_qcom_disable_lane_clks(host);
604*4882a593Smuzhiyun phy_power_off(phy);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* reset the connected UFS device during power down */
607*4882a593Smuzhiyun ufs_qcom_device_reset_ctrl(hba, true);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun } else if (!ufs_qcom_is_link_active(hba)) {
610*4882a593Smuzhiyun ufs_qcom_disable_lane_clks(host);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun return 0;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
ufs_qcom_resume(struct ufs_hba * hba,enum ufs_pm_op pm_op)616*4882a593Smuzhiyun static int ufs_qcom_resume(struct ufs_hba *hba, enum ufs_pm_op pm_op)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
619*4882a593Smuzhiyun struct phy *phy = host->generic_phy;
620*4882a593Smuzhiyun int err;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (ufs_qcom_is_link_off(hba)) {
623*4882a593Smuzhiyun err = phy_power_on(phy);
624*4882a593Smuzhiyun if (err) {
625*4882a593Smuzhiyun dev_err(hba->dev, "%s: failed PHY power on: %d\n",
626*4882a593Smuzhiyun __func__, err);
627*4882a593Smuzhiyun return err;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun err = ufs_qcom_enable_lane_clks(host);
631*4882a593Smuzhiyun if (err)
632*4882a593Smuzhiyun return err;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun } else if (!ufs_qcom_is_link_active(hba)) {
635*4882a593Smuzhiyun err = ufs_qcom_enable_lane_clks(host);
636*4882a593Smuzhiyun if (err)
637*4882a593Smuzhiyun return err;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun return ufs_qcom_ice_resume(host);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
ufs_qcom_dev_ref_clk_ctrl(struct ufs_qcom_host * host,bool enable)643*4882a593Smuzhiyun static void ufs_qcom_dev_ref_clk_ctrl(struct ufs_qcom_host *host, bool enable)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun if (host->dev_ref_clk_ctrl_mmio &&
646*4882a593Smuzhiyun (enable ^ host->is_dev_ref_clk_enabled)) {
647*4882a593Smuzhiyun u32 temp = readl_relaxed(host->dev_ref_clk_ctrl_mmio);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (enable)
650*4882a593Smuzhiyun temp |= host->dev_ref_clk_en_mask;
651*4882a593Smuzhiyun else
652*4882a593Smuzhiyun temp &= ~host->dev_ref_clk_en_mask;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * If we are here to disable this clock it might be immediately
656*4882a593Smuzhiyun * after entering into hibern8 in which case we need to make
657*4882a593Smuzhiyun * sure that device ref_clk is active for specific time after
658*4882a593Smuzhiyun * hibern8 enter.
659*4882a593Smuzhiyun */
660*4882a593Smuzhiyun if (!enable) {
661*4882a593Smuzhiyun unsigned long gating_wait;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun gating_wait = host->hba->dev_info.clk_gating_wait_us;
664*4882a593Smuzhiyun if (!gating_wait) {
665*4882a593Smuzhiyun udelay(1);
666*4882a593Smuzhiyun } else {
667*4882a593Smuzhiyun /*
668*4882a593Smuzhiyun * bRefClkGatingWaitTime defines the minimum
669*4882a593Smuzhiyun * time for which the reference clock is
670*4882a593Smuzhiyun * required by device during transition from
671*4882a593Smuzhiyun * HS-MODE to LS-MODE or HIBERN8 state. Give it
672*4882a593Smuzhiyun * more delay to be on the safe side.
673*4882a593Smuzhiyun */
674*4882a593Smuzhiyun gating_wait += 10;
675*4882a593Smuzhiyun usleep_range(gating_wait, gating_wait + 10);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun writel_relaxed(temp, host->dev_ref_clk_ctrl_mmio);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /*
682*4882a593Smuzhiyun * Make sure the write to ref_clk reaches the destination and
683*4882a593Smuzhiyun * not stored in a Write Buffer (WB).
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun readl(host->dev_ref_clk_ctrl_mmio);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /*
688*4882a593Smuzhiyun * If we call hibern8 exit after this, we need to make sure that
689*4882a593Smuzhiyun * device ref_clk is stable for at least 1us before the hibern8
690*4882a593Smuzhiyun * exit command.
691*4882a593Smuzhiyun */
692*4882a593Smuzhiyun if (enable)
693*4882a593Smuzhiyun udelay(1);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun host->is_dev_ref_clk_enabled = enable;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
ufs_qcom_pwr_change_notify(struct ufs_hba * hba,enum ufs_notify_change_status status,struct ufs_pa_layer_attr * dev_max_params,struct ufs_pa_layer_attr * dev_req_params)699*4882a593Smuzhiyun static int ufs_qcom_pwr_change_notify(struct ufs_hba *hba,
700*4882a593Smuzhiyun enum ufs_notify_change_status status,
701*4882a593Smuzhiyun struct ufs_pa_layer_attr *dev_max_params,
702*4882a593Smuzhiyun struct ufs_pa_layer_attr *dev_req_params)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
705*4882a593Smuzhiyun struct ufs_dev_params ufs_qcom_cap;
706*4882a593Smuzhiyun int ret = 0;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (!dev_req_params) {
709*4882a593Smuzhiyun pr_err("%s: incoming dev_req_params is NULL\n", __func__);
710*4882a593Smuzhiyun ret = -EINVAL;
711*4882a593Smuzhiyun goto out;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun switch (status) {
715*4882a593Smuzhiyun case PRE_CHANGE:
716*4882a593Smuzhiyun ufs_qcom_cap.tx_lanes = UFS_QCOM_LIMIT_NUM_LANES_TX;
717*4882a593Smuzhiyun ufs_qcom_cap.rx_lanes = UFS_QCOM_LIMIT_NUM_LANES_RX;
718*4882a593Smuzhiyun ufs_qcom_cap.hs_rx_gear = UFS_QCOM_LIMIT_HSGEAR_RX;
719*4882a593Smuzhiyun ufs_qcom_cap.hs_tx_gear = UFS_QCOM_LIMIT_HSGEAR_TX;
720*4882a593Smuzhiyun ufs_qcom_cap.pwm_rx_gear = UFS_QCOM_LIMIT_PWMGEAR_RX;
721*4882a593Smuzhiyun ufs_qcom_cap.pwm_tx_gear = UFS_QCOM_LIMIT_PWMGEAR_TX;
722*4882a593Smuzhiyun ufs_qcom_cap.rx_pwr_pwm = UFS_QCOM_LIMIT_RX_PWR_PWM;
723*4882a593Smuzhiyun ufs_qcom_cap.tx_pwr_pwm = UFS_QCOM_LIMIT_TX_PWR_PWM;
724*4882a593Smuzhiyun ufs_qcom_cap.rx_pwr_hs = UFS_QCOM_LIMIT_RX_PWR_HS;
725*4882a593Smuzhiyun ufs_qcom_cap.tx_pwr_hs = UFS_QCOM_LIMIT_TX_PWR_HS;
726*4882a593Smuzhiyun ufs_qcom_cap.hs_rate = UFS_QCOM_LIMIT_HS_RATE;
727*4882a593Smuzhiyun ufs_qcom_cap.desired_working_mode =
728*4882a593Smuzhiyun UFS_QCOM_LIMIT_DESIRED_MODE;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (host->hw_ver.major == 0x1) {
731*4882a593Smuzhiyun /*
732*4882a593Smuzhiyun * HS-G3 operations may not reliably work on legacy QCOM
733*4882a593Smuzhiyun * UFS host controller hardware even though capability
734*4882a593Smuzhiyun * exchange during link startup phase may end up
735*4882a593Smuzhiyun * negotiating maximum supported gear as G3.
736*4882a593Smuzhiyun * Hence downgrade the maximum supported gear to HS-G2.
737*4882a593Smuzhiyun */
738*4882a593Smuzhiyun if (ufs_qcom_cap.hs_tx_gear > UFS_HS_G2)
739*4882a593Smuzhiyun ufs_qcom_cap.hs_tx_gear = UFS_HS_G2;
740*4882a593Smuzhiyun if (ufs_qcom_cap.hs_rx_gear > UFS_HS_G2)
741*4882a593Smuzhiyun ufs_qcom_cap.hs_rx_gear = UFS_HS_G2;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun ret = ufshcd_get_pwr_dev_param(&ufs_qcom_cap,
745*4882a593Smuzhiyun dev_max_params,
746*4882a593Smuzhiyun dev_req_params);
747*4882a593Smuzhiyun if (ret) {
748*4882a593Smuzhiyun pr_err("%s: failed to determine capabilities\n",
749*4882a593Smuzhiyun __func__);
750*4882a593Smuzhiyun goto out;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* enable the device ref clock before changing to HS mode */
754*4882a593Smuzhiyun if (!ufshcd_is_hs_mode(&hba->pwr_info) &&
755*4882a593Smuzhiyun ufshcd_is_hs_mode(dev_req_params))
756*4882a593Smuzhiyun ufs_qcom_dev_ref_clk_ctrl(host, true);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (host->hw_ver.major >= 0x4) {
759*4882a593Smuzhiyun if (dev_req_params->gear_tx == UFS_HS_G4) {
760*4882a593Smuzhiyun /* INITIAL ADAPT */
761*4882a593Smuzhiyun ufshcd_dme_set(hba,
762*4882a593Smuzhiyun UIC_ARG_MIB(PA_TXHSADAPTTYPE),
763*4882a593Smuzhiyun PA_INITIAL_ADAPT);
764*4882a593Smuzhiyun } else {
765*4882a593Smuzhiyun /* NO ADAPT */
766*4882a593Smuzhiyun ufshcd_dme_set(hba,
767*4882a593Smuzhiyun UIC_ARG_MIB(PA_TXHSADAPTTYPE),
768*4882a593Smuzhiyun PA_NO_ADAPT);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun break;
772*4882a593Smuzhiyun case POST_CHANGE:
773*4882a593Smuzhiyun if (ufs_qcom_cfg_timers(hba, dev_req_params->gear_rx,
774*4882a593Smuzhiyun dev_req_params->pwr_rx,
775*4882a593Smuzhiyun dev_req_params->hs_rate, false)) {
776*4882a593Smuzhiyun dev_err(hba->dev, "%s: ufs_qcom_cfg_timers() failed\n",
777*4882a593Smuzhiyun __func__);
778*4882a593Smuzhiyun /*
779*4882a593Smuzhiyun * we return error code at the end of the routine,
780*4882a593Smuzhiyun * but continue to configure UFS_PHY_TX_LANE_ENABLE
781*4882a593Smuzhiyun * and bus voting as usual
782*4882a593Smuzhiyun */
783*4882a593Smuzhiyun ret = -EINVAL;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* cache the power mode parameters to use internally */
787*4882a593Smuzhiyun memcpy(&host->dev_req_params,
788*4882a593Smuzhiyun dev_req_params, sizeof(*dev_req_params));
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* disable the device ref clock if entered PWM mode */
791*4882a593Smuzhiyun if (ufshcd_is_hs_mode(&hba->pwr_info) &&
792*4882a593Smuzhiyun !ufshcd_is_hs_mode(dev_req_params))
793*4882a593Smuzhiyun ufs_qcom_dev_ref_clk_ctrl(host, false);
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun default:
796*4882a593Smuzhiyun ret = -EINVAL;
797*4882a593Smuzhiyun break;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun out:
800*4882a593Smuzhiyun return ret;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
ufs_qcom_quirk_host_pa_saveconfigtime(struct ufs_hba * hba)803*4882a593Smuzhiyun static int ufs_qcom_quirk_host_pa_saveconfigtime(struct ufs_hba *hba)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun int err;
806*4882a593Smuzhiyun u32 pa_vs_config_reg1;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun err = ufshcd_dme_get(hba, UIC_ARG_MIB(PA_VS_CONFIG_REG1),
809*4882a593Smuzhiyun &pa_vs_config_reg1);
810*4882a593Smuzhiyun if (err)
811*4882a593Smuzhiyun goto out;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* Allow extension of MSB bits of PA_SaveConfigTime attribute */
814*4882a593Smuzhiyun err = ufshcd_dme_set(hba, UIC_ARG_MIB(PA_VS_CONFIG_REG1),
815*4882a593Smuzhiyun (pa_vs_config_reg1 | (1 << 12)));
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun out:
818*4882a593Smuzhiyun return err;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
ufs_qcom_apply_dev_quirks(struct ufs_hba * hba)821*4882a593Smuzhiyun static int ufs_qcom_apply_dev_quirks(struct ufs_hba *hba)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun int err = 0;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun if (hba->dev_quirks & UFS_DEVICE_QUIRK_HOST_PA_SAVECONFIGTIME)
826*4882a593Smuzhiyun err = ufs_qcom_quirk_host_pa_saveconfigtime(hba);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (hba->dev_info.wmanufacturerid == UFS_VENDOR_WDC)
829*4882a593Smuzhiyun hba->dev_quirks |= UFS_DEVICE_QUIRK_HOST_PA_TACTIVATE;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun return err;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
ufs_qcom_get_ufs_hci_version(struct ufs_hba * hba)834*4882a593Smuzhiyun static u32 ufs_qcom_get_ufs_hci_version(struct ufs_hba *hba)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (host->hw_ver.major == 0x1)
839*4882a593Smuzhiyun return ufshci_version(1, 1);
840*4882a593Smuzhiyun else
841*4882a593Smuzhiyun return ufshci_version(2, 0);
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /**
845*4882a593Smuzhiyun * ufs_qcom_advertise_quirks - advertise the known QCOM UFS controller quirks
846*4882a593Smuzhiyun * @hba: host controller instance
847*4882a593Smuzhiyun *
848*4882a593Smuzhiyun * QCOM UFS host controller might have some non standard behaviours (quirks)
849*4882a593Smuzhiyun * than what is specified by UFSHCI specification. Advertise all such
850*4882a593Smuzhiyun * quirks to standard UFS host controller driver so standard takes them into
851*4882a593Smuzhiyun * account.
852*4882a593Smuzhiyun */
ufs_qcom_advertise_quirks(struct ufs_hba * hba)853*4882a593Smuzhiyun static void ufs_qcom_advertise_quirks(struct ufs_hba *hba)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun if (host->hw_ver.major == 0x01) {
858*4882a593Smuzhiyun hba->quirks |= UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS
859*4882a593Smuzhiyun | UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP
860*4882a593Smuzhiyun | UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (host->hw_ver.minor == 0x0001 && host->hw_ver.step == 0x0001)
863*4882a593Smuzhiyun hba->quirks |= UFSHCD_QUIRK_BROKEN_INTR_AGGR;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun hba->quirks |= UFSHCD_QUIRK_BROKEN_LCC;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun if (host->hw_ver.major == 0x2) {
869*4882a593Smuzhiyun hba->quirks |= UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun if (!ufs_qcom_cap_qunipro(host))
872*4882a593Smuzhiyun /* Legacy UniPro mode still need following quirks */
873*4882a593Smuzhiyun hba->quirks |= (UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS
874*4882a593Smuzhiyun | UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE
875*4882a593Smuzhiyun | UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
ufs_qcom_set_caps(struct ufs_hba * hba)879*4882a593Smuzhiyun static void ufs_qcom_set_caps(struct ufs_hba *hba)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun hba->caps |= UFSHCD_CAP_CLK_GATING | UFSHCD_CAP_HIBERN8_WITH_CLK_GATING;
884*4882a593Smuzhiyun hba->caps |= UFSHCD_CAP_CLK_SCALING;
885*4882a593Smuzhiyun hba->caps |= UFSHCD_CAP_AUTO_BKOPS_SUSPEND;
886*4882a593Smuzhiyun hba->caps |= UFSHCD_CAP_WB_EN;
887*4882a593Smuzhiyun hba->caps |= UFSHCD_CAP_CRYPTO;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (host->hw_ver.major >= 0x2) {
890*4882a593Smuzhiyun host->caps = UFS_QCOM_CAP_QUNIPRO |
891*4882a593Smuzhiyun UFS_QCOM_CAP_RETAIN_SEC_CFG_AFTER_PWR_COLLAPSE;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /**
896*4882a593Smuzhiyun * ufs_qcom_setup_clocks - enables/disable clocks
897*4882a593Smuzhiyun * @hba: host controller instance
898*4882a593Smuzhiyun * @on: If true, enable clocks else disable them.
899*4882a593Smuzhiyun * @status: PRE_CHANGE or POST_CHANGE notify
900*4882a593Smuzhiyun *
901*4882a593Smuzhiyun * Returns 0 on success, non-zero on failure.
902*4882a593Smuzhiyun */
ufs_qcom_setup_clocks(struct ufs_hba * hba,bool on,enum ufs_notify_change_status status)903*4882a593Smuzhiyun static int ufs_qcom_setup_clocks(struct ufs_hba *hba, bool on,
904*4882a593Smuzhiyun enum ufs_notify_change_status status)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
907*4882a593Smuzhiyun int err = 0;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /*
910*4882a593Smuzhiyun * In case ufs_qcom_init() is not yet done, simply ignore.
911*4882a593Smuzhiyun * This ufs_qcom_setup_clocks() shall be called from
912*4882a593Smuzhiyun * ufs_qcom_init() after init is done.
913*4882a593Smuzhiyun */
914*4882a593Smuzhiyun if (!host)
915*4882a593Smuzhiyun return 0;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun switch (status) {
918*4882a593Smuzhiyun case PRE_CHANGE:
919*4882a593Smuzhiyun if (!on) {
920*4882a593Smuzhiyun if (!ufs_qcom_is_link_active(hba)) {
921*4882a593Smuzhiyun /* disable device ref_clk */
922*4882a593Smuzhiyun ufs_qcom_dev_ref_clk_ctrl(host, false);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun case POST_CHANGE:
927*4882a593Smuzhiyun if (on) {
928*4882a593Smuzhiyun /* enable the device ref clock for HS mode*/
929*4882a593Smuzhiyun if (ufshcd_is_hs_mode(&hba->pwr_info))
930*4882a593Smuzhiyun ufs_qcom_dev_ref_clk_ctrl(host, true);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun break;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun return err;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun static int
ufs_qcom_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)939*4882a593Smuzhiyun ufs_qcom_reset_assert(struct reset_controller_dev *rcdev, unsigned long id)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun struct ufs_qcom_host *host = rcdev_to_ufs_host(rcdev);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* Currently this code only knows about a single reset. */
944*4882a593Smuzhiyun WARN_ON(id);
945*4882a593Smuzhiyun ufs_qcom_assert_reset(host->hba);
946*4882a593Smuzhiyun /* provide 1ms delay to let the reset pulse propagate. */
947*4882a593Smuzhiyun usleep_range(1000, 1100);
948*4882a593Smuzhiyun return 0;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun static int
ufs_qcom_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)952*4882a593Smuzhiyun ufs_qcom_reset_deassert(struct reset_controller_dev *rcdev, unsigned long id)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun struct ufs_qcom_host *host = rcdev_to_ufs_host(rcdev);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Currently this code only knows about a single reset. */
957*4882a593Smuzhiyun WARN_ON(id);
958*4882a593Smuzhiyun ufs_qcom_deassert_reset(host->hba);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /*
961*4882a593Smuzhiyun * after reset deassertion, phy will need all ref clocks,
962*4882a593Smuzhiyun * voltage, current to settle down before starting serdes.
963*4882a593Smuzhiyun */
964*4882a593Smuzhiyun usleep_range(1000, 1100);
965*4882a593Smuzhiyun return 0;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun static const struct reset_control_ops ufs_qcom_reset_ops = {
969*4882a593Smuzhiyun .assert = ufs_qcom_reset_assert,
970*4882a593Smuzhiyun .deassert = ufs_qcom_reset_deassert,
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun #define ANDROID_BOOT_DEV_MAX 30
974*4882a593Smuzhiyun static char android_boot_dev[ANDROID_BOOT_DEV_MAX];
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun #ifndef MODULE
get_android_boot_dev(char * str)977*4882a593Smuzhiyun static int __init get_android_boot_dev(char *str)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun strlcpy(android_boot_dev, str, ANDROID_BOOT_DEV_MAX);
980*4882a593Smuzhiyun return 1;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun __setup("androidboot.bootdevice=", get_android_boot_dev);
983*4882a593Smuzhiyun #endif
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /**
986*4882a593Smuzhiyun * ufs_qcom_init - bind phy with controller
987*4882a593Smuzhiyun * @hba: host controller instance
988*4882a593Smuzhiyun *
989*4882a593Smuzhiyun * Binds PHY with controller and powers up PHY enabling clocks
990*4882a593Smuzhiyun * and regulators.
991*4882a593Smuzhiyun *
992*4882a593Smuzhiyun * Returns -EPROBE_DEFER if binding fails, returns negative error
993*4882a593Smuzhiyun * on phy power up failure and returns zero on success.
994*4882a593Smuzhiyun */
ufs_qcom_init(struct ufs_hba * hba)995*4882a593Smuzhiyun static int ufs_qcom_init(struct ufs_hba *hba)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun int err;
998*4882a593Smuzhiyun struct device *dev = hba->dev;
999*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
1000*4882a593Smuzhiyun struct ufs_qcom_host *host;
1001*4882a593Smuzhiyun struct resource *res;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun if (strlen(android_boot_dev) && strcmp(android_boot_dev, dev_name(dev)))
1004*4882a593Smuzhiyun return -ENODEV;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
1007*4882a593Smuzhiyun if (!host) {
1008*4882a593Smuzhiyun err = -ENOMEM;
1009*4882a593Smuzhiyun dev_err(dev, "%s: no memory for qcom ufs host\n", __func__);
1010*4882a593Smuzhiyun goto out;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /* Make a two way bind between the qcom host and the hba */
1014*4882a593Smuzhiyun host->hba = hba;
1015*4882a593Smuzhiyun ufshcd_set_variant(hba, host);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* Setup the reset control of HCI */
1018*4882a593Smuzhiyun host->core_reset = devm_reset_control_get(hba->dev, "rst");
1019*4882a593Smuzhiyun if (IS_ERR(host->core_reset)) {
1020*4882a593Smuzhiyun err = PTR_ERR(host->core_reset);
1021*4882a593Smuzhiyun dev_warn(dev, "Failed to get reset control %d\n", err);
1022*4882a593Smuzhiyun host->core_reset = NULL;
1023*4882a593Smuzhiyun err = 0;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* Fire up the reset controller. Failure here is non-fatal. */
1027*4882a593Smuzhiyun host->rcdev.of_node = dev->of_node;
1028*4882a593Smuzhiyun host->rcdev.ops = &ufs_qcom_reset_ops;
1029*4882a593Smuzhiyun host->rcdev.owner = dev->driver->owner;
1030*4882a593Smuzhiyun host->rcdev.nr_resets = 1;
1031*4882a593Smuzhiyun err = devm_reset_controller_register(dev, &host->rcdev);
1032*4882a593Smuzhiyun if (err) {
1033*4882a593Smuzhiyun dev_warn(dev, "Failed to register reset controller\n");
1034*4882a593Smuzhiyun err = 0;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /*
1038*4882a593Smuzhiyun * voting/devoting device ref_clk source is time consuming hence
1039*4882a593Smuzhiyun * skip devoting it during aggressive clock gating. This clock
1040*4882a593Smuzhiyun * will still be gated off during runtime suspend.
1041*4882a593Smuzhiyun */
1042*4882a593Smuzhiyun host->generic_phy = devm_phy_get(dev, "ufsphy");
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (host->generic_phy == ERR_PTR(-EPROBE_DEFER)) {
1045*4882a593Smuzhiyun /*
1046*4882a593Smuzhiyun * UFS driver might be probed before the phy driver does.
1047*4882a593Smuzhiyun * In that case we would like to return EPROBE_DEFER code.
1048*4882a593Smuzhiyun */
1049*4882a593Smuzhiyun err = -EPROBE_DEFER;
1050*4882a593Smuzhiyun dev_warn(dev, "%s: required phy device. hasn't probed yet. err = %d\n",
1051*4882a593Smuzhiyun __func__, err);
1052*4882a593Smuzhiyun goto out_variant_clear;
1053*4882a593Smuzhiyun } else if (IS_ERR(host->generic_phy)) {
1054*4882a593Smuzhiyun if (has_acpi_companion(dev)) {
1055*4882a593Smuzhiyun host->generic_phy = NULL;
1056*4882a593Smuzhiyun } else {
1057*4882a593Smuzhiyun err = PTR_ERR(host->generic_phy);
1058*4882a593Smuzhiyun dev_err(dev, "%s: PHY get failed %d\n", __func__, err);
1059*4882a593Smuzhiyun goto out_variant_clear;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun host->device_reset = devm_gpiod_get_optional(dev, "reset",
1064*4882a593Smuzhiyun GPIOD_OUT_HIGH);
1065*4882a593Smuzhiyun if (IS_ERR(host->device_reset)) {
1066*4882a593Smuzhiyun err = PTR_ERR(host->device_reset);
1067*4882a593Smuzhiyun if (err != -EPROBE_DEFER)
1068*4882a593Smuzhiyun dev_err(dev, "failed to acquire reset gpio: %d\n", err);
1069*4882a593Smuzhiyun goto out_variant_clear;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun ufs_qcom_get_controller_revision(hba, &host->hw_ver.major,
1073*4882a593Smuzhiyun &host->hw_ver.minor, &host->hw_ver.step);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /*
1076*4882a593Smuzhiyun * for newer controllers, device reference clock control bit has
1077*4882a593Smuzhiyun * moved inside UFS controller register address space itself.
1078*4882a593Smuzhiyun */
1079*4882a593Smuzhiyun if (host->hw_ver.major >= 0x02) {
1080*4882a593Smuzhiyun host->dev_ref_clk_ctrl_mmio = hba->mmio_base + REG_UFS_CFG1;
1081*4882a593Smuzhiyun host->dev_ref_clk_en_mask = BIT(26);
1082*4882a593Smuzhiyun } else {
1083*4882a593Smuzhiyun /* "dev_ref_clk_ctrl_mem" is optional resource */
1084*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1085*4882a593Smuzhiyun "dev_ref_clk_ctrl_mem");
1086*4882a593Smuzhiyun if (res) {
1087*4882a593Smuzhiyun host->dev_ref_clk_ctrl_mmio =
1088*4882a593Smuzhiyun devm_ioremap_resource(dev, res);
1089*4882a593Smuzhiyun if (IS_ERR(host->dev_ref_clk_ctrl_mmio)) {
1090*4882a593Smuzhiyun dev_warn(dev,
1091*4882a593Smuzhiyun "%s: could not map dev_ref_clk_ctrl_mmio, err %ld\n",
1092*4882a593Smuzhiyun __func__,
1093*4882a593Smuzhiyun PTR_ERR(host->dev_ref_clk_ctrl_mmio));
1094*4882a593Smuzhiyun host->dev_ref_clk_ctrl_mmio = NULL;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun host->dev_ref_clk_en_mask = BIT(5);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun err = ufs_qcom_init_lane_clks(host);
1101*4882a593Smuzhiyun if (err)
1102*4882a593Smuzhiyun goto out_variant_clear;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun ufs_qcom_set_caps(hba);
1105*4882a593Smuzhiyun ufs_qcom_advertise_quirks(hba);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun err = ufs_qcom_ice_init(host);
1108*4882a593Smuzhiyun if (err)
1109*4882a593Smuzhiyun goto out_variant_clear;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun ufs_qcom_setup_clocks(hba, true, POST_CHANGE);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (hba->dev->id < MAX_UFS_QCOM_HOSTS)
1114*4882a593Smuzhiyun ufs_qcom_hosts[hba->dev->id] = host;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun host->dbg_print_en |= UFS_QCOM_DEFAULT_DBG_PRINT_EN;
1117*4882a593Smuzhiyun ufs_qcom_get_default_testbus_cfg(host);
1118*4882a593Smuzhiyun err = ufs_qcom_testbus_config(host);
1119*4882a593Smuzhiyun if (err) {
1120*4882a593Smuzhiyun dev_warn(dev, "%s: failed to configure the testbus %d\n",
1121*4882a593Smuzhiyun __func__, err);
1122*4882a593Smuzhiyun err = 0;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun goto out;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun out_variant_clear:
1128*4882a593Smuzhiyun ufshcd_set_variant(hba, NULL);
1129*4882a593Smuzhiyun out:
1130*4882a593Smuzhiyun return err;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
ufs_qcom_exit(struct ufs_hba * hba)1133*4882a593Smuzhiyun static void ufs_qcom_exit(struct ufs_hba *hba)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun ufs_qcom_disable_lane_clks(host);
1138*4882a593Smuzhiyun phy_power_off(host->generic_phy);
1139*4882a593Smuzhiyun phy_exit(host->generic_phy);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(struct ufs_hba * hba,u32 clk_cycles)1142*4882a593Smuzhiyun static int ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(struct ufs_hba *hba,
1143*4882a593Smuzhiyun u32 clk_cycles)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun int err;
1146*4882a593Smuzhiyun u32 core_clk_ctrl_reg;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun if (clk_cycles > DME_VS_CORE_CLK_CTRL_MAX_CORE_CLK_1US_CYCLES_MASK)
1149*4882a593Smuzhiyun return -EINVAL;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun err = ufshcd_dme_get(hba,
1152*4882a593Smuzhiyun UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
1153*4882a593Smuzhiyun &core_clk_ctrl_reg);
1154*4882a593Smuzhiyun if (err)
1155*4882a593Smuzhiyun goto out;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun core_clk_ctrl_reg &= ~DME_VS_CORE_CLK_CTRL_MAX_CORE_CLK_1US_CYCLES_MASK;
1158*4882a593Smuzhiyun core_clk_ctrl_reg |= clk_cycles;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /* Clear CORE_CLK_DIV_EN */
1161*4882a593Smuzhiyun core_clk_ctrl_reg &= ~DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun err = ufshcd_dme_set(hba,
1164*4882a593Smuzhiyun UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
1165*4882a593Smuzhiyun core_clk_ctrl_reg);
1166*4882a593Smuzhiyun out:
1167*4882a593Smuzhiyun return err;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
ufs_qcom_clk_scale_up_pre_change(struct ufs_hba * hba)1170*4882a593Smuzhiyun static int ufs_qcom_clk_scale_up_pre_change(struct ufs_hba *hba)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun /* nothing to do as of now */
1173*4882a593Smuzhiyun return 0;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
ufs_qcom_clk_scale_up_post_change(struct ufs_hba * hba)1176*4882a593Smuzhiyun static int ufs_qcom_clk_scale_up_post_change(struct ufs_hba *hba)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun if (!ufs_qcom_cap_qunipro(host))
1181*4882a593Smuzhiyun return 0;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun /* set unipro core clock cycles to 150 and clear clock divider */
1184*4882a593Smuzhiyun return ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(hba, 150);
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
ufs_qcom_clk_scale_down_pre_change(struct ufs_hba * hba)1187*4882a593Smuzhiyun static int ufs_qcom_clk_scale_down_pre_change(struct ufs_hba *hba)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1190*4882a593Smuzhiyun int err;
1191*4882a593Smuzhiyun u32 core_clk_ctrl_reg;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun if (!ufs_qcom_cap_qunipro(host))
1194*4882a593Smuzhiyun return 0;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun err = ufshcd_dme_get(hba,
1197*4882a593Smuzhiyun UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
1198*4882a593Smuzhiyun &core_clk_ctrl_reg);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* make sure CORE_CLK_DIV_EN is cleared */
1201*4882a593Smuzhiyun if (!err &&
1202*4882a593Smuzhiyun (core_clk_ctrl_reg & DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT)) {
1203*4882a593Smuzhiyun core_clk_ctrl_reg &= ~DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT;
1204*4882a593Smuzhiyun err = ufshcd_dme_set(hba,
1205*4882a593Smuzhiyun UIC_ARG_MIB(DME_VS_CORE_CLK_CTRL),
1206*4882a593Smuzhiyun core_clk_ctrl_reg);
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun return err;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
ufs_qcom_clk_scale_down_post_change(struct ufs_hba * hba)1212*4882a593Smuzhiyun static int ufs_qcom_clk_scale_down_post_change(struct ufs_hba *hba)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun if (!ufs_qcom_cap_qunipro(host))
1217*4882a593Smuzhiyun return 0;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* set unipro core clock cycles to 75 and clear clock divider */
1220*4882a593Smuzhiyun return ufs_qcom_set_dme_vs_core_clk_ctrl_clear_div(hba, 75);
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
ufs_qcom_clk_scale_notify(struct ufs_hba * hba,bool scale_up,enum ufs_notify_change_status status)1223*4882a593Smuzhiyun static int ufs_qcom_clk_scale_notify(struct ufs_hba *hba,
1224*4882a593Smuzhiyun bool scale_up, enum ufs_notify_change_status status)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1227*4882a593Smuzhiyun struct ufs_pa_layer_attr *dev_req_params = &host->dev_req_params;
1228*4882a593Smuzhiyun int err = 0;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun if (status == PRE_CHANGE) {
1231*4882a593Smuzhiyun err = ufshcd_uic_hibern8_enter(hba);
1232*4882a593Smuzhiyun if (err)
1233*4882a593Smuzhiyun return err;
1234*4882a593Smuzhiyun if (scale_up)
1235*4882a593Smuzhiyun err = ufs_qcom_clk_scale_up_pre_change(hba);
1236*4882a593Smuzhiyun else
1237*4882a593Smuzhiyun err = ufs_qcom_clk_scale_down_pre_change(hba);
1238*4882a593Smuzhiyun if (err)
1239*4882a593Smuzhiyun ufshcd_uic_hibern8_exit(hba);
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun } else {
1242*4882a593Smuzhiyun if (scale_up)
1243*4882a593Smuzhiyun err = ufs_qcom_clk_scale_up_post_change(hba);
1244*4882a593Smuzhiyun else
1245*4882a593Smuzhiyun err = ufs_qcom_clk_scale_down_post_change(hba);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun if (err || !dev_req_params) {
1249*4882a593Smuzhiyun ufshcd_uic_hibern8_exit(hba);
1250*4882a593Smuzhiyun goto out;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun ufs_qcom_cfg_timers(hba,
1254*4882a593Smuzhiyun dev_req_params->gear_rx,
1255*4882a593Smuzhiyun dev_req_params->pwr_rx,
1256*4882a593Smuzhiyun dev_req_params->hs_rate,
1257*4882a593Smuzhiyun false);
1258*4882a593Smuzhiyun ufshcd_uic_hibern8_exit(hba);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun out:
1262*4882a593Smuzhiyun return err;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
ufs_qcom_print_hw_debug_reg_all(struct ufs_hba * hba,void * priv,void (* print_fn)(struct ufs_hba * hba,int offset,int num_regs,const char * str,void * priv))1265*4882a593Smuzhiyun static void ufs_qcom_print_hw_debug_reg_all(struct ufs_hba *hba,
1266*4882a593Smuzhiyun void *priv, void (*print_fn)(struct ufs_hba *hba,
1267*4882a593Smuzhiyun int offset, int num_regs, const char *str, void *priv))
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun u32 reg;
1270*4882a593Smuzhiyun struct ufs_qcom_host *host;
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun if (unlikely(!hba)) {
1273*4882a593Smuzhiyun pr_err("%s: hba is NULL\n", __func__);
1274*4882a593Smuzhiyun return;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun if (unlikely(!print_fn)) {
1277*4882a593Smuzhiyun dev_err(hba->dev, "%s: print_fn is NULL\n", __func__);
1278*4882a593Smuzhiyun return;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun host = ufshcd_get_variant(hba);
1282*4882a593Smuzhiyun if (!(host->dbg_print_en & UFS_QCOM_DBG_PRINT_REGS_EN))
1283*4882a593Smuzhiyun return;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_REG_OCSC);
1286*4882a593Smuzhiyun print_fn(hba, reg, 44, "UFS_UFS_DBG_RD_REG_OCSC ", priv);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun reg = ufshcd_readl(hba, REG_UFS_CFG1);
1289*4882a593Smuzhiyun reg |= UTP_DBG_RAMS_EN;
1290*4882a593Smuzhiyun ufshcd_writel(hba, reg, REG_UFS_CFG1);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_EDTL_RAM);
1293*4882a593Smuzhiyun print_fn(hba, reg, 32, "UFS_UFS_DBG_RD_EDTL_RAM ", priv);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_DESC_RAM);
1296*4882a593Smuzhiyun print_fn(hba, reg, 128, "UFS_UFS_DBG_RD_DESC_RAM ", priv);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_UFS_DBG_RD_PRDT_RAM);
1299*4882a593Smuzhiyun print_fn(hba, reg, 64, "UFS_UFS_DBG_RD_PRDT_RAM ", priv);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /* clear bit 17 - UTP_DBG_RAMS_EN */
1302*4882a593Smuzhiyun ufshcd_rmwl(hba, UTP_DBG_RAMS_EN, 0, REG_UFS_CFG1);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_UAWM);
1305*4882a593Smuzhiyun print_fn(hba, reg, 4, "UFS_DBG_RD_REG_UAWM ", priv);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_UARM);
1308*4882a593Smuzhiyun print_fn(hba, reg, 4, "UFS_DBG_RD_REG_UARM ", priv);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_TXUC);
1311*4882a593Smuzhiyun print_fn(hba, reg, 48, "UFS_DBG_RD_REG_TXUC ", priv);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_RXUC);
1314*4882a593Smuzhiyun print_fn(hba, reg, 27, "UFS_DBG_RD_REG_RXUC ", priv);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_DFC);
1317*4882a593Smuzhiyun print_fn(hba, reg, 19, "UFS_DBG_RD_REG_DFC ", priv);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_TRLUT);
1320*4882a593Smuzhiyun print_fn(hba, reg, 34, "UFS_DBG_RD_REG_TRLUT ", priv);
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun reg = ufs_qcom_get_debug_reg_offset(host, UFS_DBG_RD_REG_TMRLUT);
1323*4882a593Smuzhiyun print_fn(hba, reg, 9, "UFS_DBG_RD_REG_TMRLUT ", priv);
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
ufs_qcom_enable_test_bus(struct ufs_qcom_host * host)1326*4882a593Smuzhiyun static void ufs_qcom_enable_test_bus(struct ufs_qcom_host *host)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun if (host->dbg_print_en & UFS_QCOM_DBG_PRINT_TEST_BUS_EN) {
1329*4882a593Smuzhiyun ufshcd_rmwl(host->hba, UFS_REG_TEST_BUS_EN,
1330*4882a593Smuzhiyun UFS_REG_TEST_BUS_EN, REG_UFS_CFG1);
1331*4882a593Smuzhiyun ufshcd_rmwl(host->hba, TEST_BUS_EN, TEST_BUS_EN, REG_UFS_CFG1);
1332*4882a593Smuzhiyun } else {
1333*4882a593Smuzhiyun ufshcd_rmwl(host->hba, UFS_REG_TEST_BUS_EN, 0, REG_UFS_CFG1);
1334*4882a593Smuzhiyun ufshcd_rmwl(host->hba, TEST_BUS_EN, 0, REG_UFS_CFG1);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
ufs_qcom_get_default_testbus_cfg(struct ufs_qcom_host * host)1338*4882a593Smuzhiyun static void ufs_qcom_get_default_testbus_cfg(struct ufs_qcom_host *host)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun /* provide a legal default configuration */
1341*4882a593Smuzhiyun host->testbus.select_major = TSTBUS_UNIPRO;
1342*4882a593Smuzhiyun host->testbus.select_minor = 37;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
ufs_qcom_testbus_cfg_is_ok(struct ufs_qcom_host * host)1345*4882a593Smuzhiyun static bool ufs_qcom_testbus_cfg_is_ok(struct ufs_qcom_host *host)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun if (host->testbus.select_major >= TSTBUS_MAX) {
1348*4882a593Smuzhiyun dev_err(host->hba->dev,
1349*4882a593Smuzhiyun "%s: UFS_CFG1[TEST_BUS_SEL} may not equal 0x%05X\n",
1350*4882a593Smuzhiyun __func__, host->testbus.select_major);
1351*4882a593Smuzhiyun return false;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun return true;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun
ufs_qcom_testbus_config(struct ufs_qcom_host * host)1357*4882a593Smuzhiyun int ufs_qcom_testbus_config(struct ufs_qcom_host *host)
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun int reg;
1360*4882a593Smuzhiyun int offset;
1361*4882a593Smuzhiyun u32 mask = TEST_BUS_SUB_SEL_MASK;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun if (!host)
1364*4882a593Smuzhiyun return -EINVAL;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun if (!ufs_qcom_testbus_cfg_is_ok(host))
1367*4882a593Smuzhiyun return -EPERM;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun switch (host->testbus.select_major) {
1370*4882a593Smuzhiyun case TSTBUS_UAWM:
1371*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_0;
1372*4882a593Smuzhiyun offset = 24;
1373*4882a593Smuzhiyun break;
1374*4882a593Smuzhiyun case TSTBUS_UARM:
1375*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_0;
1376*4882a593Smuzhiyun offset = 16;
1377*4882a593Smuzhiyun break;
1378*4882a593Smuzhiyun case TSTBUS_TXUC:
1379*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_0;
1380*4882a593Smuzhiyun offset = 8;
1381*4882a593Smuzhiyun break;
1382*4882a593Smuzhiyun case TSTBUS_RXUC:
1383*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_0;
1384*4882a593Smuzhiyun offset = 0;
1385*4882a593Smuzhiyun break;
1386*4882a593Smuzhiyun case TSTBUS_DFC:
1387*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_1;
1388*4882a593Smuzhiyun offset = 24;
1389*4882a593Smuzhiyun break;
1390*4882a593Smuzhiyun case TSTBUS_TRLUT:
1391*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_1;
1392*4882a593Smuzhiyun offset = 16;
1393*4882a593Smuzhiyun break;
1394*4882a593Smuzhiyun case TSTBUS_TMRLUT:
1395*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_1;
1396*4882a593Smuzhiyun offset = 8;
1397*4882a593Smuzhiyun break;
1398*4882a593Smuzhiyun case TSTBUS_OCSC:
1399*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_1;
1400*4882a593Smuzhiyun offset = 0;
1401*4882a593Smuzhiyun break;
1402*4882a593Smuzhiyun case TSTBUS_WRAPPER:
1403*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_2;
1404*4882a593Smuzhiyun offset = 16;
1405*4882a593Smuzhiyun break;
1406*4882a593Smuzhiyun case TSTBUS_COMBINED:
1407*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_2;
1408*4882a593Smuzhiyun offset = 8;
1409*4882a593Smuzhiyun break;
1410*4882a593Smuzhiyun case TSTBUS_UTP_HCI:
1411*4882a593Smuzhiyun reg = UFS_TEST_BUS_CTRL_2;
1412*4882a593Smuzhiyun offset = 0;
1413*4882a593Smuzhiyun break;
1414*4882a593Smuzhiyun case TSTBUS_UNIPRO:
1415*4882a593Smuzhiyun reg = UFS_UNIPRO_CFG;
1416*4882a593Smuzhiyun offset = 20;
1417*4882a593Smuzhiyun mask = 0xFFF;
1418*4882a593Smuzhiyun break;
1419*4882a593Smuzhiyun /*
1420*4882a593Smuzhiyun * No need for a default case, since
1421*4882a593Smuzhiyun * ufs_qcom_testbus_cfg_is_ok() checks that the configuration
1422*4882a593Smuzhiyun * is legal
1423*4882a593Smuzhiyun */
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun mask <<= offset;
1426*4882a593Smuzhiyun ufshcd_rmwl(host->hba, TEST_BUS_SEL,
1427*4882a593Smuzhiyun (u32)host->testbus.select_major << 19,
1428*4882a593Smuzhiyun REG_UFS_CFG1);
1429*4882a593Smuzhiyun ufshcd_rmwl(host->hba, mask,
1430*4882a593Smuzhiyun (u32)host->testbus.select_minor << offset,
1431*4882a593Smuzhiyun reg);
1432*4882a593Smuzhiyun ufs_qcom_enable_test_bus(host);
1433*4882a593Smuzhiyun /*
1434*4882a593Smuzhiyun * Make sure the test bus configuration is
1435*4882a593Smuzhiyun * committed before returning.
1436*4882a593Smuzhiyun */
1437*4882a593Smuzhiyun mb();
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun return 0;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun
ufs_qcom_dump_dbg_regs(struct ufs_hba * hba)1442*4882a593Smuzhiyun static void ufs_qcom_dump_dbg_regs(struct ufs_hba *hba)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun ufshcd_dump_regs(hba, REG_UFS_SYS1CLK_1US, 16 * 4,
1445*4882a593Smuzhiyun "HCI Vendor Specific Registers ");
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun ufs_qcom_print_hw_debug_reg_all(hba, NULL, ufs_qcom_dump_regs_wrapper);
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun /**
1451*4882a593Smuzhiyun * ufs_qcom_device_reset() - toggle the (optional) device reset line
1452*4882a593Smuzhiyun * @hba: per-adapter instance
1453*4882a593Smuzhiyun *
1454*4882a593Smuzhiyun * Toggles the (optional) reset line to reset the attached device.
1455*4882a593Smuzhiyun */
ufs_qcom_device_reset(struct ufs_hba * hba)1456*4882a593Smuzhiyun static int ufs_qcom_device_reset(struct ufs_hba *hba)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun struct ufs_qcom_host *host = ufshcd_get_variant(hba);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun /* reset gpio is optional */
1461*4882a593Smuzhiyun if (!host->device_reset)
1462*4882a593Smuzhiyun return -EOPNOTSUPP;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /*
1465*4882a593Smuzhiyun * The UFS device shall detect reset pulses of 1us, sleep for 10us to
1466*4882a593Smuzhiyun * be on the safe side.
1467*4882a593Smuzhiyun */
1468*4882a593Smuzhiyun ufs_qcom_device_reset_ctrl(hba, true);
1469*4882a593Smuzhiyun usleep_range(10, 15);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun ufs_qcom_device_reset_ctrl(hba, false);
1472*4882a593Smuzhiyun usleep_range(10, 15);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun return 0;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_DEVFREQ_GOV_SIMPLE_ONDEMAND)
ufs_qcom_config_scaling_param(struct ufs_hba * hba,struct devfreq_dev_profile * p,void * data)1478*4882a593Smuzhiyun static void ufs_qcom_config_scaling_param(struct ufs_hba *hba,
1479*4882a593Smuzhiyun struct devfreq_dev_profile *p,
1480*4882a593Smuzhiyun void *data)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun static struct devfreq_simple_ondemand_data *d;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun if (!data)
1485*4882a593Smuzhiyun return;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun d = (struct devfreq_simple_ondemand_data *)data;
1488*4882a593Smuzhiyun p->polling_ms = 60;
1489*4882a593Smuzhiyun d->upthreshold = 70;
1490*4882a593Smuzhiyun d->downdifferential = 5;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun #else
ufs_qcom_config_scaling_param(struct ufs_hba * hba,struct devfreq_dev_profile * p,void * data)1493*4882a593Smuzhiyun static void ufs_qcom_config_scaling_param(struct ufs_hba *hba,
1494*4882a593Smuzhiyun struct devfreq_dev_profile *p,
1495*4882a593Smuzhiyun void *data)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun #endif
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun /*
1501*4882a593Smuzhiyun * struct ufs_hba_qcom_vops - UFS QCOM specific variant operations
1502*4882a593Smuzhiyun *
1503*4882a593Smuzhiyun * The variant operations configure the necessary controller and PHY
1504*4882a593Smuzhiyun * handshake during initialization.
1505*4882a593Smuzhiyun */
1506*4882a593Smuzhiyun static const struct ufs_hba_variant_ops ufs_hba_qcom_vops = {
1507*4882a593Smuzhiyun .name = "qcom",
1508*4882a593Smuzhiyun .init = ufs_qcom_init,
1509*4882a593Smuzhiyun .exit = ufs_qcom_exit,
1510*4882a593Smuzhiyun .get_ufs_hci_version = ufs_qcom_get_ufs_hci_version,
1511*4882a593Smuzhiyun .clk_scale_notify = ufs_qcom_clk_scale_notify,
1512*4882a593Smuzhiyun .setup_clocks = ufs_qcom_setup_clocks,
1513*4882a593Smuzhiyun .hce_enable_notify = ufs_qcom_hce_enable_notify,
1514*4882a593Smuzhiyun .link_startup_notify = ufs_qcom_link_startup_notify,
1515*4882a593Smuzhiyun .pwr_change_notify = ufs_qcom_pwr_change_notify,
1516*4882a593Smuzhiyun .apply_dev_quirks = ufs_qcom_apply_dev_quirks,
1517*4882a593Smuzhiyun .suspend = ufs_qcom_suspend,
1518*4882a593Smuzhiyun .resume = ufs_qcom_resume,
1519*4882a593Smuzhiyun .dbg_register_dump = ufs_qcom_dump_dbg_regs,
1520*4882a593Smuzhiyun .device_reset = ufs_qcom_device_reset,
1521*4882a593Smuzhiyun .config_scaling_param = ufs_qcom_config_scaling_param,
1522*4882a593Smuzhiyun .program_key = ufs_qcom_ice_program_key,
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun /**
1526*4882a593Smuzhiyun * ufs_qcom_probe - probe routine of the driver
1527*4882a593Smuzhiyun * @pdev: pointer to Platform device handle
1528*4882a593Smuzhiyun *
1529*4882a593Smuzhiyun * Return zero for success and non-zero for failure
1530*4882a593Smuzhiyun */
ufs_qcom_probe(struct platform_device * pdev)1531*4882a593Smuzhiyun static int ufs_qcom_probe(struct platform_device *pdev)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun int err;
1534*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun /* Perform generic probe */
1537*4882a593Smuzhiyun err = ufshcd_pltfrm_init(pdev, &ufs_hba_qcom_vops);
1538*4882a593Smuzhiyun if (err)
1539*4882a593Smuzhiyun dev_err(dev, "ufshcd_pltfrm_init() failed %d\n", err);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun return err;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /**
1545*4882a593Smuzhiyun * ufs_qcom_remove - set driver_data of the device to NULL
1546*4882a593Smuzhiyun * @pdev: pointer to platform device handle
1547*4882a593Smuzhiyun *
1548*4882a593Smuzhiyun * Always returns 0
1549*4882a593Smuzhiyun */
ufs_qcom_remove(struct platform_device * pdev)1550*4882a593Smuzhiyun static int ufs_qcom_remove(struct platform_device *pdev)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun struct ufs_hba *hba = platform_get_drvdata(pdev);
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun pm_runtime_get_sync(&(pdev)->dev);
1555*4882a593Smuzhiyun ufshcd_remove(hba);
1556*4882a593Smuzhiyun return 0;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun static const struct of_device_id ufs_qcom_of_match[] = {
1560*4882a593Smuzhiyun { .compatible = "qcom,ufshc"},
1561*4882a593Smuzhiyun {},
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ufs_qcom_of_match);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1566*4882a593Smuzhiyun static const struct acpi_device_id ufs_qcom_acpi_match[] = {
1567*4882a593Smuzhiyun { "QCOM24A5" },
1568*4882a593Smuzhiyun { },
1569*4882a593Smuzhiyun };
1570*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, ufs_qcom_acpi_match);
1571*4882a593Smuzhiyun #endif
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun static const struct dev_pm_ops ufs_qcom_pm_ops = {
1574*4882a593Smuzhiyun .suspend = ufshcd_pltfrm_suspend,
1575*4882a593Smuzhiyun .resume = ufshcd_pltfrm_resume,
1576*4882a593Smuzhiyun .runtime_suspend = ufshcd_pltfrm_runtime_suspend,
1577*4882a593Smuzhiyun .runtime_resume = ufshcd_pltfrm_runtime_resume,
1578*4882a593Smuzhiyun .runtime_idle = ufshcd_pltfrm_runtime_idle,
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun static struct platform_driver ufs_qcom_pltform = {
1582*4882a593Smuzhiyun .probe = ufs_qcom_probe,
1583*4882a593Smuzhiyun .remove = ufs_qcom_remove,
1584*4882a593Smuzhiyun .shutdown = ufshcd_pltfrm_shutdown,
1585*4882a593Smuzhiyun .driver = {
1586*4882a593Smuzhiyun .name = "ufshcd-qcom",
1587*4882a593Smuzhiyun .pm = &ufs_qcom_pm_ops,
1588*4882a593Smuzhiyun .of_match_table = of_match_ptr(ufs_qcom_of_match),
1589*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(ufs_qcom_acpi_match),
1590*4882a593Smuzhiyun },
1591*4882a593Smuzhiyun };
1592*4882a593Smuzhiyun module_platform_driver(ufs_qcom_pltform);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1595