xref: /OK3568_Linux_fs/kernel/drivers/scsi/ufs/ufs-qcom-ice.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Qualcomm ICE (Inline Crypto Engine) support.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
6*4882a593Smuzhiyun  * Copyright 2019 Google LLC
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/qcom_scm.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "ufshcd-crypto.h"
13*4882a593Smuzhiyun #include "ufs-qcom.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define AES_256_XTS_KEY_SIZE			64
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* QCOM ICE registers */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define QCOM_ICE_REG_CONTROL			0x0000
20*4882a593Smuzhiyun #define QCOM_ICE_REG_RESET			0x0004
21*4882a593Smuzhiyun #define QCOM_ICE_REG_VERSION			0x0008
22*4882a593Smuzhiyun #define QCOM_ICE_REG_FUSE_SETTING		0x0010
23*4882a593Smuzhiyun #define QCOM_ICE_REG_PARAMETERS_1		0x0014
24*4882a593Smuzhiyun #define QCOM_ICE_REG_PARAMETERS_2		0x0018
25*4882a593Smuzhiyun #define QCOM_ICE_REG_PARAMETERS_3		0x001C
26*4882a593Smuzhiyun #define QCOM_ICE_REG_PARAMETERS_4		0x0020
27*4882a593Smuzhiyun #define QCOM_ICE_REG_PARAMETERS_5		0x0024
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* QCOM ICE v3.X only */
30*4882a593Smuzhiyun #define QCOM_ICE_GENERAL_ERR_STTS		0x0040
31*4882a593Smuzhiyun #define QCOM_ICE_INVALID_CCFG_ERR_STTS		0x0030
32*4882a593Smuzhiyun #define QCOM_ICE_GENERAL_ERR_MASK		0x0044
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* QCOM ICE v2.X only */
35*4882a593Smuzhiyun #define QCOM_ICE_REG_NON_SEC_IRQ_STTS		0x0040
36*4882a593Smuzhiyun #define QCOM_ICE_REG_NON_SEC_IRQ_MASK		0x0044
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define QCOM_ICE_REG_NON_SEC_IRQ_CLR		0x0048
39*4882a593Smuzhiyun #define QCOM_ICE_REG_STREAM1_ERROR_SYNDROME1	0x0050
40*4882a593Smuzhiyun #define QCOM_ICE_REG_STREAM1_ERROR_SYNDROME2	0x0054
41*4882a593Smuzhiyun #define QCOM_ICE_REG_STREAM2_ERROR_SYNDROME1	0x0058
42*4882a593Smuzhiyun #define QCOM_ICE_REG_STREAM2_ERROR_SYNDROME2	0x005C
43*4882a593Smuzhiyun #define QCOM_ICE_REG_STREAM1_BIST_ERROR_VEC	0x0060
44*4882a593Smuzhiyun #define QCOM_ICE_REG_STREAM2_BIST_ERROR_VEC	0x0064
45*4882a593Smuzhiyun #define QCOM_ICE_REG_STREAM1_BIST_FINISH_VEC	0x0068
46*4882a593Smuzhiyun #define QCOM_ICE_REG_STREAM2_BIST_FINISH_VEC	0x006C
47*4882a593Smuzhiyun #define QCOM_ICE_REG_BIST_STATUS		0x0070
48*4882a593Smuzhiyun #define QCOM_ICE_REG_BYPASS_STATUS		0x0074
49*4882a593Smuzhiyun #define QCOM_ICE_REG_ADVANCED_CONTROL		0x1000
50*4882a593Smuzhiyun #define QCOM_ICE_REG_ENDIAN_SWAP		0x1004
51*4882a593Smuzhiyun #define QCOM_ICE_REG_TEST_BUS_CONTROL		0x1010
52*4882a593Smuzhiyun #define QCOM_ICE_REG_TEST_BUS_REG		0x1014
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* BIST ("built-in self-test"?) status flags */
55*4882a593Smuzhiyun #define QCOM_ICE_BIST_STATUS_MASK		0xF0000000
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define QCOM_ICE_FUSE_SETTING_MASK		0x1
58*4882a593Smuzhiyun #define QCOM_ICE_FORCE_HW_KEY0_SETTING_MASK	0x2
59*4882a593Smuzhiyun #define QCOM_ICE_FORCE_HW_KEY1_SETTING_MASK	0x4
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define qcom_ice_writel(host, val, reg)	\
62*4882a593Smuzhiyun 	writel((val), (host)->ice_mmio + (reg))
63*4882a593Smuzhiyun #define qcom_ice_readl(host, reg)	\
64*4882a593Smuzhiyun 	readl((host)->ice_mmio + (reg))
65*4882a593Smuzhiyun 
qcom_ice_supported(struct ufs_qcom_host * host)66*4882a593Smuzhiyun static bool qcom_ice_supported(struct ufs_qcom_host *host)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	struct device *dev = host->hba->dev;
69*4882a593Smuzhiyun 	u32 regval = qcom_ice_readl(host, QCOM_ICE_REG_VERSION);
70*4882a593Smuzhiyun 	int major = regval >> 24;
71*4882a593Smuzhiyun 	int minor = (regval >> 16) & 0xFF;
72*4882a593Smuzhiyun 	int step = regval & 0xFFFF;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* For now this driver only supports ICE version 3. */
75*4882a593Smuzhiyun 	if (major != 3) {
76*4882a593Smuzhiyun 		dev_warn(dev, "Unsupported ICE version: v%d.%d.%d\n",
77*4882a593Smuzhiyun 			 major, minor, step);
78*4882a593Smuzhiyun 		return false;
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	dev_info(dev, "Found QC Inline Crypto Engine (ICE) v%d.%d.%d\n",
82*4882a593Smuzhiyun 		 major, minor, step);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* If fuses are blown, ICE might not work in the standard way. */
85*4882a593Smuzhiyun 	regval = qcom_ice_readl(host, QCOM_ICE_REG_FUSE_SETTING);
86*4882a593Smuzhiyun 	if (regval & (QCOM_ICE_FUSE_SETTING_MASK |
87*4882a593Smuzhiyun 		      QCOM_ICE_FORCE_HW_KEY0_SETTING_MASK |
88*4882a593Smuzhiyun 		      QCOM_ICE_FORCE_HW_KEY1_SETTING_MASK)) {
89*4882a593Smuzhiyun 		dev_warn(dev, "Fuses are blown; ICE is unusable!\n");
90*4882a593Smuzhiyun 		return false;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 	return true;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
ufs_qcom_ice_init(struct ufs_qcom_host * host)95*4882a593Smuzhiyun int ufs_qcom_ice_init(struct ufs_qcom_host *host)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct ufs_hba *hba = host->hba;
98*4882a593Smuzhiyun 	struct device *dev = hba->dev;
99*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
100*4882a593Smuzhiyun 	struct resource *res;
101*4882a593Smuzhiyun 	int err;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (!(ufshcd_readl(hba, REG_CONTROLLER_CAPABILITIES) &
104*4882a593Smuzhiyun 	      MASK_CRYPTO_SUPPORT))
105*4882a593Smuzhiyun 		return 0;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ice");
108*4882a593Smuzhiyun 	if (!res) {
109*4882a593Smuzhiyun 		dev_warn(dev, "ICE registers not found\n");
110*4882a593Smuzhiyun 		goto disable;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (!qcom_scm_ice_available()) {
114*4882a593Smuzhiyun 		dev_warn(dev, "ICE SCM interface not found\n");
115*4882a593Smuzhiyun 		goto disable;
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	host->ice_mmio = devm_ioremap_resource(dev, res);
119*4882a593Smuzhiyun 	if (IS_ERR(host->ice_mmio)) {
120*4882a593Smuzhiyun 		err = PTR_ERR(host->ice_mmio);
121*4882a593Smuzhiyun 		dev_err(dev, "Failed to map ICE registers; err=%d\n", err);
122*4882a593Smuzhiyun 		return err;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (!qcom_ice_supported(host))
126*4882a593Smuzhiyun 		goto disable;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return 0;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun disable:
131*4882a593Smuzhiyun 	dev_warn(dev, "Disabling inline encryption support\n");
132*4882a593Smuzhiyun 	hba->caps &= ~UFSHCD_CAP_CRYPTO;
133*4882a593Smuzhiyun 	return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
qcom_ice_low_power_mode_enable(struct ufs_qcom_host * host)136*4882a593Smuzhiyun static void qcom_ice_low_power_mode_enable(struct ufs_qcom_host *host)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u32 regval;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	regval = qcom_ice_readl(host, QCOM_ICE_REG_ADVANCED_CONTROL);
141*4882a593Smuzhiyun 	/*
142*4882a593Smuzhiyun 	 * Enable low power mode sequence
143*4882a593Smuzhiyun 	 * [0]-0, [1]-0, [2]-0, [3]-E, [4]-0, [5]-0, [6]-0, [7]-0
144*4882a593Smuzhiyun 	 */
145*4882a593Smuzhiyun 	regval |= 0x7000;
146*4882a593Smuzhiyun 	qcom_ice_writel(host, regval, QCOM_ICE_REG_ADVANCED_CONTROL);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
qcom_ice_optimization_enable(struct ufs_qcom_host * host)149*4882a593Smuzhiyun static void qcom_ice_optimization_enable(struct ufs_qcom_host *host)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	u32 regval;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* ICE Optimizations Enable Sequence */
154*4882a593Smuzhiyun 	regval = qcom_ice_readl(host, QCOM_ICE_REG_ADVANCED_CONTROL);
155*4882a593Smuzhiyun 	regval |= 0xD807100;
156*4882a593Smuzhiyun 	/* ICE HPG requires delay before writing */
157*4882a593Smuzhiyun 	udelay(5);
158*4882a593Smuzhiyun 	qcom_ice_writel(host, regval, QCOM_ICE_REG_ADVANCED_CONTROL);
159*4882a593Smuzhiyun 	udelay(5);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
ufs_qcom_ice_enable(struct ufs_qcom_host * host)162*4882a593Smuzhiyun int ufs_qcom_ice_enable(struct ufs_qcom_host *host)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	if (!(host->hba->caps & UFSHCD_CAP_CRYPTO))
165*4882a593Smuzhiyun 		return 0;
166*4882a593Smuzhiyun 	qcom_ice_low_power_mode_enable(host);
167*4882a593Smuzhiyun 	qcom_ice_optimization_enable(host);
168*4882a593Smuzhiyun 	return ufs_qcom_ice_resume(host);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* Poll until all BIST bits are reset */
qcom_ice_wait_bist_status(struct ufs_qcom_host * host)172*4882a593Smuzhiyun static int qcom_ice_wait_bist_status(struct ufs_qcom_host *host)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	int count;
175*4882a593Smuzhiyun 	u32 reg;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	for (count = 0; count < 100; count++) {
178*4882a593Smuzhiyun 		reg = qcom_ice_readl(host, QCOM_ICE_REG_BIST_STATUS);
179*4882a593Smuzhiyun 		if (!(reg & QCOM_ICE_BIST_STATUS_MASK))
180*4882a593Smuzhiyun 			break;
181*4882a593Smuzhiyun 		udelay(50);
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 	if (reg)
184*4882a593Smuzhiyun 		return -ETIMEDOUT;
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
ufs_qcom_ice_resume(struct ufs_qcom_host * host)188*4882a593Smuzhiyun int ufs_qcom_ice_resume(struct ufs_qcom_host *host)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	int err;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (!(host->hba->caps & UFSHCD_CAP_CRYPTO))
193*4882a593Smuzhiyun 		return 0;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	err = qcom_ice_wait_bist_status(host);
196*4882a593Smuzhiyun 	if (err) {
197*4882a593Smuzhiyun 		dev_err(host->hba->dev, "BIST status error (%d)\n", err);
198*4882a593Smuzhiyun 		return err;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * Program a key into a QC ICE keyslot, or evict a keyslot.  QC ICE requires
205*4882a593Smuzhiyun  * vendor-specific SCM calls for this; it doesn't support the standard way.
206*4882a593Smuzhiyun  */
ufs_qcom_ice_program_key(struct ufs_hba * hba,const union ufs_crypto_cfg_entry * cfg,int slot)207*4882a593Smuzhiyun int ufs_qcom_ice_program_key(struct ufs_hba *hba,
208*4882a593Smuzhiyun 			     const union ufs_crypto_cfg_entry *cfg, int slot)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	union ufs_crypto_cap_entry cap;
211*4882a593Smuzhiyun 	union {
212*4882a593Smuzhiyun 		u8 bytes[AES_256_XTS_KEY_SIZE];
213*4882a593Smuzhiyun 		u32 words[AES_256_XTS_KEY_SIZE / sizeof(u32)];
214*4882a593Smuzhiyun 	} key;
215*4882a593Smuzhiyun 	int i;
216*4882a593Smuzhiyun 	int err;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (!(cfg->config_enable & UFS_CRYPTO_CONFIGURATION_ENABLE))
219*4882a593Smuzhiyun 		return qcom_scm_ice_invalidate_key(slot);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* Only AES-256-XTS has been tested so far. */
222*4882a593Smuzhiyun 	cap = hba->crypto_cap_array[cfg->crypto_cap_idx];
223*4882a593Smuzhiyun 	if (cap.algorithm_id != UFS_CRYPTO_ALG_AES_XTS ||
224*4882a593Smuzhiyun 	    cap.key_size != UFS_CRYPTO_KEY_SIZE_256) {
225*4882a593Smuzhiyun 		dev_err_ratelimited(hba->dev,
226*4882a593Smuzhiyun 				    "Unhandled crypto capability; algorithm_id=%d, key_size=%d\n",
227*4882a593Smuzhiyun 				    cap.algorithm_id, cap.key_size);
228*4882a593Smuzhiyun 		return -EINVAL;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	memcpy(key.bytes, cfg->crypto_key, AES_256_XTS_KEY_SIZE);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/*
234*4882a593Smuzhiyun 	 * The SCM call byte-swaps the 32-bit words of the key.  So we have to
235*4882a593Smuzhiyun 	 * do the same, in order for the final key be correct.
236*4882a593Smuzhiyun 	 */
237*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(key.words); i++)
238*4882a593Smuzhiyun 		__cpu_to_be32s(&key.words[i]);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	err = qcom_scm_ice_set_key(slot, key.bytes, AES_256_XTS_KEY_SIZE,
241*4882a593Smuzhiyun 				   QCOM_SCM_ICE_CIPHER_AES_256_XTS,
242*4882a593Smuzhiyun 				   cfg->data_unit_size);
243*4882a593Smuzhiyun 	memzero_explicit(&key, sizeof(key));
244*4882a593Smuzhiyun 	return err;
245*4882a593Smuzhiyun }
246