1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Synopsys G210 Test Chip driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015-2016 Synopsys, Inc. (www.synopsys.com)
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors: Joao Pinto <jpinto@synopsys.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "ufshcd.h"
11*4882a593Smuzhiyun #include "unipro.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "ufshcd-dwc.h"
14*4882a593Smuzhiyun #include "ufshci-dwc.h"
15*4882a593Smuzhiyun #include "tc-dwc-g210.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /**
18*4882a593Smuzhiyun * tc_dwc_g210_setup_40bit_rmmi()
19*4882a593Smuzhiyun * This function configures Synopsys TC specific atributes (40-bit RMMI)
20*4882a593Smuzhiyun * @hba: Pointer to drivers structure
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Returns 0 on success or non-zero value on failure
23*4882a593Smuzhiyun */
tc_dwc_g210_setup_40bit_rmmi(struct ufs_hba * hba)24*4882a593Smuzhiyun static int tc_dwc_g210_setup_40bit_rmmi(struct ufs_hba *hba)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun static const struct ufshcd_dme_attr_val setup_attrs[] = {
27*4882a593Smuzhiyun { UIC_ARG_MIB(TX_GLOBALHIBERNATE), 0x00, DME_LOCAL },
28*4882a593Smuzhiyun { UIC_ARG_MIB(REFCLKMODE), 0x01, DME_LOCAL },
29*4882a593Smuzhiyun { UIC_ARG_MIB(CDIRECTCTRL6), 0x80, DME_LOCAL },
30*4882a593Smuzhiyun { UIC_ARG_MIB(CBDIVFACTOR), 0x08, DME_LOCAL },
31*4882a593Smuzhiyun { UIC_ARG_MIB(CBDCOCTRL5), 0x64, DME_LOCAL },
32*4882a593Smuzhiyun { UIC_ARG_MIB(CBPRGTUNING), 0x09, DME_LOCAL },
33*4882a593Smuzhiyun { UIC_ARG_MIB(RTOBSERVESELECT), 0x00, DME_LOCAL },
34*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(TX_REFCLKFREQ, SELIND_LN0_TX), 0x01,
35*4882a593Smuzhiyun DME_LOCAL },
36*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(TX_CFGCLKFREQVAL, SELIND_LN0_TX), 0x19,
37*4882a593Smuzhiyun DME_LOCAL },
38*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGEXTRATTR, SELIND_LN0_TX), 0x14,
39*4882a593Smuzhiyun DME_LOCAL },
40*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(DITHERCTRL2, SELIND_LN0_TX), 0xd6,
41*4882a593Smuzhiyun DME_LOCAL },
42*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RX_REFCLKFREQ, SELIND_LN0_RX), 0x01,
43*4882a593Smuzhiyun DME_LOCAL },
44*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RX_CFGCLKFREQVAL, SELIND_LN0_RX), 0x19,
45*4882a593Smuzhiyun DME_LOCAL },
46*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGWIDEINLN, SELIND_LN0_RX), 4,
47*4882a593Smuzhiyun DME_LOCAL },
48*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXCDR8, SELIND_LN0_RX), 0x80,
49*4882a593Smuzhiyun DME_LOCAL },
50*4882a593Smuzhiyun { UIC_ARG_MIB(DIRECTCTRL10), 0x04, DME_LOCAL },
51*4882a593Smuzhiyun { UIC_ARG_MIB(DIRECTCTRL19), 0x02, DME_LOCAL },
52*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXCDR8, SELIND_LN0_RX), 0x80,
53*4882a593Smuzhiyun DME_LOCAL },
54*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(ENARXDIRECTCFG4, SELIND_LN0_RX), 0x03,
55*4882a593Smuzhiyun DME_LOCAL },
56*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR8, SELIND_LN0_RX), 0x16,
57*4882a593Smuzhiyun DME_LOCAL },
58*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RXDIRECTCTRL2, SELIND_LN0_RX), 0x42,
59*4882a593Smuzhiyun DME_LOCAL },
60*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(ENARXDIRECTCFG3, SELIND_LN0_RX), 0xa4,
61*4882a593Smuzhiyun DME_LOCAL },
62*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RXCALCTRL, SELIND_LN0_RX), 0x01,
63*4882a593Smuzhiyun DME_LOCAL },
64*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(ENARXDIRECTCFG2, SELIND_LN0_RX), 0x01,
65*4882a593Smuzhiyun DME_LOCAL },
66*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR4, SELIND_LN0_RX), 0x28,
67*4882a593Smuzhiyun DME_LOCAL },
68*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RXSQCTRL, SELIND_LN0_RX), 0x1E,
69*4882a593Smuzhiyun DME_LOCAL },
70*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR6, SELIND_LN0_RX), 0x2f,
71*4882a593Smuzhiyun DME_LOCAL },
72*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR6, SELIND_LN0_RX), 0x2f,
73*4882a593Smuzhiyun DME_LOCAL },
74*4882a593Smuzhiyun { UIC_ARG_MIB(CBPRGPLL2), 0x00, DME_LOCAL },
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return ufshcd_dwc_dme_set_attrs(hba, setup_attrs,
78*4882a593Smuzhiyun ARRAY_SIZE(setup_attrs));
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /**
82*4882a593Smuzhiyun * tc_dwc_g210_setup_20bit_rmmi_lane0()
83*4882a593Smuzhiyun * This function configures Synopsys TC 20-bit RMMI Lane 0
84*4882a593Smuzhiyun * @hba: Pointer to drivers structure
85*4882a593Smuzhiyun *
86*4882a593Smuzhiyun * Returns 0 on success or non-zero value on failure
87*4882a593Smuzhiyun */
tc_dwc_g210_setup_20bit_rmmi_lane0(struct ufs_hba * hba)88*4882a593Smuzhiyun static int tc_dwc_g210_setup_20bit_rmmi_lane0(struct ufs_hba *hba)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun static const struct ufshcd_dme_attr_val setup_attrs[] = {
91*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(TX_REFCLKFREQ, SELIND_LN0_TX), 0x01,
92*4882a593Smuzhiyun DME_LOCAL },
93*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(TX_CFGCLKFREQVAL, SELIND_LN0_TX), 0x19,
94*4882a593Smuzhiyun DME_LOCAL },
95*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RX_CFGCLKFREQVAL, SELIND_LN0_RX), 0x19,
96*4882a593Smuzhiyun DME_LOCAL },
97*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGEXTRATTR, SELIND_LN0_TX), 0x12,
98*4882a593Smuzhiyun DME_LOCAL },
99*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(DITHERCTRL2, SELIND_LN0_TX), 0xd6,
100*4882a593Smuzhiyun DME_LOCAL },
101*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RX_REFCLKFREQ, SELIND_LN0_RX), 0x01,
102*4882a593Smuzhiyun DME_LOCAL },
103*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGWIDEINLN, SELIND_LN0_RX), 2,
104*4882a593Smuzhiyun DME_LOCAL },
105*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXCDR8, SELIND_LN0_RX), 0x80,
106*4882a593Smuzhiyun DME_LOCAL },
107*4882a593Smuzhiyun { UIC_ARG_MIB(DIRECTCTRL10), 0x04, DME_LOCAL },
108*4882a593Smuzhiyun { UIC_ARG_MIB(DIRECTCTRL19), 0x02, DME_LOCAL },
109*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(ENARXDIRECTCFG4, SELIND_LN0_RX), 0x03,
110*4882a593Smuzhiyun DME_LOCAL },
111*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR8, SELIND_LN0_RX), 0x16,
112*4882a593Smuzhiyun DME_LOCAL },
113*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RXDIRECTCTRL2, SELIND_LN0_RX), 0x42,
114*4882a593Smuzhiyun DME_LOCAL },
115*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(ENARXDIRECTCFG3, SELIND_LN0_RX), 0xa4,
116*4882a593Smuzhiyun DME_LOCAL },
117*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RXCALCTRL, SELIND_LN0_RX), 0x01,
118*4882a593Smuzhiyun DME_LOCAL },
119*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(ENARXDIRECTCFG2, SELIND_LN0_RX), 0x01,
120*4882a593Smuzhiyun DME_LOCAL },
121*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR4, SELIND_LN0_RX), 0x28,
122*4882a593Smuzhiyun DME_LOCAL },
123*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RXSQCTRL, SELIND_LN0_RX), 0x1E,
124*4882a593Smuzhiyun DME_LOCAL },
125*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR6, SELIND_LN0_RX), 0x2f,
126*4882a593Smuzhiyun DME_LOCAL },
127*4882a593Smuzhiyun { UIC_ARG_MIB(CBPRGPLL2), 0x00, DME_LOCAL },
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return ufshcd_dwc_dme_set_attrs(hba, setup_attrs,
131*4882a593Smuzhiyun ARRAY_SIZE(setup_attrs));
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /**
135*4882a593Smuzhiyun * tc_dwc_g210_setup_20bit_rmmi_lane1()
136*4882a593Smuzhiyun * This function configures Synopsys TC 20-bit RMMI Lane 1
137*4882a593Smuzhiyun * @hba: Pointer to drivers structure
138*4882a593Smuzhiyun *
139*4882a593Smuzhiyun * Returns 0 on success or non-zero value on failure
140*4882a593Smuzhiyun */
tc_dwc_g210_setup_20bit_rmmi_lane1(struct ufs_hba * hba)141*4882a593Smuzhiyun static int tc_dwc_g210_setup_20bit_rmmi_lane1(struct ufs_hba *hba)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun int connected_rx_lanes = 0;
144*4882a593Smuzhiyun int connected_tx_lanes = 0;
145*4882a593Smuzhiyun int ret = 0;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static const struct ufshcd_dme_attr_val setup_tx_attrs[] = {
148*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(TX_REFCLKFREQ, SELIND_LN1_TX), 0x0d,
149*4882a593Smuzhiyun DME_LOCAL },
150*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(TX_CFGCLKFREQVAL, SELIND_LN1_TX), 0x19,
151*4882a593Smuzhiyun DME_LOCAL },
152*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGEXTRATTR, SELIND_LN1_TX), 0x12,
153*4882a593Smuzhiyun DME_LOCAL },
154*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(DITHERCTRL2, SELIND_LN0_TX), 0xd6,
155*4882a593Smuzhiyun DME_LOCAL },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct ufshcd_dme_attr_val setup_rx_attrs[] = {
159*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RX_REFCLKFREQ, SELIND_LN1_RX), 0x01,
160*4882a593Smuzhiyun DME_LOCAL },
161*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RX_CFGCLKFREQVAL, SELIND_LN1_RX), 0x19,
162*4882a593Smuzhiyun DME_LOCAL },
163*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGWIDEINLN, SELIND_LN1_RX), 2,
164*4882a593Smuzhiyun DME_LOCAL },
165*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXCDR8, SELIND_LN1_RX), 0x80,
166*4882a593Smuzhiyun DME_LOCAL },
167*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(ENARXDIRECTCFG4, SELIND_LN1_RX), 0x03,
168*4882a593Smuzhiyun DME_LOCAL },
169*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR8, SELIND_LN1_RX), 0x16,
170*4882a593Smuzhiyun DME_LOCAL },
171*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RXDIRECTCTRL2, SELIND_LN1_RX), 0x42,
172*4882a593Smuzhiyun DME_LOCAL },
173*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(ENARXDIRECTCFG3, SELIND_LN1_RX), 0xa4,
174*4882a593Smuzhiyun DME_LOCAL },
175*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RXCALCTRL, SELIND_LN1_RX), 0x01,
176*4882a593Smuzhiyun DME_LOCAL },
177*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(ENARXDIRECTCFG2, SELIND_LN1_RX), 0x01,
178*4882a593Smuzhiyun DME_LOCAL },
179*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR4, SELIND_LN1_RX), 0x28,
180*4882a593Smuzhiyun DME_LOCAL },
181*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(RXSQCTRL, SELIND_LN1_RX), 0x1E,
182*4882a593Smuzhiyun DME_LOCAL },
183*4882a593Smuzhiyun { UIC_ARG_MIB_SEL(CFGRXOVR6, SELIND_LN1_RX), 0x2f,
184*4882a593Smuzhiyun DME_LOCAL },
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* Get the available lane count */
188*4882a593Smuzhiyun ufshcd_dme_get(hba, UIC_ARG_MIB(PA_AVAILRXDATALANES),
189*4882a593Smuzhiyun &connected_rx_lanes);
190*4882a593Smuzhiyun ufshcd_dme_get(hba, UIC_ARG_MIB(PA_AVAILTXDATALANES),
191*4882a593Smuzhiyun &connected_tx_lanes);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (connected_tx_lanes == 2) {
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun ret = ufshcd_dwc_dme_set_attrs(hba, setup_tx_attrs,
196*4882a593Smuzhiyun ARRAY_SIZE(setup_tx_attrs));
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (ret)
199*4882a593Smuzhiyun goto out;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (connected_rx_lanes == 2) {
203*4882a593Smuzhiyun ret = ufshcd_dwc_dme_set_attrs(hba, setup_rx_attrs,
204*4882a593Smuzhiyun ARRAY_SIZE(setup_rx_attrs));
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun out:
208*4882a593Smuzhiyun return ret;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /**
212*4882a593Smuzhiyun * tc_dwc_g210_setup_20bit_rmmi()
213*4882a593Smuzhiyun * This function configures Synopsys TC specific atributes (20-bit RMMI)
214*4882a593Smuzhiyun * @hba: Pointer to drivers structure
215*4882a593Smuzhiyun *
216*4882a593Smuzhiyun * Returns 0 on success or non-zero value on failure
217*4882a593Smuzhiyun */
tc_dwc_g210_setup_20bit_rmmi(struct ufs_hba * hba)218*4882a593Smuzhiyun static int tc_dwc_g210_setup_20bit_rmmi(struct ufs_hba *hba)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun int ret = 0;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static const struct ufshcd_dme_attr_val setup_attrs[] = {
223*4882a593Smuzhiyun { UIC_ARG_MIB(TX_GLOBALHIBERNATE), 0x00, DME_LOCAL },
224*4882a593Smuzhiyun { UIC_ARG_MIB(REFCLKMODE), 0x01, DME_LOCAL },
225*4882a593Smuzhiyun { UIC_ARG_MIB(CDIRECTCTRL6), 0xc0, DME_LOCAL },
226*4882a593Smuzhiyun { UIC_ARG_MIB(CBDIVFACTOR), 0x44, DME_LOCAL },
227*4882a593Smuzhiyun { UIC_ARG_MIB(CBDCOCTRL5), 0x64, DME_LOCAL },
228*4882a593Smuzhiyun { UIC_ARG_MIB(CBPRGTUNING), 0x09, DME_LOCAL },
229*4882a593Smuzhiyun { UIC_ARG_MIB(RTOBSERVESELECT), 0x00, DME_LOCAL },
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun ret = ufshcd_dwc_dme_set_attrs(hba, setup_attrs,
233*4882a593Smuzhiyun ARRAY_SIZE(setup_attrs));
234*4882a593Smuzhiyun if (ret)
235*4882a593Smuzhiyun goto out;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Lane 0 configuration*/
238*4882a593Smuzhiyun ret = tc_dwc_g210_setup_20bit_rmmi_lane0(hba);
239*4882a593Smuzhiyun if (ret)
240*4882a593Smuzhiyun goto out;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Lane 1 configuration*/
243*4882a593Smuzhiyun ret = tc_dwc_g210_setup_20bit_rmmi_lane1(hba);
244*4882a593Smuzhiyun if (ret)
245*4882a593Smuzhiyun goto out;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun out:
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /**
252*4882a593Smuzhiyun * tc_dwc_g210_config_40_bit()
253*4882a593Smuzhiyun * This function configures Local (host) Synopsys 40-bit TC specific attributes
254*4882a593Smuzhiyun *
255*4882a593Smuzhiyun * @hba: Pointer to drivers structure
256*4882a593Smuzhiyun *
257*4882a593Smuzhiyun * Returns 0 on success non-zero value on failure
258*4882a593Smuzhiyun */
tc_dwc_g210_config_40_bit(struct ufs_hba * hba)259*4882a593Smuzhiyun int tc_dwc_g210_config_40_bit(struct ufs_hba *hba)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int ret = 0;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun dev_info(hba->dev, "Configuring Test Chip 40-bit RMMI\n");
264*4882a593Smuzhiyun ret = tc_dwc_g210_setup_40bit_rmmi(hba);
265*4882a593Smuzhiyun if (ret) {
266*4882a593Smuzhiyun dev_err(hba->dev, "Configuration failed\n");
267*4882a593Smuzhiyun goto out;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* To write Shadow register bank to effective configuration block */
271*4882a593Smuzhiyun ret = ufshcd_dme_set(hba, UIC_ARG_MIB(VS_MPHYCFGUPDT), 0x01);
272*4882a593Smuzhiyun if (ret)
273*4882a593Smuzhiyun goto out;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* To configure Debug OMC */
276*4882a593Smuzhiyun ret = ufshcd_dme_set(hba, UIC_ARG_MIB(VS_DEBUGOMC), 0x01);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun out:
279*4882a593Smuzhiyun return ret;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun EXPORT_SYMBOL(tc_dwc_g210_config_40_bit);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /**
284*4882a593Smuzhiyun * tc_dwc_g210_config_20_bit()
285*4882a593Smuzhiyun * This function configures Local (host) Synopsys 20-bit TC specific attributes
286*4882a593Smuzhiyun *
287*4882a593Smuzhiyun * @hba: Pointer to drivers structure
288*4882a593Smuzhiyun *
289*4882a593Smuzhiyun * Returns 0 on success non-zero value on failure
290*4882a593Smuzhiyun */
tc_dwc_g210_config_20_bit(struct ufs_hba * hba)291*4882a593Smuzhiyun int tc_dwc_g210_config_20_bit(struct ufs_hba *hba)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun int ret = 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun dev_info(hba->dev, "Configuring Test Chip 20-bit RMMI\n");
296*4882a593Smuzhiyun ret = tc_dwc_g210_setup_20bit_rmmi(hba);
297*4882a593Smuzhiyun if (ret) {
298*4882a593Smuzhiyun dev_err(hba->dev, "Configuration failed\n");
299*4882a593Smuzhiyun goto out;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* To write Shadow register bank to effective configuration block */
303*4882a593Smuzhiyun ret = ufshcd_dme_set(hba, UIC_ARG_MIB(VS_MPHYCFGUPDT), 0x01);
304*4882a593Smuzhiyun if (ret)
305*4882a593Smuzhiyun goto out;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* To configure Debug OMC */
308*4882a593Smuzhiyun ret = ufshcd_dme_set(hba, UIC_ARG_MIB(VS_DEBUGOMC), 0x01);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun out:
311*4882a593Smuzhiyun return ret;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun EXPORT_SYMBOL(tc_dwc_g210_config_20_bit);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun MODULE_AUTHOR("Joao Pinto <Joao.Pinto@synopsys.com>");
316*4882a593Smuzhiyun MODULE_DESCRIPTION("Synopsys G210 Test Chip driver");
317*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
318