xref: /OK3568_Linux_fs/kernel/drivers/scsi/sym53c8xx_2/sym_hipd.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Device driver for the SYMBIOS/LSILOGIC 53C8XX and 53C1010 family
4*4882a593Smuzhiyun  * of PCI-SCSI IO processors.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 1999-2001  Gerard Roudier <groudier@free.fr>
7*4882a593Smuzhiyun  * Copyright (c) 2003-2005  Matthew Wilcox <matthew@wil.cx>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This driver is derived from the Linux sym53c8xx driver.
10*4882a593Smuzhiyun  * Copyright (C) 1998-2000  Gerard Roudier
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The sym53c8xx driver is derived from the ncr53c8xx driver that had been
13*4882a593Smuzhiyun  * a port of the FreeBSD ncr driver to Linux-1.2.13.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * The original ncr driver has been written for 386bsd and FreeBSD by
16*4882a593Smuzhiyun  *         Wolfgang Stanglmeier        <wolf@cologne.de>
17*4882a593Smuzhiyun  *         Stefan Esser                <se@mi.Uni-Koeln.de>
18*4882a593Smuzhiyun  * Copyright (C) 1994  Wolfgang Stanglmeier
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * Other major contributions:
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * NVRAM detection and reading.
23*4882a593Smuzhiyun  * Copyright (C) 1997 Richard Waltham <dormouse@farsrobt.demon.co.uk>
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  *-----------------------------------------------------------------------------
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <asm/param.h>		/* for timeouts in units of HZ */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "sym_glue.h"
32*4882a593Smuzhiyun #include "sym_nvram.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #if 0
35*4882a593Smuzhiyun #define SYM_DEBUG_GENERIC_SUPPORT
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  *  Needed function prototypes.
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun static void sym_int_ma (struct sym_hcb *np);
42*4882a593Smuzhiyun static void sym_int_sir(struct sym_hcb *);
43*4882a593Smuzhiyun static struct sym_ccb *sym_alloc_ccb(struct sym_hcb *np);
44*4882a593Smuzhiyun static struct sym_ccb *sym_ccb_from_dsa(struct sym_hcb *np, u32 dsa);
45*4882a593Smuzhiyun static void sym_alloc_lcb_tags (struct sym_hcb *np, u_char tn, u_char ln);
46*4882a593Smuzhiyun static void sym_complete_error (struct sym_hcb *np, struct sym_ccb *cp);
47*4882a593Smuzhiyun static void sym_complete_ok (struct sym_hcb *np, struct sym_ccb *cp);
48*4882a593Smuzhiyun static int sym_compute_residual(struct sym_hcb *np, struct sym_ccb *cp);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  *  Print a buffer in hexadecimal format with a ".\n" at end.
52*4882a593Smuzhiyun  */
sym_printl_hex(u_char * p,int n)53*4882a593Smuzhiyun static void sym_printl_hex(u_char *p, int n)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	while (n-- > 0)
56*4882a593Smuzhiyun 		printf (" %x", *p++);
57*4882a593Smuzhiyun 	printf (".\n");
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
sym_print_msg(struct sym_ccb * cp,char * label,u_char * msg)60*4882a593Smuzhiyun static void sym_print_msg(struct sym_ccb *cp, char *label, u_char *msg)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	sym_print_addr(cp->cmd, "%s: ", label);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	spi_print_msg(msg);
65*4882a593Smuzhiyun 	printf("\n");
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
sym_print_nego_msg(struct sym_hcb * np,int target,char * label,u_char * msg)68*4882a593Smuzhiyun static void sym_print_nego_msg(struct sym_hcb *np, int target, char *label, u_char *msg)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[target];
71*4882a593Smuzhiyun 	dev_info(&tp->starget->dev, "%s: ", label);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	spi_print_msg(msg);
74*4882a593Smuzhiyun 	printf("\n");
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun  *  Print something that tells about extended errors.
79*4882a593Smuzhiyun  */
sym_print_xerr(struct scsi_cmnd * cmd,int x_status)80*4882a593Smuzhiyun void sym_print_xerr(struct scsi_cmnd *cmd, int x_status)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	if (x_status & XE_PARITY_ERR) {
83*4882a593Smuzhiyun 		sym_print_addr(cmd, "unrecovered SCSI parity error.\n");
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 	if (x_status & XE_EXTRA_DATA) {
86*4882a593Smuzhiyun 		sym_print_addr(cmd, "extraneous data discarded.\n");
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 	if (x_status & XE_BAD_PHASE) {
89*4882a593Smuzhiyun 		sym_print_addr(cmd, "illegal scsi phase (4/5).\n");
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 	if (x_status & XE_SODL_UNRUN) {
92*4882a593Smuzhiyun 		sym_print_addr(cmd, "ODD transfer in DATA OUT phase.\n");
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 	if (x_status & XE_SWIDE_OVRUN) {
95*4882a593Smuzhiyun 		sym_print_addr(cmd, "ODD transfer in DATA IN phase.\n");
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  *  Return a string for SCSI BUS mode.
101*4882a593Smuzhiyun  */
sym_scsi_bus_mode(int mode)102*4882a593Smuzhiyun static char *sym_scsi_bus_mode(int mode)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	switch(mode) {
105*4882a593Smuzhiyun 	case SMODE_HVD:	return "HVD";
106*4882a593Smuzhiyun 	case SMODE_SE:	return "SE";
107*4882a593Smuzhiyun 	case SMODE_LVD: return "LVD";
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 	return "??";
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  *  Soft reset the chip.
114*4882a593Smuzhiyun  *
115*4882a593Smuzhiyun  *  Raising SRST when the chip is running may cause
116*4882a593Smuzhiyun  *  problems on dual function chips (see below).
117*4882a593Smuzhiyun  *  On the other hand, LVD devices need some delay
118*4882a593Smuzhiyun  *  to settle and report actual BUS mode in STEST4.
119*4882a593Smuzhiyun  */
sym_chip_reset(struct sym_hcb * np)120*4882a593Smuzhiyun static void sym_chip_reset (struct sym_hcb *np)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	OUTB(np, nc_istat, SRST);
123*4882a593Smuzhiyun 	INB(np, nc_mbox1);
124*4882a593Smuzhiyun 	udelay(10);
125*4882a593Smuzhiyun 	OUTB(np, nc_istat, 0);
126*4882a593Smuzhiyun 	INB(np, nc_mbox1);
127*4882a593Smuzhiyun 	udelay(2000);	/* For BUS MODE to settle */
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  *  Really soft reset the chip.:)
132*4882a593Smuzhiyun  *
133*4882a593Smuzhiyun  *  Some 896 and 876 chip revisions may hang-up if we set
134*4882a593Smuzhiyun  *  the SRST (soft reset) bit at the wrong time when SCRIPTS
135*4882a593Smuzhiyun  *  are running.
136*4882a593Smuzhiyun  *  So, we need to abort the current operation prior to
137*4882a593Smuzhiyun  *  soft resetting the chip.
138*4882a593Smuzhiyun  */
sym_soft_reset(struct sym_hcb * np)139*4882a593Smuzhiyun static void sym_soft_reset (struct sym_hcb *np)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	u_char istat = 0;
142*4882a593Smuzhiyun 	int i;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (!(np->features & FE_ISTAT1) || !(INB(np, nc_istat1) & SCRUN))
145*4882a593Smuzhiyun 		goto do_chip_reset;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	OUTB(np, nc_istat, CABRT);
148*4882a593Smuzhiyun 	for (i = 100000 ; i ; --i) {
149*4882a593Smuzhiyun 		istat = INB(np, nc_istat);
150*4882a593Smuzhiyun 		if (istat & SIP) {
151*4882a593Smuzhiyun 			INW(np, nc_sist);
152*4882a593Smuzhiyun 		}
153*4882a593Smuzhiyun 		else if (istat & DIP) {
154*4882a593Smuzhiyun 			if (INB(np, nc_dstat) & ABRT)
155*4882a593Smuzhiyun 				break;
156*4882a593Smuzhiyun 		}
157*4882a593Smuzhiyun 		udelay(5);
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 	OUTB(np, nc_istat, 0);
160*4882a593Smuzhiyun 	if (!i)
161*4882a593Smuzhiyun 		printf("%s: unable to abort current chip operation, "
162*4882a593Smuzhiyun 		       "ISTAT=0x%02x.\n", sym_name(np), istat);
163*4882a593Smuzhiyun do_chip_reset:
164*4882a593Smuzhiyun 	sym_chip_reset(np);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun  *  Start reset process.
169*4882a593Smuzhiyun  *
170*4882a593Smuzhiyun  *  The interrupt handler will reinitialize the chip.
171*4882a593Smuzhiyun  */
sym_start_reset(struct sym_hcb * np)172*4882a593Smuzhiyun static void sym_start_reset(struct sym_hcb *np)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	sym_reset_scsi_bus(np, 1);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
sym_reset_scsi_bus(struct sym_hcb * np,int enab_int)177*4882a593Smuzhiyun int sym_reset_scsi_bus(struct sym_hcb *np, int enab_int)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	u32 term;
180*4882a593Smuzhiyun 	int retv = 0;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	sym_soft_reset(np);	/* Soft reset the chip */
183*4882a593Smuzhiyun 	if (enab_int)
184*4882a593Smuzhiyun 		OUTW(np, nc_sien, RST);
185*4882a593Smuzhiyun 	/*
186*4882a593Smuzhiyun 	 *  Enable Tolerant, reset IRQD if present and
187*4882a593Smuzhiyun 	 *  properly set IRQ mode, prior to resetting the bus.
188*4882a593Smuzhiyun 	 */
189*4882a593Smuzhiyun 	OUTB(np, nc_stest3, TE);
190*4882a593Smuzhiyun 	OUTB(np, nc_dcntl, (np->rv_dcntl & IRQM));
191*4882a593Smuzhiyun 	OUTB(np, nc_scntl1, CRST);
192*4882a593Smuzhiyun 	INB(np, nc_mbox1);
193*4882a593Smuzhiyun 	udelay(200);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (!SYM_SETUP_SCSI_BUS_CHECK)
196*4882a593Smuzhiyun 		goto out;
197*4882a593Smuzhiyun 	/*
198*4882a593Smuzhiyun 	 *  Check for no terminators or SCSI bus shorts to ground.
199*4882a593Smuzhiyun 	 *  Read SCSI data bus, data parity bits and control signals.
200*4882a593Smuzhiyun 	 *  We are expecting RESET to be TRUE and other signals to be
201*4882a593Smuzhiyun 	 *  FALSE.
202*4882a593Smuzhiyun 	 */
203*4882a593Smuzhiyun 	term =	INB(np, nc_sstat0);
204*4882a593Smuzhiyun 	term =	((term & 2) << 7) + ((term & 1) << 17);	/* rst sdp0 */
205*4882a593Smuzhiyun 	term |= ((INB(np, nc_sstat2) & 0x01) << 26) |	/* sdp1     */
206*4882a593Smuzhiyun 		((INW(np, nc_sbdl) & 0xff)   << 9)  |	/* d7-0     */
207*4882a593Smuzhiyun 		((INW(np, nc_sbdl) & 0xff00) << 10) |	/* d15-8    */
208*4882a593Smuzhiyun 		INB(np, nc_sbcl);	/* req ack bsy sel atn msg cd io    */
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (!np->maxwide)
211*4882a593Smuzhiyun 		term &= 0x3ffff;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (term != (2<<7)) {
214*4882a593Smuzhiyun 		printf("%s: suspicious SCSI data while resetting the BUS.\n",
215*4882a593Smuzhiyun 			sym_name(np));
216*4882a593Smuzhiyun 		printf("%s: %sdp0,d7-0,rst,req,ack,bsy,sel,atn,msg,c/d,i/o = "
217*4882a593Smuzhiyun 			"0x%lx, expecting 0x%lx\n",
218*4882a593Smuzhiyun 			sym_name(np),
219*4882a593Smuzhiyun 			(np->features & FE_WIDE) ? "dp1,d15-8," : "",
220*4882a593Smuzhiyun 			(u_long)term, (u_long)(2<<7));
221*4882a593Smuzhiyun 		if (SYM_SETUP_SCSI_BUS_CHECK == 1)
222*4882a593Smuzhiyun 			retv = 1;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun out:
225*4882a593Smuzhiyun 	OUTB(np, nc_scntl1, 0);
226*4882a593Smuzhiyun 	return retv;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun  *  Select SCSI clock frequency
231*4882a593Smuzhiyun  */
sym_selectclock(struct sym_hcb * np,u_char scntl3)232*4882a593Smuzhiyun static void sym_selectclock(struct sym_hcb *np, u_char scntl3)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	/*
235*4882a593Smuzhiyun 	 *  If multiplier not present or not selected, leave here.
236*4882a593Smuzhiyun 	 */
237*4882a593Smuzhiyun 	if (np->multiplier <= 1) {
238*4882a593Smuzhiyun 		OUTB(np, nc_scntl3, scntl3);
239*4882a593Smuzhiyun 		return;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (sym_verbose >= 2)
243*4882a593Smuzhiyun 		printf ("%s: enabling clock multiplier\n", sym_name(np));
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	OUTB(np, nc_stest1, DBLEN);	   /* Enable clock multiplier */
246*4882a593Smuzhiyun 	/*
247*4882a593Smuzhiyun 	 *  Wait for the LCKFRQ bit to be set if supported by the chip.
248*4882a593Smuzhiyun 	 *  Otherwise wait 50 micro-seconds (at least).
249*4882a593Smuzhiyun 	 */
250*4882a593Smuzhiyun 	if (np->features & FE_LCKFRQ) {
251*4882a593Smuzhiyun 		int i = 20;
252*4882a593Smuzhiyun 		while (!(INB(np, nc_stest4) & LCKFRQ) && --i > 0)
253*4882a593Smuzhiyun 			udelay(20);
254*4882a593Smuzhiyun 		if (!i)
255*4882a593Smuzhiyun 			printf("%s: the chip cannot lock the frequency\n",
256*4882a593Smuzhiyun 				sym_name(np));
257*4882a593Smuzhiyun 	} else {
258*4882a593Smuzhiyun 		INB(np, nc_mbox1);
259*4882a593Smuzhiyun 		udelay(50+10);
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 	OUTB(np, nc_stest3, HSC);		/* Halt the scsi clock	*/
262*4882a593Smuzhiyun 	OUTB(np, nc_scntl3, scntl3);
263*4882a593Smuzhiyun 	OUTB(np, nc_stest1, (DBLEN|DBLSEL));/* Select clock multiplier	*/
264*4882a593Smuzhiyun 	OUTB(np, nc_stest3, 0x00);		/* Restart scsi clock 	*/
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun  *  Determine the chip's clock frequency.
270*4882a593Smuzhiyun  *
271*4882a593Smuzhiyun  *  This is essential for the negotiation of the synchronous
272*4882a593Smuzhiyun  *  transfer rate.
273*4882a593Smuzhiyun  *
274*4882a593Smuzhiyun  *  Note: we have to return the correct value.
275*4882a593Smuzhiyun  *  THERE IS NO SAFE DEFAULT VALUE.
276*4882a593Smuzhiyun  *
277*4882a593Smuzhiyun  *  Most NCR/SYMBIOS boards are delivered with a 40 Mhz clock.
278*4882a593Smuzhiyun  *  53C860 and 53C875 rev. 1 support fast20 transfers but
279*4882a593Smuzhiyun  *  do not have a clock doubler and so are provided with a
280*4882a593Smuzhiyun  *  80 MHz clock. All other fast20 boards incorporate a doubler
281*4882a593Smuzhiyun  *  and so should be delivered with a 40 MHz clock.
282*4882a593Smuzhiyun  *  The recent fast40 chips (895/896/895A/1010) use a 40 Mhz base
283*4882a593Smuzhiyun  *  clock and provide a clock quadrupler (160 Mhz).
284*4882a593Smuzhiyun  */
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun  *  calculate SCSI clock frequency (in KHz)
288*4882a593Smuzhiyun  */
getfreq(struct sym_hcb * np,int gen)289*4882a593Smuzhiyun static unsigned getfreq (struct sym_hcb *np, int gen)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	unsigned int ms = 0;
292*4882a593Smuzhiyun 	unsigned int f;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/*
295*4882a593Smuzhiyun 	 * Measure GEN timer delay in order
296*4882a593Smuzhiyun 	 * to calculate SCSI clock frequency
297*4882a593Smuzhiyun 	 *
298*4882a593Smuzhiyun 	 * This code will never execute too
299*4882a593Smuzhiyun 	 * many loop iterations (if DELAY is
300*4882a593Smuzhiyun 	 * reasonably correct). It could get
301*4882a593Smuzhiyun 	 * too low a delay (too high a freq.)
302*4882a593Smuzhiyun 	 * if the CPU is slow executing the
303*4882a593Smuzhiyun 	 * loop for some reason (an NMI, for
304*4882a593Smuzhiyun 	 * example). For this reason we will
305*4882a593Smuzhiyun 	 * if multiple measurements are to be
306*4882a593Smuzhiyun 	 * performed trust the higher delay
307*4882a593Smuzhiyun 	 * (lower frequency returned).
308*4882a593Smuzhiyun 	 */
309*4882a593Smuzhiyun 	OUTW(np, nc_sien, 0);	/* mask all scsi interrupts */
310*4882a593Smuzhiyun 	INW(np, nc_sist);	/* clear pending scsi interrupt */
311*4882a593Smuzhiyun 	OUTB(np, nc_dien, 0);	/* mask all dma interrupts */
312*4882a593Smuzhiyun 	INW(np, nc_sist);	/* another one, just to be sure :) */
313*4882a593Smuzhiyun 	/*
314*4882a593Smuzhiyun 	 * The C1010-33 core does not report GEN in SIST,
315*4882a593Smuzhiyun 	 * if this interrupt is masked in SIEN.
316*4882a593Smuzhiyun 	 * I don't know yet if the C1010-66 behaves the same way.
317*4882a593Smuzhiyun 	 */
318*4882a593Smuzhiyun 	if (np->features & FE_C10) {
319*4882a593Smuzhiyun 		OUTW(np, nc_sien, GEN);
320*4882a593Smuzhiyun 		OUTB(np, nc_istat1, SIRQD);
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 	OUTB(np, nc_scntl3, 4);	   /* set pre-scaler to divide by 3 */
323*4882a593Smuzhiyun 	OUTB(np, nc_stime1, 0);	   /* disable general purpose timer */
324*4882a593Smuzhiyun 	OUTB(np, nc_stime1, gen);  /* set to nominal delay of 1<<gen * 125us */
325*4882a593Smuzhiyun 	while (!(INW(np, nc_sist) & GEN) && ms++ < 100000)
326*4882a593Smuzhiyun 		udelay(1000/4);    /* count in 1/4 of ms */
327*4882a593Smuzhiyun 	OUTB(np, nc_stime1, 0);    /* disable general purpose timer */
328*4882a593Smuzhiyun 	/*
329*4882a593Smuzhiyun 	 * Undo C1010-33 specific settings.
330*4882a593Smuzhiyun 	 */
331*4882a593Smuzhiyun 	if (np->features & FE_C10) {
332*4882a593Smuzhiyun 		OUTW(np, nc_sien, 0);
333*4882a593Smuzhiyun 		OUTB(np, nc_istat1, 0);
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun  	/*
336*4882a593Smuzhiyun  	 * set prescaler to divide by whatever 0 means
337*4882a593Smuzhiyun  	 * 0 ought to choose divide by 2, but appears
338*4882a593Smuzhiyun  	 * to set divide by 3.5 mode in my 53c810 ...
339*4882a593Smuzhiyun  	 */
340*4882a593Smuzhiyun  	OUTB(np, nc_scntl3, 0);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun   	/*
343*4882a593Smuzhiyun  	 * adjust for prescaler, and convert into KHz
344*4882a593Smuzhiyun   	 */
345*4882a593Smuzhiyun 	f = ms ? ((1 << gen) * (4340*4)) / ms : 0;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/*
348*4882a593Smuzhiyun 	 * The C1010-33 result is biased by a factor
349*4882a593Smuzhiyun 	 * of 2/3 compared to earlier chips.
350*4882a593Smuzhiyun 	 */
351*4882a593Smuzhiyun 	if (np->features & FE_C10)
352*4882a593Smuzhiyun 		f = (f * 2) / 3;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (sym_verbose >= 2)
355*4882a593Smuzhiyun 		printf ("%s: Delay (GEN=%d): %u msec, %u KHz\n",
356*4882a593Smuzhiyun 			sym_name(np), gen, ms/4, f);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return f;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
sym_getfreq(struct sym_hcb * np)361*4882a593Smuzhiyun static unsigned sym_getfreq (struct sym_hcb *np)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	u_int f1, f2;
364*4882a593Smuzhiyun 	int gen = 8;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	getfreq (np, gen);	/* throw away first result */
367*4882a593Smuzhiyun 	f1 = getfreq (np, gen);
368*4882a593Smuzhiyun 	f2 = getfreq (np, gen);
369*4882a593Smuzhiyun 	if (f1 > f2) f1 = f2;		/* trust lower result	*/
370*4882a593Smuzhiyun 	return f1;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /*
374*4882a593Smuzhiyun  *  Get/probe chip SCSI clock frequency
375*4882a593Smuzhiyun  */
sym_getclock(struct sym_hcb * np,int mult)376*4882a593Smuzhiyun static void sym_getclock (struct sym_hcb *np, int mult)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	unsigned char scntl3 = np->sv_scntl3;
379*4882a593Smuzhiyun 	unsigned char stest1 = np->sv_stest1;
380*4882a593Smuzhiyun 	unsigned f1;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	np->multiplier = 1;
383*4882a593Smuzhiyun 	f1 = 40000;
384*4882a593Smuzhiyun 	/*
385*4882a593Smuzhiyun 	 *  True with 875/895/896/895A with clock multiplier selected
386*4882a593Smuzhiyun 	 */
387*4882a593Smuzhiyun 	if (mult > 1 && (stest1 & (DBLEN+DBLSEL)) == DBLEN+DBLSEL) {
388*4882a593Smuzhiyun 		if (sym_verbose >= 2)
389*4882a593Smuzhiyun 			printf ("%s: clock multiplier found\n", sym_name(np));
390*4882a593Smuzhiyun 		np->multiplier = mult;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/*
394*4882a593Smuzhiyun 	 *  If multiplier not found or scntl3 not 7,5,3,
395*4882a593Smuzhiyun 	 *  reset chip and get frequency from general purpose timer.
396*4882a593Smuzhiyun 	 *  Otherwise trust scntl3 BIOS setting.
397*4882a593Smuzhiyun 	 */
398*4882a593Smuzhiyun 	if (np->multiplier != mult || (scntl3 & 7) < 3 || !(scntl3 & 1)) {
399*4882a593Smuzhiyun 		OUTB(np, nc_stest1, 0);		/* make sure doubler is OFF */
400*4882a593Smuzhiyun 		f1 = sym_getfreq (np);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		if (sym_verbose)
403*4882a593Smuzhiyun 			printf ("%s: chip clock is %uKHz\n", sym_name(np), f1);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		if	(f1 <	45000)		f1 =  40000;
406*4882a593Smuzhiyun 		else if (f1 <	55000)		f1 =  50000;
407*4882a593Smuzhiyun 		else				f1 =  80000;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		if (f1 < 80000 && mult > 1) {
410*4882a593Smuzhiyun 			if (sym_verbose >= 2)
411*4882a593Smuzhiyun 				printf ("%s: clock multiplier assumed\n",
412*4882a593Smuzhiyun 					sym_name(np));
413*4882a593Smuzhiyun 			np->multiplier	= mult;
414*4882a593Smuzhiyun 		}
415*4882a593Smuzhiyun 	} else {
416*4882a593Smuzhiyun 		if	((scntl3 & 7) == 3)	f1 =  40000;
417*4882a593Smuzhiyun 		else if	((scntl3 & 7) == 5)	f1 =  80000;
418*4882a593Smuzhiyun 		else 				f1 = 160000;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		f1 /= np->multiplier;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/*
424*4882a593Smuzhiyun 	 *  Compute controller synchronous parameters.
425*4882a593Smuzhiyun 	 */
426*4882a593Smuzhiyun 	f1		*= np->multiplier;
427*4882a593Smuzhiyun 	np->clock_khz	= f1;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /*
431*4882a593Smuzhiyun  *  Get/probe PCI clock frequency
432*4882a593Smuzhiyun  */
sym_getpciclock(struct sym_hcb * np)433*4882a593Smuzhiyun static int sym_getpciclock (struct sym_hcb *np)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	int f = 0;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/*
438*4882a593Smuzhiyun 	 *  For now, we only need to know about the actual
439*4882a593Smuzhiyun 	 *  PCI BUS clock frequency for C1010-66 chips.
440*4882a593Smuzhiyun 	 */
441*4882a593Smuzhiyun #if 1
442*4882a593Smuzhiyun 	if (np->features & FE_66MHZ) {
443*4882a593Smuzhiyun #else
444*4882a593Smuzhiyun 	if (1) {
445*4882a593Smuzhiyun #endif
446*4882a593Smuzhiyun 		OUTB(np, nc_stest1, SCLK); /* Use the PCI clock as SCSI clock */
447*4882a593Smuzhiyun 		f = sym_getfreq(np);
448*4882a593Smuzhiyun 		OUTB(np, nc_stest1, 0);
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 	np->pciclk_khz = f;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return f;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun  *  SYMBIOS chip clock divisor table.
457*4882a593Smuzhiyun  *
458*4882a593Smuzhiyun  *  Divisors are multiplied by 10,000,000 in order to make
459*4882a593Smuzhiyun  *  calculations more simple.
460*4882a593Smuzhiyun  */
461*4882a593Smuzhiyun #define _5M 5000000
462*4882a593Smuzhiyun static const u32 div_10M[] = {2*_5M, 3*_5M, 4*_5M, 6*_5M, 8*_5M, 12*_5M, 16*_5M};
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /*
465*4882a593Smuzhiyun  *  Get clock factor and sync divisor for a given
466*4882a593Smuzhiyun  *  synchronous factor period.
467*4882a593Smuzhiyun  */
468*4882a593Smuzhiyun static int
469*4882a593Smuzhiyun sym_getsync(struct sym_hcb *np, u_char dt, u_char sfac, u_char *divp, u_char *fakp)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	u32	clk = np->clock_khz;	/* SCSI clock frequency in kHz	*/
472*4882a593Smuzhiyun 	int	div = np->clock_divn;	/* Number of divisors supported	*/
473*4882a593Smuzhiyun 	u32	fak;			/* Sync factor in sxfer		*/
474*4882a593Smuzhiyun 	u32	per;			/* Period in tenths of ns	*/
475*4882a593Smuzhiyun 	u32	kpc;			/* (per * clk)			*/
476*4882a593Smuzhiyun 	int	ret;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/*
479*4882a593Smuzhiyun 	 *  Compute the synchronous period in tenths of nano-seconds
480*4882a593Smuzhiyun 	 */
481*4882a593Smuzhiyun 	if (dt && sfac <= 9)	per = 125;
482*4882a593Smuzhiyun 	else if	(sfac <= 10)	per = 250;
483*4882a593Smuzhiyun 	else if	(sfac == 11)	per = 303;
484*4882a593Smuzhiyun 	else if	(sfac == 12)	per = 500;
485*4882a593Smuzhiyun 	else			per = 40 * sfac;
486*4882a593Smuzhiyun 	ret = per;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	kpc = per * clk;
489*4882a593Smuzhiyun 	if (dt)
490*4882a593Smuzhiyun 		kpc <<= 1;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/*
493*4882a593Smuzhiyun 	 *  For earliest C10 revision 0, we cannot use extra
494*4882a593Smuzhiyun 	 *  clocks for the setting of the SCSI clocking.
495*4882a593Smuzhiyun 	 *  Note that this limits the lowest sync data transfer
496*4882a593Smuzhiyun 	 *  to 5 Mega-transfers per second and may result in
497*4882a593Smuzhiyun 	 *  using higher clock divisors.
498*4882a593Smuzhiyun 	 */
499*4882a593Smuzhiyun #if 1
500*4882a593Smuzhiyun 	if ((np->features & (FE_C10|FE_U3EN)) == FE_C10) {
501*4882a593Smuzhiyun 		/*
502*4882a593Smuzhiyun 		 *  Look for the lowest clock divisor that allows an
503*4882a593Smuzhiyun 		 *  output speed not faster than the period.
504*4882a593Smuzhiyun 		 */
505*4882a593Smuzhiyun 		while (div > 0) {
506*4882a593Smuzhiyun 			--div;
507*4882a593Smuzhiyun 			if (kpc > (div_10M[div] << 2)) {
508*4882a593Smuzhiyun 				++div;
509*4882a593Smuzhiyun 				break;
510*4882a593Smuzhiyun 			}
511*4882a593Smuzhiyun 		}
512*4882a593Smuzhiyun 		fak = 0;			/* No extra clocks */
513*4882a593Smuzhiyun 		if (div == np->clock_divn) {	/* Are we too fast ? */
514*4882a593Smuzhiyun 			ret = -1;
515*4882a593Smuzhiyun 		}
516*4882a593Smuzhiyun 		*divp = div;
517*4882a593Smuzhiyun 		*fakp = fak;
518*4882a593Smuzhiyun 		return ret;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun #endif
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/*
523*4882a593Smuzhiyun 	 *  Look for the greatest clock divisor that allows an
524*4882a593Smuzhiyun 	 *  input speed faster than the period.
525*4882a593Smuzhiyun 	 */
526*4882a593Smuzhiyun 	while (--div > 0)
527*4882a593Smuzhiyun 		if (kpc >= (div_10M[div] << 2)) break;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/*
530*4882a593Smuzhiyun 	 *  Calculate the lowest clock factor that allows an output
531*4882a593Smuzhiyun 	 *  speed not faster than the period, and the max output speed.
532*4882a593Smuzhiyun 	 *  If fak >= 1 we will set both XCLKH_ST and XCLKH_DT.
533*4882a593Smuzhiyun 	 *  If fak >= 2 we will also set XCLKS_ST and XCLKS_DT.
534*4882a593Smuzhiyun 	 */
535*4882a593Smuzhiyun 	if (dt) {
536*4882a593Smuzhiyun 		fak = (kpc - 1) / (div_10M[div] << 1) + 1 - 2;
537*4882a593Smuzhiyun 		/* ret = ((2+fak)*div_10M[div])/np->clock_khz; */
538*4882a593Smuzhiyun 	} else {
539*4882a593Smuzhiyun 		fak = (kpc - 1) / div_10M[div] + 1 - 4;
540*4882a593Smuzhiyun 		/* ret = ((4+fak)*div_10M[div])/np->clock_khz; */
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/*
544*4882a593Smuzhiyun 	 *  Check against our hardware limits, or bugs :).
545*4882a593Smuzhiyun 	 */
546*4882a593Smuzhiyun 	if (fak > 2) {
547*4882a593Smuzhiyun 		fak = 2;
548*4882a593Smuzhiyun 		ret = -1;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/*
552*4882a593Smuzhiyun 	 *  Compute and return sync parameters.
553*4882a593Smuzhiyun 	 */
554*4882a593Smuzhiyun 	*divp = div;
555*4882a593Smuzhiyun 	*fakp = fak;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	return ret;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun /*
561*4882a593Smuzhiyun  *  SYMBIOS chips allow burst lengths of 2, 4, 8, 16, 32, 64,
562*4882a593Smuzhiyun  *  128 transfers. All chips support at least 16 transfers
563*4882a593Smuzhiyun  *  bursts. The 825A, 875 and 895 chips support bursts of up
564*4882a593Smuzhiyun  *  to 128 transfers and the 895A and 896 support bursts of up
565*4882a593Smuzhiyun  *  to 64 transfers. All other chips support up to 16
566*4882a593Smuzhiyun  *  transfers bursts.
567*4882a593Smuzhiyun  *
568*4882a593Smuzhiyun  *  For PCI 32 bit data transfers each transfer is a DWORD.
569*4882a593Smuzhiyun  *  It is a QUADWORD (8 bytes) for PCI 64 bit data transfers.
570*4882a593Smuzhiyun  *
571*4882a593Smuzhiyun  *  We use log base 2 (burst length) as internal code, with
572*4882a593Smuzhiyun  *  value 0 meaning "burst disabled".
573*4882a593Smuzhiyun  */
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun /*
576*4882a593Smuzhiyun  *  Burst length from burst code.
577*4882a593Smuzhiyun  */
578*4882a593Smuzhiyun #define burst_length(bc) (!(bc))? 0 : 1 << (bc)
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun /*
581*4882a593Smuzhiyun  *  Burst code from io register bits.
582*4882a593Smuzhiyun  */
583*4882a593Smuzhiyun #define burst_code(dmode, ctest4, ctest5) \
584*4882a593Smuzhiyun 	(ctest4) & 0x80? 0 : (((dmode) & 0xc0) >> 6) + ((ctest5) & 0x04) + 1
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun  *  Set initial io register bits from burst code.
588*4882a593Smuzhiyun  */
589*4882a593Smuzhiyun static inline void sym_init_burst(struct sym_hcb *np, u_char bc)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	np->rv_ctest4	&= ~0x80;
592*4882a593Smuzhiyun 	np->rv_dmode	&= ~(0x3 << 6);
593*4882a593Smuzhiyun 	np->rv_ctest5	&= ~0x4;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	if (!bc) {
596*4882a593Smuzhiyun 		np->rv_ctest4	|= 0x80;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 	else {
599*4882a593Smuzhiyun 		--bc;
600*4882a593Smuzhiyun 		np->rv_dmode	|= ((bc & 0x3) << 6);
601*4882a593Smuzhiyun 		np->rv_ctest5	|= (bc & 0x4);
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun /*
606*4882a593Smuzhiyun  *  Save initial settings of some IO registers.
607*4882a593Smuzhiyun  *  Assumed to have been set by BIOS.
608*4882a593Smuzhiyun  *  We cannot reset the chip prior to reading the
609*4882a593Smuzhiyun  *  IO registers, since informations will be lost.
610*4882a593Smuzhiyun  *  Since the SCRIPTS processor may be running, this
611*4882a593Smuzhiyun  *  is not safe on paper, but it seems to work quite
612*4882a593Smuzhiyun  *  well. :)
613*4882a593Smuzhiyun  */
614*4882a593Smuzhiyun static void sym_save_initial_setting (struct sym_hcb *np)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	np->sv_scntl0	= INB(np, nc_scntl0) & 0x0a;
617*4882a593Smuzhiyun 	np->sv_scntl3	= INB(np, nc_scntl3) & 0x07;
618*4882a593Smuzhiyun 	np->sv_dmode	= INB(np, nc_dmode)  & 0xce;
619*4882a593Smuzhiyun 	np->sv_dcntl	= INB(np, nc_dcntl)  & 0xa8;
620*4882a593Smuzhiyun 	np->sv_ctest3	= INB(np, nc_ctest3) & 0x01;
621*4882a593Smuzhiyun 	np->sv_ctest4	= INB(np, nc_ctest4) & 0x80;
622*4882a593Smuzhiyun 	np->sv_gpcntl	= INB(np, nc_gpcntl);
623*4882a593Smuzhiyun 	np->sv_stest1	= INB(np, nc_stest1);
624*4882a593Smuzhiyun 	np->sv_stest2	= INB(np, nc_stest2) & 0x20;
625*4882a593Smuzhiyun 	np->sv_stest4	= INB(np, nc_stest4);
626*4882a593Smuzhiyun 	if (np->features & FE_C10) {	/* Always large DMA fifo + ultra3 */
627*4882a593Smuzhiyun 		np->sv_scntl4	= INB(np, nc_scntl4);
628*4882a593Smuzhiyun 		np->sv_ctest5	= INB(np, nc_ctest5) & 0x04;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 	else
631*4882a593Smuzhiyun 		np->sv_ctest5	= INB(np, nc_ctest5) & 0x24;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun /*
635*4882a593Smuzhiyun  *  Set SCSI BUS mode.
636*4882a593Smuzhiyun  *  - LVD capable chips (895/895A/896/1010) report the current BUS mode
637*4882a593Smuzhiyun  *    through the STEST4 IO register.
638*4882a593Smuzhiyun  *  - For previous generation chips (825/825A/875), the user has to tell us
639*4882a593Smuzhiyun  *    how to check against HVD, since a 100% safe algorithm is not possible.
640*4882a593Smuzhiyun  */
641*4882a593Smuzhiyun static void sym_set_bus_mode(struct sym_hcb *np, struct sym_nvram *nvram)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	if (np->scsi_mode)
644*4882a593Smuzhiyun 		return;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	np->scsi_mode = SMODE_SE;
647*4882a593Smuzhiyun 	if (np->features & (FE_ULTRA2|FE_ULTRA3))
648*4882a593Smuzhiyun 		np->scsi_mode = (np->sv_stest4 & SMODE);
649*4882a593Smuzhiyun 	else if	(np->features & FE_DIFF) {
650*4882a593Smuzhiyun 		if (SYM_SETUP_SCSI_DIFF == 1) {
651*4882a593Smuzhiyun 			if (np->sv_scntl3) {
652*4882a593Smuzhiyun 				if (np->sv_stest2 & 0x20)
653*4882a593Smuzhiyun 					np->scsi_mode = SMODE_HVD;
654*4882a593Smuzhiyun 			} else if (nvram->type == SYM_SYMBIOS_NVRAM) {
655*4882a593Smuzhiyun 				if (!(INB(np, nc_gpreg) & 0x08))
656*4882a593Smuzhiyun 					np->scsi_mode = SMODE_HVD;
657*4882a593Smuzhiyun 			}
658*4882a593Smuzhiyun 		} else if (SYM_SETUP_SCSI_DIFF == 2)
659*4882a593Smuzhiyun 			np->scsi_mode = SMODE_HVD;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 	if (np->scsi_mode == SMODE_HVD)
662*4882a593Smuzhiyun 		np->rv_stest2 |= 0x20;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun  *  Prepare io register values used by sym_start_up()
667*4882a593Smuzhiyun  *  according to selected and supported features.
668*4882a593Smuzhiyun  */
669*4882a593Smuzhiyun static int sym_prepare_setting(struct Scsi_Host *shost, struct sym_hcb *np, struct sym_nvram *nvram)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	struct sym_data *sym_data = shost_priv(shost);
672*4882a593Smuzhiyun 	struct pci_dev *pdev = sym_data->pdev;
673*4882a593Smuzhiyun 	u_char	burst_max;
674*4882a593Smuzhiyun 	u32	period;
675*4882a593Smuzhiyun 	int i;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	np->maxwide = (np->features & FE_WIDE) ? 1 : 0;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/*
680*4882a593Smuzhiyun 	 *  Guess the frequency of the chip's clock.
681*4882a593Smuzhiyun 	 */
682*4882a593Smuzhiyun 	if	(np->features & (FE_ULTRA3 | FE_ULTRA2))
683*4882a593Smuzhiyun 		np->clock_khz = 160000;
684*4882a593Smuzhiyun 	else if	(np->features & FE_ULTRA)
685*4882a593Smuzhiyun 		np->clock_khz = 80000;
686*4882a593Smuzhiyun 	else
687*4882a593Smuzhiyun 		np->clock_khz = 40000;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/*
690*4882a593Smuzhiyun 	 *  Get the clock multiplier factor.
691*4882a593Smuzhiyun  	 */
692*4882a593Smuzhiyun 	if	(np->features & FE_QUAD)
693*4882a593Smuzhiyun 		np->multiplier	= 4;
694*4882a593Smuzhiyun 	else if	(np->features & FE_DBLR)
695*4882a593Smuzhiyun 		np->multiplier	= 2;
696*4882a593Smuzhiyun 	else
697*4882a593Smuzhiyun 		np->multiplier	= 1;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/*
700*4882a593Smuzhiyun 	 *  Measure SCSI clock frequency for chips
701*4882a593Smuzhiyun 	 *  it may vary from assumed one.
702*4882a593Smuzhiyun 	 */
703*4882a593Smuzhiyun 	if (np->features & FE_VARCLK)
704*4882a593Smuzhiyun 		sym_getclock(np, np->multiplier);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	/*
707*4882a593Smuzhiyun 	 * Divisor to be used for async (timer pre-scaler).
708*4882a593Smuzhiyun 	 */
709*4882a593Smuzhiyun 	i = np->clock_divn - 1;
710*4882a593Smuzhiyun 	while (--i >= 0) {
711*4882a593Smuzhiyun 		if (10ul * SYM_CONF_MIN_ASYNC * np->clock_khz > div_10M[i]) {
712*4882a593Smuzhiyun 			++i;
713*4882a593Smuzhiyun 			break;
714*4882a593Smuzhiyun 		}
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 	np->rv_scntl3 = i+1;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	/*
719*4882a593Smuzhiyun 	 * The C1010 uses hardwired divisors for async.
720*4882a593Smuzhiyun 	 * So, we just throw away, the async. divisor.:-)
721*4882a593Smuzhiyun 	 */
722*4882a593Smuzhiyun 	if (np->features & FE_C10)
723*4882a593Smuzhiyun 		np->rv_scntl3 = 0;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	/*
726*4882a593Smuzhiyun 	 * Minimum synchronous period factor supported by the chip.
727*4882a593Smuzhiyun 	 * Btw, 'period' is in tenths of nanoseconds.
728*4882a593Smuzhiyun 	 */
729*4882a593Smuzhiyun 	period = (4 * div_10M[0] + np->clock_khz - 1) / np->clock_khz;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if	(period <= 250)		np->minsync = 10;
732*4882a593Smuzhiyun 	else if	(period <= 303)		np->minsync = 11;
733*4882a593Smuzhiyun 	else if	(period <= 500)		np->minsync = 12;
734*4882a593Smuzhiyun 	else				np->minsync = (period + 40 - 1) / 40;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/*
737*4882a593Smuzhiyun 	 * Check against chip SCSI standard support (SCSI-2,ULTRA,ULTRA2).
738*4882a593Smuzhiyun 	 */
739*4882a593Smuzhiyun 	if	(np->minsync < 25 &&
740*4882a593Smuzhiyun 		 !(np->features & (FE_ULTRA|FE_ULTRA2|FE_ULTRA3)))
741*4882a593Smuzhiyun 		np->minsync = 25;
742*4882a593Smuzhiyun 	else if	(np->minsync < 12 &&
743*4882a593Smuzhiyun 		 !(np->features & (FE_ULTRA2|FE_ULTRA3)))
744*4882a593Smuzhiyun 		np->minsync = 12;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	/*
747*4882a593Smuzhiyun 	 * Maximum synchronous period factor supported by the chip.
748*4882a593Smuzhiyun 	 */
749*4882a593Smuzhiyun 	period = div64_ul(11 * div_10M[np->clock_divn - 1], 4 * np->clock_khz);
750*4882a593Smuzhiyun 	np->maxsync = period > 2540 ? 254 : period / 10;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/*
753*4882a593Smuzhiyun 	 * If chip is a C1010, guess the sync limits in DT mode.
754*4882a593Smuzhiyun 	 */
755*4882a593Smuzhiyun 	if ((np->features & (FE_C10|FE_ULTRA3)) == (FE_C10|FE_ULTRA3)) {
756*4882a593Smuzhiyun 		if (np->clock_khz == 160000) {
757*4882a593Smuzhiyun 			np->minsync_dt = 9;
758*4882a593Smuzhiyun 			np->maxsync_dt = 50;
759*4882a593Smuzhiyun 			np->maxoffs_dt = nvram->type ? 62 : 31;
760*4882a593Smuzhiyun 		}
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/*
764*4882a593Smuzhiyun 	 *  64 bit addressing  (895A/896/1010) ?
765*4882a593Smuzhiyun 	 */
766*4882a593Smuzhiyun 	if (np->features & FE_DAC) {
767*4882a593Smuzhiyun 		if (!use_dac(np))
768*4882a593Smuzhiyun 			np->rv_ccntl1 |= (DDAC);
769*4882a593Smuzhiyun 		else if (SYM_CONF_DMA_ADDRESSING_MODE == 1)
770*4882a593Smuzhiyun 			np->rv_ccntl1 |= (XTIMOD | EXTIBMV);
771*4882a593Smuzhiyun 		else if (SYM_CONF_DMA_ADDRESSING_MODE == 2)
772*4882a593Smuzhiyun 			np->rv_ccntl1 |= (0 | EXTIBMV);
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	/*
776*4882a593Smuzhiyun 	 *  Phase mismatch handled by SCRIPTS (895A/896/1010) ?
777*4882a593Smuzhiyun   	 */
778*4882a593Smuzhiyun 	if (np->features & FE_NOPM)
779*4882a593Smuzhiyun 		np->rv_ccntl0	|= (ENPMJ);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun  	/*
782*4882a593Smuzhiyun 	 *  C1010-33 Errata: Part Number:609-039638 (rev. 1) is fixed.
783*4882a593Smuzhiyun 	 *  In dual channel mode, contention occurs if internal cycles
784*4882a593Smuzhiyun 	 *  are used. Disable internal cycles.
785*4882a593Smuzhiyun 	 */
786*4882a593Smuzhiyun 	if (pdev->device == PCI_DEVICE_ID_LSI_53C1010_33 &&
787*4882a593Smuzhiyun 	    pdev->revision < 0x1)
788*4882a593Smuzhiyun 		np->rv_ccntl0	|=  DILS;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/*
791*4882a593Smuzhiyun 	 *  Select burst length (dwords)
792*4882a593Smuzhiyun 	 */
793*4882a593Smuzhiyun 	burst_max	= SYM_SETUP_BURST_ORDER;
794*4882a593Smuzhiyun 	if (burst_max == 255)
795*4882a593Smuzhiyun 		burst_max = burst_code(np->sv_dmode, np->sv_ctest4,
796*4882a593Smuzhiyun 				       np->sv_ctest5);
797*4882a593Smuzhiyun 	if (burst_max > 7)
798*4882a593Smuzhiyun 		burst_max = 7;
799*4882a593Smuzhiyun 	if (burst_max > np->maxburst)
800*4882a593Smuzhiyun 		burst_max = np->maxburst;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	/*
803*4882a593Smuzhiyun 	 *  DEL 352 - 53C810 Rev x11 - Part Number 609-0392140 - ITEM 2.
804*4882a593Smuzhiyun 	 *  This chip and the 860 Rev 1 may wrongly use PCI cache line
805*4882a593Smuzhiyun 	 *  based transactions on LOAD/STORE instructions. So we have
806*4882a593Smuzhiyun 	 *  to prevent these chips from using such PCI transactions in
807*4882a593Smuzhiyun 	 *  this driver. The generic ncr driver that does not use
808*4882a593Smuzhiyun 	 *  LOAD/STORE instructions does not need this work-around.
809*4882a593Smuzhiyun 	 */
810*4882a593Smuzhiyun 	if ((pdev->device == PCI_DEVICE_ID_NCR_53C810 &&
811*4882a593Smuzhiyun 	     pdev->revision >= 0x10 && pdev->revision <= 0x11) ||
812*4882a593Smuzhiyun 	    (pdev->device == PCI_DEVICE_ID_NCR_53C860 &&
813*4882a593Smuzhiyun 	     pdev->revision <= 0x1))
814*4882a593Smuzhiyun 		np->features &= ~(FE_WRIE|FE_ERL|FE_ERMP);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	/*
817*4882a593Smuzhiyun 	 *  Select all supported special features.
818*4882a593Smuzhiyun 	 *  If we are using on-board RAM for scripts, prefetch (PFEN)
819*4882a593Smuzhiyun 	 *  does not help, but burst op fetch (BOF) does.
820*4882a593Smuzhiyun 	 *  Disabling PFEN makes sure BOF will be used.
821*4882a593Smuzhiyun 	 */
822*4882a593Smuzhiyun 	if (np->features & FE_ERL)
823*4882a593Smuzhiyun 		np->rv_dmode	|= ERL;		/* Enable Read Line */
824*4882a593Smuzhiyun 	if (np->features & FE_BOF)
825*4882a593Smuzhiyun 		np->rv_dmode	|= BOF;		/* Burst Opcode Fetch */
826*4882a593Smuzhiyun 	if (np->features & FE_ERMP)
827*4882a593Smuzhiyun 		np->rv_dmode	|= ERMP;	/* Enable Read Multiple */
828*4882a593Smuzhiyun #if 1
829*4882a593Smuzhiyun 	if ((np->features & FE_PFEN) && !np->ram_ba)
830*4882a593Smuzhiyun #else
831*4882a593Smuzhiyun 	if (np->features & FE_PFEN)
832*4882a593Smuzhiyun #endif
833*4882a593Smuzhiyun 		np->rv_dcntl	|= PFEN;	/* Prefetch Enable */
834*4882a593Smuzhiyun 	if (np->features & FE_CLSE)
835*4882a593Smuzhiyun 		np->rv_dcntl	|= CLSE;	/* Cache Line Size Enable */
836*4882a593Smuzhiyun 	if (np->features & FE_WRIE)
837*4882a593Smuzhiyun 		np->rv_ctest3	|= WRIE;	/* Write and Invalidate */
838*4882a593Smuzhiyun 	if (np->features & FE_DFS)
839*4882a593Smuzhiyun 		np->rv_ctest5	|= DFS;		/* Dma Fifo Size */
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/*
842*4882a593Smuzhiyun 	 *  Select some other
843*4882a593Smuzhiyun 	 */
844*4882a593Smuzhiyun 	np->rv_ctest4	|= MPEE; /* Master parity checking */
845*4882a593Smuzhiyun 	np->rv_scntl0	|= 0x0a; /*  full arb., ena parity, par->ATN  */
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	/*
848*4882a593Smuzhiyun 	 *  Get parity checking, host ID and verbose mode from NVRAM
849*4882a593Smuzhiyun 	 */
850*4882a593Smuzhiyun 	np->myaddr = 255;
851*4882a593Smuzhiyun 	np->scsi_mode = 0;
852*4882a593Smuzhiyun 	sym_nvram_setup_host(shost, np, nvram);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	/*
855*4882a593Smuzhiyun 	 *  Get SCSI addr of host adapter (set by bios?).
856*4882a593Smuzhiyun 	 */
857*4882a593Smuzhiyun 	if (np->myaddr == 255) {
858*4882a593Smuzhiyun 		np->myaddr = INB(np, nc_scid) & 0x07;
859*4882a593Smuzhiyun 		if (!np->myaddr)
860*4882a593Smuzhiyun 			np->myaddr = SYM_SETUP_HOST_ID;
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	/*
864*4882a593Smuzhiyun 	 *  Prepare initial io register bits for burst length
865*4882a593Smuzhiyun 	 */
866*4882a593Smuzhiyun 	sym_init_burst(np, burst_max);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	sym_set_bus_mode(np, nvram);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/*
871*4882a593Smuzhiyun 	 *  Set LED support from SCRIPTS.
872*4882a593Smuzhiyun 	 *  Ignore this feature for boards known to use a
873*4882a593Smuzhiyun 	 *  specific GPIO wiring and for the 895A, 896
874*4882a593Smuzhiyun 	 *  and 1010 that drive the LED directly.
875*4882a593Smuzhiyun 	 */
876*4882a593Smuzhiyun 	if ((SYM_SETUP_SCSI_LED ||
877*4882a593Smuzhiyun 	     (nvram->type == SYM_SYMBIOS_NVRAM ||
878*4882a593Smuzhiyun 	      (nvram->type == SYM_TEKRAM_NVRAM &&
879*4882a593Smuzhiyun 	       pdev->device == PCI_DEVICE_ID_NCR_53C895))) &&
880*4882a593Smuzhiyun 	    !(np->features & FE_LEDC) && !(np->sv_gpcntl & 0x01))
881*4882a593Smuzhiyun 		np->features |= FE_LED0;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/*
884*4882a593Smuzhiyun 	 *  Set irq mode.
885*4882a593Smuzhiyun 	 */
886*4882a593Smuzhiyun 	switch(SYM_SETUP_IRQ_MODE & 3) {
887*4882a593Smuzhiyun 	case 2:
888*4882a593Smuzhiyun 		np->rv_dcntl	|= IRQM;
889*4882a593Smuzhiyun 		break;
890*4882a593Smuzhiyun 	case 1:
891*4882a593Smuzhiyun 		np->rv_dcntl	|= (np->sv_dcntl & IRQM);
892*4882a593Smuzhiyun 		break;
893*4882a593Smuzhiyun 	default:
894*4882a593Smuzhiyun 		break;
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	/*
898*4882a593Smuzhiyun 	 *  Configure targets according to driver setup.
899*4882a593Smuzhiyun 	 *  If NVRAM present get targets setup from NVRAM.
900*4882a593Smuzhiyun 	 */
901*4882a593Smuzhiyun 	for (i = 0 ; i < SYM_CONF_MAX_TARGET ; i++) {
902*4882a593Smuzhiyun 		struct sym_tcb *tp = &np->target[i];
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 		tp->usrflags |= (SYM_DISC_ENABLED | SYM_TAGS_ENABLED);
905*4882a593Smuzhiyun 		tp->usrtags = SYM_SETUP_MAX_TAG;
906*4882a593Smuzhiyun 		tp->usr_width = np->maxwide;
907*4882a593Smuzhiyun 		tp->usr_period = 9;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 		sym_nvram_setup_target(tp, i, nvram);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		if (!tp->usrtags)
912*4882a593Smuzhiyun 			tp->usrflags &= ~SYM_TAGS_ENABLED;
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	/*
916*4882a593Smuzhiyun 	 *  Let user know about the settings.
917*4882a593Smuzhiyun 	 */
918*4882a593Smuzhiyun 	printf("%s: %s, ID %d, Fast-%d, %s, %s\n", sym_name(np),
919*4882a593Smuzhiyun 		sym_nvram_type(nvram), np->myaddr,
920*4882a593Smuzhiyun 		(np->features & FE_ULTRA3) ? 80 :
921*4882a593Smuzhiyun 		(np->features & FE_ULTRA2) ? 40 :
922*4882a593Smuzhiyun 		(np->features & FE_ULTRA)  ? 20 : 10,
923*4882a593Smuzhiyun 		sym_scsi_bus_mode(np->scsi_mode),
924*4882a593Smuzhiyun 		(np->rv_scntl0 & 0xa)	? "parity checking" : "NO parity");
925*4882a593Smuzhiyun 	/*
926*4882a593Smuzhiyun 	 *  Tell him more on demand.
927*4882a593Smuzhiyun 	 */
928*4882a593Smuzhiyun 	if (sym_verbose) {
929*4882a593Smuzhiyun 		printf("%s: %s IRQ line driver%s\n",
930*4882a593Smuzhiyun 			sym_name(np),
931*4882a593Smuzhiyun 			np->rv_dcntl & IRQM ? "totem pole" : "open drain",
932*4882a593Smuzhiyun 			np->ram_ba ? ", using on-chip SRAM" : "");
933*4882a593Smuzhiyun 		printf("%s: using %s firmware.\n", sym_name(np), np->fw_name);
934*4882a593Smuzhiyun 		if (np->features & FE_NOPM)
935*4882a593Smuzhiyun 			printf("%s: handling phase mismatch from SCRIPTS.\n",
936*4882a593Smuzhiyun 			       sym_name(np));
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 	/*
939*4882a593Smuzhiyun 	 *  And still more.
940*4882a593Smuzhiyun 	 */
941*4882a593Smuzhiyun 	if (sym_verbose >= 2) {
942*4882a593Smuzhiyun 		printf ("%s: initial SCNTL3/DMODE/DCNTL/CTEST3/4/5 = "
943*4882a593Smuzhiyun 			"(hex) %02x/%02x/%02x/%02x/%02x/%02x\n",
944*4882a593Smuzhiyun 			sym_name(np), np->sv_scntl3, np->sv_dmode, np->sv_dcntl,
945*4882a593Smuzhiyun 			np->sv_ctest3, np->sv_ctest4, np->sv_ctest5);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 		printf ("%s: final   SCNTL3/DMODE/DCNTL/CTEST3/4/5 = "
948*4882a593Smuzhiyun 			"(hex) %02x/%02x/%02x/%02x/%02x/%02x\n",
949*4882a593Smuzhiyun 			sym_name(np), np->rv_scntl3, np->rv_dmode, np->rv_dcntl,
950*4882a593Smuzhiyun 			np->rv_ctest3, np->rv_ctest4, np->rv_ctest5);
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	return 0;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun /*
957*4882a593Smuzhiyun  *  Test the pci bus snoop logic :-(
958*4882a593Smuzhiyun  *
959*4882a593Smuzhiyun  *  Has to be called with interrupts disabled.
960*4882a593Smuzhiyun  */
961*4882a593Smuzhiyun #ifdef CONFIG_SCSI_SYM53C8XX_MMIO
962*4882a593Smuzhiyun static int sym_regtest(struct sym_hcb *np)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	register volatile u32 data;
965*4882a593Smuzhiyun 	/*
966*4882a593Smuzhiyun 	 *  chip registers may NOT be cached.
967*4882a593Smuzhiyun 	 *  write 0xffffffff to a read only register area,
968*4882a593Smuzhiyun 	 *  and try to read it back.
969*4882a593Smuzhiyun 	 */
970*4882a593Smuzhiyun 	data = 0xffffffff;
971*4882a593Smuzhiyun 	OUTL(np, nc_dstat, data);
972*4882a593Smuzhiyun 	data = INL(np, nc_dstat);
973*4882a593Smuzhiyun #if 1
974*4882a593Smuzhiyun 	if (data == 0xffffffff) {
975*4882a593Smuzhiyun #else
976*4882a593Smuzhiyun 	if ((data & 0xe2f0fffd) != 0x02000080) {
977*4882a593Smuzhiyun #endif
978*4882a593Smuzhiyun 		printf ("CACHE TEST FAILED: reg dstat-sstat2 readback %x.\n",
979*4882a593Smuzhiyun 			(unsigned) data);
980*4882a593Smuzhiyun 		return 0x10;
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun 	return 0;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun #else
985*4882a593Smuzhiyun static inline int sym_regtest(struct sym_hcb *np)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	return 0;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun #endif
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun static int sym_snooptest(struct sym_hcb *np)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun 	u32 sym_rd, sym_wr, sym_bk, host_rd, host_wr, pc, dstat;
994*4882a593Smuzhiyun 	int i, err;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	err = sym_regtest(np);
997*4882a593Smuzhiyun 	if (err)
998*4882a593Smuzhiyun 		return err;
999*4882a593Smuzhiyun restart_test:
1000*4882a593Smuzhiyun 	/*
1001*4882a593Smuzhiyun 	 *  Enable Master Parity Checking as we intend
1002*4882a593Smuzhiyun 	 *  to enable it for normal operations.
1003*4882a593Smuzhiyun 	 */
1004*4882a593Smuzhiyun 	OUTB(np, nc_ctest4, (np->rv_ctest4 & MPEE));
1005*4882a593Smuzhiyun 	/*
1006*4882a593Smuzhiyun 	 *  init
1007*4882a593Smuzhiyun 	 */
1008*4882a593Smuzhiyun 	pc  = SCRIPTZ_BA(np, snooptest);
1009*4882a593Smuzhiyun 	host_wr = 1;
1010*4882a593Smuzhiyun 	sym_wr  = 2;
1011*4882a593Smuzhiyun 	/*
1012*4882a593Smuzhiyun 	 *  Set memory and register.
1013*4882a593Smuzhiyun 	 */
1014*4882a593Smuzhiyun 	np->scratch = cpu_to_scr(host_wr);
1015*4882a593Smuzhiyun 	OUTL(np, nc_temp, sym_wr);
1016*4882a593Smuzhiyun 	/*
1017*4882a593Smuzhiyun 	 *  Start script (exchange values)
1018*4882a593Smuzhiyun 	 */
1019*4882a593Smuzhiyun 	OUTL(np, nc_dsa, np->hcb_ba);
1020*4882a593Smuzhiyun 	OUTL_DSP(np, pc);
1021*4882a593Smuzhiyun 	/*
1022*4882a593Smuzhiyun 	 *  Wait 'til done (with timeout)
1023*4882a593Smuzhiyun 	 */
1024*4882a593Smuzhiyun 	for (i=0; i<SYM_SNOOP_TIMEOUT; i++)
1025*4882a593Smuzhiyun 		if (INB(np, nc_istat) & (INTF|SIP|DIP))
1026*4882a593Smuzhiyun 			break;
1027*4882a593Smuzhiyun 	if (i>=SYM_SNOOP_TIMEOUT) {
1028*4882a593Smuzhiyun 		printf ("CACHE TEST FAILED: timeout.\n");
1029*4882a593Smuzhiyun 		return (0x20);
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun 	/*
1032*4882a593Smuzhiyun 	 *  Check for fatal DMA errors.
1033*4882a593Smuzhiyun 	 */
1034*4882a593Smuzhiyun 	dstat = INB(np, nc_dstat);
1035*4882a593Smuzhiyun #if 1	/* Band aiding for broken hardwares that fail PCI parity */
1036*4882a593Smuzhiyun 	if ((dstat & MDPE) && (np->rv_ctest4 & MPEE)) {
1037*4882a593Smuzhiyun 		printf ("%s: PCI DATA PARITY ERROR DETECTED - "
1038*4882a593Smuzhiyun 			"DISABLING MASTER DATA PARITY CHECKING.\n",
1039*4882a593Smuzhiyun 			sym_name(np));
1040*4882a593Smuzhiyun 		np->rv_ctest4 &= ~MPEE;
1041*4882a593Smuzhiyun 		goto restart_test;
1042*4882a593Smuzhiyun 	}
1043*4882a593Smuzhiyun #endif
1044*4882a593Smuzhiyun 	if (dstat & (MDPE|BF|IID)) {
1045*4882a593Smuzhiyun 		printf ("CACHE TEST FAILED: DMA error (dstat=0x%02x).", dstat);
1046*4882a593Smuzhiyun 		return (0x80);
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 	/*
1049*4882a593Smuzhiyun 	 *  Save termination position.
1050*4882a593Smuzhiyun 	 */
1051*4882a593Smuzhiyun 	pc = INL(np, nc_dsp);
1052*4882a593Smuzhiyun 	/*
1053*4882a593Smuzhiyun 	 *  Read memory and register.
1054*4882a593Smuzhiyun 	 */
1055*4882a593Smuzhiyun 	host_rd = scr_to_cpu(np->scratch);
1056*4882a593Smuzhiyun 	sym_rd  = INL(np, nc_scratcha);
1057*4882a593Smuzhiyun 	sym_bk  = INL(np, nc_temp);
1058*4882a593Smuzhiyun 	/*
1059*4882a593Smuzhiyun 	 *  Check termination position.
1060*4882a593Smuzhiyun 	 */
1061*4882a593Smuzhiyun 	if (pc != SCRIPTZ_BA(np, snoopend)+8) {
1062*4882a593Smuzhiyun 		printf ("CACHE TEST FAILED: script execution failed.\n");
1063*4882a593Smuzhiyun 		printf ("start=%08lx, pc=%08lx, end=%08lx\n",
1064*4882a593Smuzhiyun 			(u_long) SCRIPTZ_BA(np, snooptest), (u_long) pc,
1065*4882a593Smuzhiyun 			(u_long) SCRIPTZ_BA(np, snoopend) +8);
1066*4882a593Smuzhiyun 		return (0x40);
1067*4882a593Smuzhiyun 	}
1068*4882a593Smuzhiyun 	/*
1069*4882a593Smuzhiyun 	 *  Show results.
1070*4882a593Smuzhiyun 	 */
1071*4882a593Smuzhiyun 	if (host_wr != sym_rd) {
1072*4882a593Smuzhiyun 		printf ("CACHE TEST FAILED: host wrote %d, chip read %d.\n",
1073*4882a593Smuzhiyun 			(int) host_wr, (int) sym_rd);
1074*4882a593Smuzhiyun 		err |= 1;
1075*4882a593Smuzhiyun 	}
1076*4882a593Smuzhiyun 	if (host_rd != sym_wr) {
1077*4882a593Smuzhiyun 		printf ("CACHE TEST FAILED: chip wrote %d, host read %d.\n",
1078*4882a593Smuzhiyun 			(int) sym_wr, (int) host_rd);
1079*4882a593Smuzhiyun 		err |= 2;
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 	if (sym_bk != sym_wr) {
1082*4882a593Smuzhiyun 		printf ("CACHE TEST FAILED: chip wrote %d, read back %d.\n",
1083*4882a593Smuzhiyun 			(int) sym_wr, (int) sym_bk);
1084*4882a593Smuzhiyun 		err |= 4;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	return err;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun /*
1091*4882a593Smuzhiyun  *  log message for real hard errors
1092*4882a593Smuzhiyun  *
1093*4882a593Smuzhiyun  *  sym0 targ 0?: ERROR (ds:si) (so-si-sd) (sx/s3/s4) @ name (dsp:dbc).
1094*4882a593Smuzhiyun  *  	      reg: r0 r1 r2 r3 r4 r5 r6 ..... rf.
1095*4882a593Smuzhiyun  *
1096*4882a593Smuzhiyun  *  exception register:
1097*4882a593Smuzhiyun  *  	ds:	dstat
1098*4882a593Smuzhiyun  *  	si:	sist
1099*4882a593Smuzhiyun  *
1100*4882a593Smuzhiyun  *  SCSI bus lines:
1101*4882a593Smuzhiyun  *  	so:	control lines as driven by chip.
1102*4882a593Smuzhiyun  *  	si:	control lines as seen by chip.
1103*4882a593Smuzhiyun  *  	sd:	scsi data lines as seen by chip.
1104*4882a593Smuzhiyun  *
1105*4882a593Smuzhiyun  *  wide/fastmode:
1106*4882a593Smuzhiyun  *  	sx:	sxfer  (see the manual)
1107*4882a593Smuzhiyun  *  	s3:	scntl3 (see the manual)
1108*4882a593Smuzhiyun  *  	s4:	scntl4 (see the manual)
1109*4882a593Smuzhiyun  *
1110*4882a593Smuzhiyun  *  current script command:
1111*4882a593Smuzhiyun  *  	dsp:	script address (relative to start of script).
1112*4882a593Smuzhiyun  *  	dbc:	first word of script command.
1113*4882a593Smuzhiyun  *
1114*4882a593Smuzhiyun  *  First 24 register of the chip:
1115*4882a593Smuzhiyun  *  	r0..rf
1116*4882a593Smuzhiyun  */
1117*4882a593Smuzhiyun static void sym_log_hard_error(struct Scsi_Host *shost, u_short sist, u_char dstat)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	struct sym_hcb *np = sym_get_hcb(shost);
1120*4882a593Smuzhiyun 	u32	dsp;
1121*4882a593Smuzhiyun 	int	script_ofs;
1122*4882a593Smuzhiyun 	int	script_size;
1123*4882a593Smuzhiyun 	char	*script_name;
1124*4882a593Smuzhiyun 	u_char	*script_base;
1125*4882a593Smuzhiyun 	int	i;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	dsp	= INL(np, nc_dsp);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	if	(dsp > np->scripta_ba &&
1130*4882a593Smuzhiyun 		 dsp <= np->scripta_ba + np->scripta_sz) {
1131*4882a593Smuzhiyun 		script_ofs	= dsp - np->scripta_ba;
1132*4882a593Smuzhiyun 		script_size	= np->scripta_sz;
1133*4882a593Smuzhiyun 		script_base	= (u_char *) np->scripta0;
1134*4882a593Smuzhiyun 		script_name	= "scripta";
1135*4882a593Smuzhiyun 	}
1136*4882a593Smuzhiyun 	else if (np->scriptb_ba < dsp &&
1137*4882a593Smuzhiyun 		 dsp <= np->scriptb_ba + np->scriptb_sz) {
1138*4882a593Smuzhiyun 		script_ofs	= dsp - np->scriptb_ba;
1139*4882a593Smuzhiyun 		script_size	= np->scriptb_sz;
1140*4882a593Smuzhiyun 		script_base	= (u_char *) np->scriptb0;
1141*4882a593Smuzhiyun 		script_name	= "scriptb";
1142*4882a593Smuzhiyun 	} else {
1143*4882a593Smuzhiyun 		script_ofs	= dsp;
1144*4882a593Smuzhiyun 		script_size	= 0;
1145*4882a593Smuzhiyun 		script_base	= NULL;
1146*4882a593Smuzhiyun 		script_name	= "mem";
1147*4882a593Smuzhiyun 	}
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	printf ("%s:%d: ERROR (%x:%x) (%x-%x-%x) (%x/%x/%x) @ (%s %x:%08x).\n",
1150*4882a593Smuzhiyun 		sym_name(np), (unsigned)INB(np, nc_sdid)&0x0f, dstat, sist,
1151*4882a593Smuzhiyun 		(unsigned)INB(np, nc_socl), (unsigned)INB(np, nc_sbcl),
1152*4882a593Smuzhiyun 		(unsigned)INB(np, nc_sbdl), (unsigned)INB(np, nc_sxfer),
1153*4882a593Smuzhiyun 		(unsigned)INB(np, nc_scntl3),
1154*4882a593Smuzhiyun 		(np->features & FE_C10) ?  (unsigned)INB(np, nc_scntl4) : 0,
1155*4882a593Smuzhiyun 		script_name, script_ofs,   (unsigned)INL(np, nc_dbc));
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	if (((script_ofs & 3) == 0) &&
1158*4882a593Smuzhiyun 	    (unsigned)script_ofs < script_size) {
1159*4882a593Smuzhiyun 		printf ("%s: script cmd = %08x\n", sym_name(np),
1160*4882a593Smuzhiyun 			scr_to_cpu((int) *(u32 *)(script_base + script_ofs)));
1161*4882a593Smuzhiyun 	}
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	printf("%s: regdump:", sym_name(np));
1164*4882a593Smuzhiyun 	for (i = 0; i < 24; i++)
1165*4882a593Smuzhiyun 		printf(" %02x", (unsigned)INB_OFF(np, i));
1166*4882a593Smuzhiyun 	printf(".\n");
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/*
1169*4882a593Smuzhiyun 	 *  PCI BUS error.
1170*4882a593Smuzhiyun 	 */
1171*4882a593Smuzhiyun 	if (dstat & (MDPE|BF))
1172*4882a593Smuzhiyun 		sym_log_bus_error(shost);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun void sym_dump_registers(struct Scsi_Host *shost)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	struct sym_hcb *np = sym_get_hcb(shost);
1178*4882a593Smuzhiyun 	u_short sist;
1179*4882a593Smuzhiyun 	u_char dstat;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	sist = INW(np, nc_sist);
1182*4882a593Smuzhiyun 	dstat = INB(np, nc_dstat);
1183*4882a593Smuzhiyun 	sym_log_hard_error(shost, sist, dstat);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun static struct sym_chip sym_dev_table[] = {
1187*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C810, 0x0f, "810", 4, 8, 4, 64,
1188*4882a593Smuzhiyun  FE_ERL}
1189*4882a593Smuzhiyun  ,
1190*4882a593Smuzhiyun #ifdef SYM_DEBUG_GENERIC_SUPPORT
1191*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C810, 0xff, "810a", 4,  8, 4, 1,
1192*4882a593Smuzhiyun  FE_BOF}
1193*4882a593Smuzhiyun  ,
1194*4882a593Smuzhiyun #else
1195*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C810, 0xff, "810a", 4,  8, 4, 1,
1196*4882a593Smuzhiyun  FE_CACHE_SET|FE_LDSTR|FE_PFEN|FE_BOF}
1197*4882a593Smuzhiyun  ,
1198*4882a593Smuzhiyun #endif
1199*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C815, 0xff, "815", 4,  8, 4, 64,
1200*4882a593Smuzhiyun  FE_BOF|FE_ERL}
1201*4882a593Smuzhiyun  ,
1202*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C825, 0x0f, "825", 6,  8, 4, 64,
1203*4882a593Smuzhiyun  FE_WIDE|FE_BOF|FE_ERL|FE_DIFF}
1204*4882a593Smuzhiyun  ,
1205*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C825, 0xff, "825a", 6,  8, 4, 2,
1206*4882a593Smuzhiyun  FE_WIDE|FE_CACHE0_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|FE_RAM|FE_DIFF}
1207*4882a593Smuzhiyun  ,
1208*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C860, 0xff, "860", 4,  8, 5, 1,
1209*4882a593Smuzhiyun  FE_ULTRA|FE_CACHE_SET|FE_BOF|FE_LDSTR|FE_PFEN}
1210*4882a593Smuzhiyun  ,
1211*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C875, 0x01, "875", 6, 16, 5, 2,
1212*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA|FE_CACHE0_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|
1213*4882a593Smuzhiyun  FE_RAM|FE_DIFF|FE_VARCLK}
1214*4882a593Smuzhiyun  ,
1215*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C875, 0xff, "875", 6, 16, 5, 2,
1216*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA|FE_DBLR|FE_CACHE0_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|
1217*4882a593Smuzhiyun  FE_RAM|FE_DIFF|FE_VARCLK}
1218*4882a593Smuzhiyun  ,
1219*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C875J, 0xff, "875J", 6, 16, 5, 2,
1220*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA|FE_DBLR|FE_CACHE0_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|
1221*4882a593Smuzhiyun  FE_RAM|FE_DIFF|FE_VARCLK}
1222*4882a593Smuzhiyun  ,
1223*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C885, 0xff, "885", 6, 16, 5, 2,
1224*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA|FE_DBLR|FE_CACHE0_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|
1225*4882a593Smuzhiyun  FE_RAM|FE_DIFF|FE_VARCLK}
1226*4882a593Smuzhiyun  ,
1227*4882a593Smuzhiyun #ifdef SYM_DEBUG_GENERIC_SUPPORT
1228*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C895, 0xff, "895", 6, 31, 7, 2,
1229*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA2|FE_QUAD|FE_CACHE_SET|FE_BOF|FE_DFS|
1230*4882a593Smuzhiyun  FE_RAM|FE_LCKFRQ}
1231*4882a593Smuzhiyun  ,
1232*4882a593Smuzhiyun #else
1233*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C895, 0xff, "895", 6, 31, 7, 2,
1234*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA2|FE_QUAD|FE_CACHE_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|
1235*4882a593Smuzhiyun  FE_RAM|FE_LCKFRQ}
1236*4882a593Smuzhiyun  ,
1237*4882a593Smuzhiyun #endif
1238*4882a593Smuzhiyun  {PCI_DEVICE_ID_NCR_53C896, 0xff, "896", 6, 31, 7, 4,
1239*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA2|FE_QUAD|FE_CACHE_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|
1240*4882a593Smuzhiyun  FE_RAM|FE_RAM8K|FE_64BIT|FE_DAC|FE_IO256|FE_NOPM|FE_LEDC|FE_LCKFRQ}
1241*4882a593Smuzhiyun  ,
1242*4882a593Smuzhiyun  {PCI_DEVICE_ID_LSI_53C895A, 0xff, "895a", 6, 31, 7, 4,
1243*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA2|FE_QUAD|FE_CACHE_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|
1244*4882a593Smuzhiyun  FE_RAM|FE_RAM8K|FE_DAC|FE_IO256|FE_NOPM|FE_LEDC|FE_LCKFRQ}
1245*4882a593Smuzhiyun  ,
1246*4882a593Smuzhiyun  {PCI_DEVICE_ID_LSI_53C875A, 0xff, "875a", 6, 31, 7, 4,
1247*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA|FE_QUAD|FE_CACHE_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|
1248*4882a593Smuzhiyun  FE_RAM|FE_DAC|FE_IO256|FE_NOPM|FE_LEDC|FE_LCKFRQ}
1249*4882a593Smuzhiyun  ,
1250*4882a593Smuzhiyun  {PCI_DEVICE_ID_LSI_53C1010_33, 0x00, "1010-33", 6, 31, 7, 8,
1251*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA3|FE_QUAD|FE_CACHE_SET|FE_BOF|FE_DFBC|FE_LDSTR|FE_PFEN|
1252*4882a593Smuzhiyun  FE_RAM|FE_RAM8K|FE_64BIT|FE_DAC|FE_IO256|FE_NOPM|FE_LEDC|FE_CRC|
1253*4882a593Smuzhiyun  FE_C10}
1254*4882a593Smuzhiyun  ,
1255*4882a593Smuzhiyun  {PCI_DEVICE_ID_LSI_53C1010_33, 0xff, "1010-33", 6, 31, 7, 8,
1256*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA3|FE_QUAD|FE_CACHE_SET|FE_BOF|FE_DFBC|FE_LDSTR|FE_PFEN|
1257*4882a593Smuzhiyun  FE_RAM|FE_RAM8K|FE_64BIT|FE_DAC|FE_IO256|FE_NOPM|FE_LEDC|FE_CRC|
1258*4882a593Smuzhiyun  FE_C10|FE_U3EN}
1259*4882a593Smuzhiyun  ,
1260*4882a593Smuzhiyun  {PCI_DEVICE_ID_LSI_53C1010_66, 0xff, "1010-66", 6, 31, 7, 8,
1261*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA3|FE_QUAD|FE_CACHE_SET|FE_BOF|FE_DFBC|FE_LDSTR|FE_PFEN|
1262*4882a593Smuzhiyun  FE_RAM|FE_RAM8K|FE_64BIT|FE_DAC|FE_IO256|FE_NOPM|FE_LEDC|FE_66MHZ|FE_CRC|
1263*4882a593Smuzhiyun  FE_C10|FE_U3EN}
1264*4882a593Smuzhiyun  ,
1265*4882a593Smuzhiyun  {PCI_DEVICE_ID_LSI_53C1510, 0xff, "1510d", 6, 31, 7, 4,
1266*4882a593Smuzhiyun  FE_WIDE|FE_ULTRA2|FE_QUAD|FE_CACHE_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|
1267*4882a593Smuzhiyun  FE_RAM|FE_IO256|FE_LEDC}
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun #define sym_num_devs (ARRAY_SIZE(sym_dev_table))
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun /*
1273*4882a593Smuzhiyun  *  Look up the chip table.
1274*4882a593Smuzhiyun  *
1275*4882a593Smuzhiyun  *  Return a pointer to the chip entry if found,
1276*4882a593Smuzhiyun  *  zero otherwise.
1277*4882a593Smuzhiyun  */
1278*4882a593Smuzhiyun struct sym_chip *
1279*4882a593Smuzhiyun sym_lookup_chip_table (u_short device_id, u_char revision)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun 	struct	sym_chip *chip;
1282*4882a593Smuzhiyun 	int	i;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	for (i = 0; i < sym_num_devs; i++) {
1285*4882a593Smuzhiyun 		chip = &sym_dev_table[i];
1286*4882a593Smuzhiyun 		if (device_id != chip->device_id)
1287*4882a593Smuzhiyun 			continue;
1288*4882a593Smuzhiyun 		if (revision > chip->revision_id)
1289*4882a593Smuzhiyun 			continue;
1290*4882a593Smuzhiyun 		return chip;
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	return NULL;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun #if SYM_CONF_DMA_ADDRESSING_MODE == 2
1297*4882a593Smuzhiyun /*
1298*4882a593Smuzhiyun  *  Lookup the 64 bit DMA segments map.
1299*4882a593Smuzhiyun  *  This is only used if the direct mapping
1300*4882a593Smuzhiyun  *  has been unsuccessful.
1301*4882a593Smuzhiyun  */
1302*4882a593Smuzhiyun int sym_lookup_dmap(struct sym_hcb *np, u32 h, int s)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	int i;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	if (!use_dac(np))
1307*4882a593Smuzhiyun 		goto weird;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	/* Look up existing mappings */
1310*4882a593Smuzhiyun 	for (i = SYM_DMAP_SIZE-1; i > 0; i--) {
1311*4882a593Smuzhiyun 		if (h == np->dmap_bah[i])
1312*4882a593Smuzhiyun 			return i;
1313*4882a593Smuzhiyun 	}
1314*4882a593Smuzhiyun 	/* If direct mapping is free, get it */
1315*4882a593Smuzhiyun 	if (!np->dmap_bah[s])
1316*4882a593Smuzhiyun 		goto new;
1317*4882a593Smuzhiyun 	/* Collision -> lookup free mappings */
1318*4882a593Smuzhiyun 	for (s = SYM_DMAP_SIZE-1; s > 0; s--) {
1319*4882a593Smuzhiyun 		if (!np->dmap_bah[s])
1320*4882a593Smuzhiyun 			goto new;
1321*4882a593Smuzhiyun 	}
1322*4882a593Smuzhiyun weird:
1323*4882a593Smuzhiyun 	panic("sym: ran out of 64 bit DMA segment registers");
1324*4882a593Smuzhiyun 	return -1;
1325*4882a593Smuzhiyun new:
1326*4882a593Smuzhiyun 	np->dmap_bah[s] = h;
1327*4882a593Smuzhiyun 	np->dmap_dirty = 1;
1328*4882a593Smuzhiyun 	return s;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun /*
1332*4882a593Smuzhiyun  *  Update IO registers scratch C..R so they will be
1333*4882a593Smuzhiyun  *  in sync. with queued CCB expectations.
1334*4882a593Smuzhiyun  */
1335*4882a593Smuzhiyun static void sym_update_dmap_regs(struct sym_hcb *np)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	int o, i;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	if (!np->dmap_dirty)
1340*4882a593Smuzhiyun 		return;
1341*4882a593Smuzhiyun 	o = offsetof(struct sym_reg, nc_scrx[0]);
1342*4882a593Smuzhiyun 	for (i = 0; i < SYM_DMAP_SIZE; i++) {
1343*4882a593Smuzhiyun 		OUTL_OFF(np, o, np->dmap_bah[i]);
1344*4882a593Smuzhiyun 		o += 4;
1345*4882a593Smuzhiyun 	}
1346*4882a593Smuzhiyun 	np->dmap_dirty = 0;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun #endif
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun /* Enforce all the fiddly SPI rules and the chip limitations */
1351*4882a593Smuzhiyun static void sym_check_goals(struct sym_hcb *np, struct scsi_target *starget,
1352*4882a593Smuzhiyun 		struct sym_trans *goal)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun 	if (!spi_support_wide(starget))
1355*4882a593Smuzhiyun 		goal->width = 0;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	if (!spi_support_sync(starget)) {
1358*4882a593Smuzhiyun 		goal->iu = 0;
1359*4882a593Smuzhiyun 		goal->dt = 0;
1360*4882a593Smuzhiyun 		goal->qas = 0;
1361*4882a593Smuzhiyun 		goal->offset = 0;
1362*4882a593Smuzhiyun 		return;
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (spi_support_dt(starget)) {
1366*4882a593Smuzhiyun 		if (spi_support_dt_only(starget))
1367*4882a593Smuzhiyun 			goal->dt = 1;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 		if (goal->offset == 0)
1370*4882a593Smuzhiyun 			goal->dt = 0;
1371*4882a593Smuzhiyun 	} else {
1372*4882a593Smuzhiyun 		goal->dt = 0;
1373*4882a593Smuzhiyun 	}
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/* Some targets fail to properly negotiate DT in SE mode */
1376*4882a593Smuzhiyun 	if ((np->scsi_mode != SMODE_LVD) || !(np->features & FE_U3EN))
1377*4882a593Smuzhiyun 		goal->dt = 0;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	if (goal->dt) {
1380*4882a593Smuzhiyun 		/* all DT transfers must be wide */
1381*4882a593Smuzhiyun 		goal->width = 1;
1382*4882a593Smuzhiyun 		if (goal->offset > np->maxoffs_dt)
1383*4882a593Smuzhiyun 			goal->offset = np->maxoffs_dt;
1384*4882a593Smuzhiyun 		if (goal->period < np->minsync_dt)
1385*4882a593Smuzhiyun 			goal->period = np->minsync_dt;
1386*4882a593Smuzhiyun 		if (goal->period > np->maxsync_dt)
1387*4882a593Smuzhiyun 			goal->period = np->maxsync_dt;
1388*4882a593Smuzhiyun 	} else {
1389*4882a593Smuzhiyun 		goal->iu = goal->qas = 0;
1390*4882a593Smuzhiyun 		if (goal->offset > np->maxoffs)
1391*4882a593Smuzhiyun 			goal->offset = np->maxoffs;
1392*4882a593Smuzhiyun 		if (goal->period < np->minsync)
1393*4882a593Smuzhiyun 			goal->period = np->minsync;
1394*4882a593Smuzhiyun 		if (goal->period > np->maxsync)
1395*4882a593Smuzhiyun 			goal->period = np->maxsync;
1396*4882a593Smuzhiyun 	}
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun /*
1400*4882a593Smuzhiyun  *  Prepare the next negotiation message if needed.
1401*4882a593Smuzhiyun  *
1402*4882a593Smuzhiyun  *  Fill in the part of message buffer that contains the
1403*4882a593Smuzhiyun  *  negotiation and the nego_status field of the CCB.
1404*4882a593Smuzhiyun  *  Returns the size of the message in bytes.
1405*4882a593Smuzhiyun  */
1406*4882a593Smuzhiyun static int sym_prepare_nego(struct sym_hcb *np, struct sym_ccb *cp, u_char *msgptr)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[cp->target];
1409*4882a593Smuzhiyun 	struct scsi_target *starget = tp->starget;
1410*4882a593Smuzhiyun 	struct sym_trans *goal = &tp->tgoal;
1411*4882a593Smuzhiyun 	int msglen = 0;
1412*4882a593Smuzhiyun 	int nego;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	sym_check_goals(np, starget, goal);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	/*
1417*4882a593Smuzhiyun 	 * Many devices implement PPR in a buggy way, so only use it if we
1418*4882a593Smuzhiyun 	 * really want to.
1419*4882a593Smuzhiyun 	 */
1420*4882a593Smuzhiyun 	if (goal->renego == NS_PPR || (goal->offset &&
1421*4882a593Smuzhiyun 	    (goal->iu || goal->dt || goal->qas || (goal->period < 0xa)))) {
1422*4882a593Smuzhiyun 		nego = NS_PPR;
1423*4882a593Smuzhiyun 	} else if (goal->renego == NS_WIDE || goal->width) {
1424*4882a593Smuzhiyun 		nego = NS_WIDE;
1425*4882a593Smuzhiyun 	} else if (goal->renego == NS_SYNC || goal->offset) {
1426*4882a593Smuzhiyun 		nego = NS_SYNC;
1427*4882a593Smuzhiyun 	} else {
1428*4882a593Smuzhiyun 		goal->check_nego = 0;
1429*4882a593Smuzhiyun 		nego = 0;
1430*4882a593Smuzhiyun 	}
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	switch (nego) {
1433*4882a593Smuzhiyun 	case NS_SYNC:
1434*4882a593Smuzhiyun 		msglen += spi_populate_sync_msg(msgptr + msglen, goal->period,
1435*4882a593Smuzhiyun 				goal->offset);
1436*4882a593Smuzhiyun 		break;
1437*4882a593Smuzhiyun 	case NS_WIDE:
1438*4882a593Smuzhiyun 		msglen += spi_populate_width_msg(msgptr + msglen, goal->width);
1439*4882a593Smuzhiyun 		break;
1440*4882a593Smuzhiyun 	case NS_PPR:
1441*4882a593Smuzhiyun 		msglen += spi_populate_ppr_msg(msgptr + msglen, goal->period,
1442*4882a593Smuzhiyun 				goal->offset, goal->width,
1443*4882a593Smuzhiyun 				(goal->iu ? PPR_OPT_IU : 0) |
1444*4882a593Smuzhiyun 					(goal->dt ? PPR_OPT_DT : 0) |
1445*4882a593Smuzhiyun 					(goal->qas ? PPR_OPT_QAS : 0));
1446*4882a593Smuzhiyun 		break;
1447*4882a593Smuzhiyun 	}
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	cp->nego_status = nego;
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	if (nego) {
1452*4882a593Smuzhiyun 		tp->nego_cp = cp; /* Keep track a nego will be performed */
1453*4882a593Smuzhiyun 		if (DEBUG_FLAGS & DEBUG_NEGO) {
1454*4882a593Smuzhiyun 			sym_print_nego_msg(np, cp->target,
1455*4882a593Smuzhiyun 					  nego == NS_SYNC ? "sync msgout" :
1456*4882a593Smuzhiyun 					  nego == NS_WIDE ? "wide msgout" :
1457*4882a593Smuzhiyun 					  "ppr msgout", msgptr);
1458*4882a593Smuzhiyun 		}
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	return msglen;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun /*
1465*4882a593Smuzhiyun  *  Insert a job into the start queue.
1466*4882a593Smuzhiyun  */
1467*4882a593Smuzhiyun void sym_put_start_queue(struct sym_hcb *np, struct sym_ccb *cp)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	u_short	qidx;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun #ifdef SYM_CONF_IARB_SUPPORT
1472*4882a593Smuzhiyun 	/*
1473*4882a593Smuzhiyun 	 *  If the previously queued CCB is not yet done,
1474*4882a593Smuzhiyun 	 *  set the IARB hint. The SCRIPTS will go with IARB
1475*4882a593Smuzhiyun 	 *  for this job when starting the previous one.
1476*4882a593Smuzhiyun 	 *  We leave devices a chance to win arbitration by
1477*4882a593Smuzhiyun 	 *  not using more than 'iarb_max' consecutive
1478*4882a593Smuzhiyun 	 *  immediate arbitrations.
1479*4882a593Smuzhiyun 	 */
1480*4882a593Smuzhiyun 	if (np->last_cp && np->iarb_count < np->iarb_max) {
1481*4882a593Smuzhiyun 		np->last_cp->host_flags |= HF_HINT_IARB;
1482*4882a593Smuzhiyun 		++np->iarb_count;
1483*4882a593Smuzhiyun 	}
1484*4882a593Smuzhiyun 	else
1485*4882a593Smuzhiyun 		np->iarb_count = 0;
1486*4882a593Smuzhiyun 	np->last_cp = cp;
1487*4882a593Smuzhiyun #endif
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun #if   SYM_CONF_DMA_ADDRESSING_MODE == 2
1490*4882a593Smuzhiyun 	/*
1491*4882a593Smuzhiyun 	 *  Make SCRIPTS aware of the 64 bit DMA
1492*4882a593Smuzhiyun 	 *  segment registers not being up-to-date.
1493*4882a593Smuzhiyun 	 */
1494*4882a593Smuzhiyun 	if (np->dmap_dirty)
1495*4882a593Smuzhiyun 		cp->host_xflags |= HX_DMAP_DIRTY;
1496*4882a593Smuzhiyun #endif
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	/*
1499*4882a593Smuzhiyun 	 *  Insert first the idle task and then our job.
1500*4882a593Smuzhiyun 	 *  The MBs should ensure proper ordering.
1501*4882a593Smuzhiyun 	 */
1502*4882a593Smuzhiyun 	qidx = np->squeueput + 2;
1503*4882a593Smuzhiyun 	if (qidx >= MAX_QUEUE*2) qidx = 0;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	np->squeue [qidx]	   = cpu_to_scr(np->idletask_ba);
1506*4882a593Smuzhiyun 	MEMORY_WRITE_BARRIER();
1507*4882a593Smuzhiyun 	np->squeue [np->squeueput] = cpu_to_scr(cp->ccb_ba);
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	np->squeueput = qidx;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_QUEUE)
1512*4882a593Smuzhiyun 		scmd_printk(KERN_DEBUG, cp->cmd, "queuepos=%d\n",
1513*4882a593Smuzhiyun 							np->squeueput);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	/*
1516*4882a593Smuzhiyun 	 *  Script processor may be waiting for reselect.
1517*4882a593Smuzhiyun 	 *  Wake it up.
1518*4882a593Smuzhiyun 	 */
1519*4882a593Smuzhiyun 	MEMORY_WRITE_BARRIER();
1520*4882a593Smuzhiyun 	OUTB(np, nc_istat, SIGP|np->istat_sem);
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
1524*4882a593Smuzhiyun /*
1525*4882a593Smuzhiyun  *  Start next ready-to-start CCBs.
1526*4882a593Smuzhiyun  */
1527*4882a593Smuzhiyun void sym_start_next_ccbs(struct sym_hcb *np, struct sym_lcb *lp, int maxn)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun 	SYM_QUEHEAD *qp;
1530*4882a593Smuzhiyun 	struct sym_ccb *cp;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	/*
1533*4882a593Smuzhiyun 	 *  Paranoia, as usual. :-)
1534*4882a593Smuzhiyun 	 */
1535*4882a593Smuzhiyun 	assert(!lp->started_tags || !lp->started_no_tag);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	/*
1538*4882a593Smuzhiyun 	 *  Try to start as many commands as asked by caller.
1539*4882a593Smuzhiyun 	 *  Prevent from having both tagged and untagged
1540*4882a593Smuzhiyun 	 *  commands queued to the device at the same time.
1541*4882a593Smuzhiyun 	 */
1542*4882a593Smuzhiyun 	while (maxn--) {
1543*4882a593Smuzhiyun 		qp = sym_remque_head(&lp->waiting_ccbq);
1544*4882a593Smuzhiyun 		if (!qp)
1545*4882a593Smuzhiyun 			break;
1546*4882a593Smuzhiyun 		cp = sym_que_entry(qp, struct sym_ccb, link2_ccbq);
1547*4882a593Smuzhiyun 		if (cp->tag != NO_TAG) {
1548*4882a593Smuzhiyun 			if (lp->started_no_tag ||
1549*4882a593Smuzhiyun 			    lp->started_tags >= lp->started_max) {
1550*4882a593Smuzhiyun 				sym_insque_head(qp, &lp->waiting_ccbq);
1551*4882a593Smuzhiyun 				break;
1552*4882a593Smuzhiyun 			}
1553*4882a593Smuzhiyun 			lp->itlq_tbl[cp->tag] = cpu_to_scr(cp->ccb_ba);
1554*4882a593Smuzhiyun 			lp->head.resel_sa =
1555*4882a593Smuzhiyun 				cpu_to_scr(SCRIPTA_BA(np, resel_tag));
1556*4882a593Smuzhiyun 			++lp->started_tags;
1557*4882a593Smuzhiyun 		} else {
1558*4882a593Smuzhiyun 			if (lp->started_no_tag || lp->started_tags) {
1559*4882a593Smuzhiyun 				sym_insque_head(qp, &lp->waiting_ccbq);
1560*4882a593Smuzhiyun 				break;
1561*4882a593Smuzhiyun 			}
1562*4882a593Smuzhiyun 			lp->head.itl_task_sa = cpu_to_scr(cp->ccb_ba);
1563*4882a593Smuzhiyun 			lp->head.resel_sa =
1564*4882a593Smuzhiyun 			      cpu_to_scr(SCRIPTA_BA(np, resel_no_tag));
1565*4882a593Smuzhiyun 			++lp->started_no_tag;
1566*4882a593Smuzhiyun 		}
1567*4882a593Smuzhiyun 		cp->started = 1;
1568*4882a593Smuzhiyun 		sym_insque_tail(qp, &lp->started_ccbq);
1569*4882a593Smuzhiyun 		sym_put_start_queue(np, cp);
1570*4882a593Smuzhiyun 	}
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun #endif /* SYM_OPT_HANDLE_DEVICE_QUEUEING */
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun /*
1575*4882a593Smuzhiyun  *  The chip may have completed jobs. Look at the DONE QUEUE.
1576*4882a593Smuzhiyun  *
1577*4882a593Smuzhiyun  *  On paper, memory read barriers may be needed here to
1578*4882a593Smuzhiyun  *  prevent out of order LOADs by the CPU from having
1579*4882a593Smuzhiyun  *  prefetched stale data prior to DMA having occurred.
1580*4882a593Smuzhiyun  */
1581*4882a593Smuzhiyun static int sym_wakeup_done (struct sym_hcb *np)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun 	struct sym_ccb *cp;
1584*4882a593Smuzhiyun 	int i, n;
1585*4882a593Smuzhiyun 	u32 dsa;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	n = 0;
1588*4882a593Smuzhiyun 	i = np->dqueueget;
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	/* MEMORY_READ_BARRIER(); */
1591*4882a593Smuzhiyun 	while (1) {
1592*4882a593Smuzhiyun 		dsa = scr_to_cpu(np->dqueue[i]);
1593*4882a593Smuzhiyun 		if (!dsa)
1594*4882a593Smuzhiyun 			break;
1595*4882a593Smuzhiyun 		np->dqueue[i] = 0;
1596*4882a593Smuzhiyun 		if ((i = i+2) >= MAX_QUEUE*2)
1597*4882a593Smuzhiyun 			i = 0;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 		cp = sym_ccb_from_dsa(np, dsa);
1600*4882a593Smuzhiyun 		if (cp) {
1601*4882a593Smuzhiyun 			MEMORY_READ_BARRIER();
1602*4882a593Smuzhiyun 			sym_complete_ok (np, cp);
1603*4882a593Smuzhiyun 			++n;
1604*4882a593Smuzhiyun 		}
1605*4882a593Smuzhiyun 		else
1606*4882a593Smuzhiyun 			printf ("%s: bad DSA (%x) in done queue.\n",
1607*4882a593Smuzhiyun 				sym_name(np), (u_int) dsa);
1608*4882a593Smuzhiyun 	}
1609*4882a593Smuzhiyun 	np->dqueueget = i;
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	return n;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun /*
1615*4882a593Smuzhiyun  *  Complete all CCBs queued to the COMP queue.
1616*4882a593Smuzhiyun  *
1617*4882a593Smuzhiyun  *  These CCBs are assumed:
1618*4882a593Smuzhiyun  *  - Not to be referenced either by devices or
1619*4882a593Smuzhiyun  *    SCRIPTS-related queues and datas.
1620*4882a593Smuzhiyun  *  - To have to be completed with an error condition
1621*4882a593Smuzhiyun  *    or requeued.
1622*4882a593Smuzhiyun  *
1623*4882a593Smuzhiyun  *  The device queue freeze count is incremented
1624*4882a593Smuzhiyun  *  for each CCB that does not prevent this.
1625*4882a593Smuzhiyun  *  This function is called when all CCBs involved
1626*4882a593Smuzhiyun  *  in error handling/recovery have been reaped.
1627*4882a593Smuzhiyun  */
1628*4882a593Smuzhiyun static void sym_flush_comp_queue(struct sym_hcb *np, int cam_status)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun 	SYM_QUEHEAD *qp;
1631*4882a593Smuzhiyun 	struct sym_ccb *cp;
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	while ((qp = sym_remque_head(&np->comp_ccbq)) != NULL) {
1634*4882a593Smuzhiyun 		struct scsi_cmnd *cmd;
1635*4882a593Smuzhiyun 		cp = sym_que_entry(qp, struct sym_ccb, link_ccbq);
1636*4882a593Smuzhiyun 		sym_insque_tail(&cp->link_ccbq, &np->busy_ccbq);
1637*4882a593Smuzhiyun 		/* Leave quiet CCBs waiting for resources */
1638*4882a593Smuzhiyun 		if (cp->host_status == HS_WAIT)
1639*4882a593Smuzhiyun 			continue;
1640*4882a593Smuzhiyun 		cmd = cp->cmd;
1641*4882a593Smuzhiyun 		if (cam_status)
1642*4882a593Smuzhiyun 			sym_set_cam_status(cmd, cam_status);
1643*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
1644*4882a593Smuzhiyun 		if (sym_get_cam_status(cmd) == DID_SOFT_ERROR) {
1645*4882a593Smuzhiyun 			struct sym_tcb *tp = &np->target[cp->target];
1646*4882a593Smuzhiyun 			struct sym_lcb *lp = sym_lp(tp, cp->lun);
1647*4882a593Smuzhiyun 			if (lp) {
1648*4882a593Smuzhiyun 				sym_remque(&cp->link2_ccbq);
1649*4882a593Smuzhiyun 				sym_insque_tail(&cp->link2_ccbq,
1650*4882a593Smuzhiyun 				                &lp->waiting_ccbq);
1651*4882a593Smuzhiyun 				if (cp->started) {
1652*4882a593Smuzhiyun 					if (cp->tag != NO_TAG)
1653*4882a593Smuzhiyun 						--lp->started_tags;
1654*4882a593Smuzhiyun 					else
1655*4882a593Smuzhiyun 						--lp->started_no_tag;
1656*4882a593Smuzhiyun 				}
1657*4882a593Smuzhiyun 			}
1658*4882a593Smuzhiyun 			cp->started = 0;
1659*4882a593Smuzhiyun 			continue;
1660*4882a593Smuzhiyun 		}
1661*4882a593Smuzhiyun #endif
1662*4882a593Smuzhiyun 		sym_free_ccb(np, cp);
1663*4882a593Smuzhiyun 		sym_xpt_done(np, cmd);
1664*4882a593Smuzhiyun 	}
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun /*
1668*4882a593Smuzhiyun  *  Complete all active CCBs with error.
1669*4882a593Smuzhiyun  *  Used on CHIP/SCSI RESET.
1670*4882a593Smuzhiyun  */
1671*4882a593Smuzhiyun static void sym_flush_busy_queue (struct sym_hcb *np, int cam_status)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun 	/*
1674*4882a593Smuzhiyun 	 *  Move all active CCBs to the COMP queue
1675*4882a593Smuzhiyun 	 *  and flush this queue.
1676*4882a593Smuzhiyun 	 */
1677*4882a593Smuzhiyun 	sym_que_splice(&np->busy_ccbq, &np->comp_ccbq);
1678*4882a593Smuzhiyun 	sym_que_init(&np->busy_ccbq);
1679*4882a593Smuzhiyun 	sym_flush_comp_queue(np, cam_status);
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun /*
1683*4882a593Smuzhiyun  *  Start chip.
1684*4882a593Smuzhiyun  *
1685*4882a593Smuzhiyun  *  'reason' means:
1686*4882a593Smuzhiyun  *     0: initialisation.
1687*4882a593Smuzhiyun  *     1: SCSI BUS RESET delivered or received.
1688*4882a593Smuzhiyun  *     2: SCSI BUS MODE changed.
1689*4882a593Smuzhiyun  */
1690*4882a593Smuzhiyun void sym_start_up(struct Scsi_Host *shost, int reason)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun 	struct sym_data *sym_data = shost_priv(shost);
1693*4882a593Smuzhiyun 	struct pci_dev *pdev = sym_data->pdev;
1694*4882a593Smuzhiyun 	struct sym_hcb *np = sym_data->ncb;
1695*4882a593Smuzhiyun  	int	i;
1696*4882a593Smuzhiyun 	u32	phys;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun  	/*
1699*4882a593Smuzhiyun 	 *  Reset chip if asked, otherwise just clear fifos.
1700*4882a593Smuzhiyun  	 */
1701*4882a593Smuzhiyun 	if (reason == 1)
1702*4882a593Smuzhiyun 		sym_soft_reset(np);
1703*4882a593Smuzhiyun 	else {
1704*4882a593Smuzhiyun 		OUTB(np, nc_stest3, TE|CSF);
1705*4882a593Smuzhiyun 		OUTONB(np, nc_ctest3, CLF);
1706*4882a593Smuzhiyun 	}
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	/*
1709*4882a593Smuzhiyun 	 *  Clear Start Queue
1710*4882a593Smuzhiyun 	 */
1711*4882a593Smuzhiyun 	phys = np->squeue_ba;
1712*4882a593Smuzhiyun 	for (i = 0; i < MAX_QUEUE*2; i += 2) {
1713*4882a593Smuzhiyun 		np->squeue[i]   = cpu_to_scr(np->idletask_ba);
1714*4882a593Smuzhiyun 		np->squeue[i+1] = cpu_to_scr(phys + (i+2)*4);
1715*4882a593Smuzhiyun 	}
1716*4882a593Smuzhiyun 	np->squeue[MAX_QUEUE*2-1] = cpu_to_scr(phys);
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	/*
1719*4882a593Smuzhiyun 	 *  Start at first entry.
1720*4882a593Smuzhiyun 	 */
1721*4882a593Smuzhiyun 	np->squeueput = 0;
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	/*
1724*4882a593Smuzhiyun 	 *  Clear Done Queue
1725*4882a593Smuzhiyun 	 */
1726*4882a593Smuzhiyun 	phys = np->dqueue_ba;
1727*4882a593Smuzhiyun 	for (i = 0; i < MAX_QUEUE*2; i += 2) {
1728*4882a593Smuzhiyun 		np->dqueue[i]   = 0;
1729*4882a593Smuzhiyun 		np->dqueue[i+1] = cpu_to_scr(phys + (i+2)*4);
1730*4882a593Smuzhiyun 	}
1731*4882a593Smuzhiyun 	np->dqueue[MAX_QUEUE*2-1] = cpu_to_scr(phys);
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	/*
1734*4882a593Smuzhiyun 	 *  Start at first entry.
1735*4882a593Smuzhiyun 	 */
1736*4882a593Smuzhiyun 	np->dqueueget = 0;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	/*
1739*4882a593Smuzhiyun 	 *  Install patches in scripts.
1740*4882a593Smuzhiyun 	 *  This also let point to first position the start
1741*4882a593Smuzhiyun 	 *  and done queue pointers used from SCRIPTS.
1742*4882a593Smuzhiyun 	 */
1743*4882a593Smuzhiyun 	np->fw_patch(shost);
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	/*
1746*4882a593Smuzhiyun 	 *  Wakeup all pending jobs.
1747*4882a593Smuzhiyun 	 */
1748*4882a593Smuzhiyun 	sym_flush_busy_queue(np, DID_RESET);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	/*
1751*4882a593Smuzhiyun 	 *  Init chip.
1752*4882a593Smuzhiyun 	 */
1753*4882a593Smuzhiyun 	OUTB(np, nc_istat,  0x00);			/*  Remove Reset, abort */
1754*4882a593Smuzhiyun 	INB(np, nc_mbox1);
1755*4882a593Smuzhiyun 	udelay(2000); /* The 895 needs time for the bus mode to settle */
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	OUTB(np, nc_scntl0, np->rv_scntl0 | 0xc0);
1758*4882a593Smuzhiyun 					/*  full arb., ena parity, par->ATN  */
1759*4882a593Smuzhiyun 	OUTB(np, nc_scntl1, 0x00);		/*  odd parity, and remove CRST!! */
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	sym_selectclock(np, np->rv_scntl3);	/* Select SCSI clock */
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	OUTB(np, nc_scid  , RRE|np->myaddr);	/* Adapter SCSI address */
1764*4882a593Smuzhiyun 	OUTW(np, nc_respid, 1ul<<np->myaddr);	/* Id to respond to */
1765*4882a593Smuzhiyun 	OUTB(np, nc_istat , SIGP	);		/*  Signal Process */
1766*4882a593Smuzhiyun 	OUTB(np, nc_dmode , np->rv_dmode);		/* Burst length, dma mode */
1767*4882a593Smuzhiyun 	OUTB(np, nc_ctest5, np->rv_ctest5);	/* Large fifo + large burst */
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	OUTB(np, nc_dcntl , NOCOM|np->rv_dcntl);	/* Protect SFBR */
1770*4882a593Smuzhiyun 	OUTB(np, nc_ctest3, np->rv_ctest3);	/* Write and invalidate */
1771*4882a593Smuzhiyun 	OUTB(np, nc_ctest4, np->rv_ctest4);	/* Master parity checking */
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	/* Extended Sreq/Sack filtering not supported on the C10 */
1774*4882a593Smuzhiyun 	if (np->features & FE_C10)
1775*4882a593Smuzhiyun 		OUTB(np, nc_stest2, np->rv_stest2);
1776*4882a593Smuzhiyun 	else
1777*4882a593Smuzhiyun 		OUTB(np, nc_stest2, EXT|np->rv_stest2);
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	OUTB(np, nc_stest3, TE);			/* TolerANT enable */
1780*4882a593Smuzhiyun 	OUTB(np, nc_stime0, 0x0c);			/* HTH disabled  STO 0.25 sec */
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	/*
1783*4882a593Smuzhiyun 	 *  For now, disable AIP generation on C1010-66.
1784*4882a593Smuzhiyun 	 */
1785*4882a593Smuzhiyun 	if (pdev->device == PCI_DEVICE_ID_LSI_53C1010_66)
1786*4882a593Smuzhiyun 		OUTB(np, nc_aipcntl1, DISAIP);
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	/*
1789*4882a593Smuzhiyun 	 *  C10101 rev. 0 errata.
1790*4882a593Smuzhiyun 	 *  Errant SGE's when in narrow. Write bits 4 & 5 of
1791*4882a593Smuzhiyun 	 *  STEST1 register to disable SGE. We probably should do
1792*4882a593Smuzhiyun 	 *  that from SCRIPTS for each selection/reselection, but
1793*4882a593Smuzhiyun 	 *  I just don't want. :)
1794*4882a593Smuzhiyun 	 */
1795*4882a593Smuzhiyun 	if (pdev->device == PCI_DEVICE_ID_LSI_53C1010_33 &&
1796*4882a593Smuzhiyun 	    pdev->revision < 1)
1797*4882a593Smuzhiyun 		OUTB(np, nc_stest1, INB(np, nc_stest1) | 0x30);
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	/*
1800*4882a593Smuzhiyun 	 *  DEL 441 - 53C876 Rev 5 - Part Number 609-0392787/2788 - ITEM 2.
1801*4882a593Smuzhiyun 	 *  Disable overlapped arbitration for some dual function devices,
1802*4882a593Smuzhiyun 	 *  regardless revision id (kind of post-chip-design feature. ;-))
1803*4882a593Smuzhiyun 	 */
1804*4882a593Smuzhiyun 	if (pdev->device == PCI_DEVICE_ID_NCR_53C875)
1805*4882a593Smuzhiyun 		OUTB(np, nc_ctest0, (1<<5));
1806*4882a593Smuzhiyun 	else if (pdev->device == PCI_DEVICE_ID_NCR_53C896)
1807*4882a593Smuzhiyun 		np->rv_ccntl0 |= DPR;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	/*
1810*4882a593Smuzhiyun 	 *  Write CCNTL0/CCNTL1 for chips capable of 64 bit addressing
1811*4882a593Smuzhiyun 	 *  and/or hardware phase mismatch, since only such chips
1812*4882a593Smuzhiyun 	 *  seem to support those IO registers.
1813*4882a593Smuzhiyun 	 */
1814*4882a593Smuzhiyun 	if (np->features & (FE_DAC|FE_NOPM)) {
1815*4882a593Smuzhiyun 		OUTB(np, nc_ccntl0, np->rv_ccntl0);
1816*4882a593Smuzhiyun 		OUTB(np, nc_ccntl1, np->rv_ccntl1);
1817*4882a593Smuzhiyun 	}
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun #if	SYM_CONF_DMA_ADDRESSING_MODE == 2
1820*4882a593Smuzhiyun 	/*
1821*4882a593Smuzhiyun 	 *  Set up scratch C and DRS IO registers to map the 32 bit
1822*4882a593Smuzhiyun 	 *  DMA address range our data structures are located in.
1823*4882a593Smuzhiyun 	 */
1824*4882a593Smuzhiyun 	if (use_dac(np)) {
1825*4882a593Smuzhiyun 		np->dmap_bah[0] = 0;	/* ??? */
1826*4882a593Smuzhiyun 		OUTL(np, nc_scrx[0], np->dmap_bah[0]);
1827*4882a593Smuzhiyun 		OUTL(np, nc_drs, np->dmap_bah[0]);
1828*4882a593Smuzhiyun 	}
1829*4882a593Smuzhiyun #endif
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	/*
1832*4882a593Smuzhiyun 	 *  If phase mismatch handled by scripts (895A/896/1010),
1833*4882a593Smuzhiyun 	 *  set PM jump addresses.
1834*4882a593Smuzhiyun 	 */
1835*4882a593Smuzhiyun 	if (np->features & FE_NOPM) {
1836*4882a593Smuzhiyun 		OUTL(np, nc_pmjad1, SCRIPTB_BA(np, pm_handle));
1837*4882a593Smuzhiyun 		OUTL(np, nc_pmjad2, SCRIPTB_BA(np, pm_handle));
1838*4882a593Smuzhiyun 	}
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	/*
1841*4882a593Smuzhiyun 	 *    Enable GPIO0 pin for writing if LED support from SCRIPTS.
1842*4882a593Smuzhiyun 	 *    Also set GPIO5 and clear GPIO6 if hardware LED control.
1843*4882a593Smuzhiyun 	 */
1844*4882a593Smuzhiyun 	if (np->features & FE_LED0)
1845*4882a593Smuzhiyun 		OUTB(np, nc_gpcntl, INB(np, nc_gpcntl) & ~0x01);
1846*4882a593Smuzhiyun 	else if (np->features & FE_LEDC)
1847*4882a593Smuzhiyun 		OUTB(np, nc_gpcntl, (INB(np, nc_gpcntl) & ~0x41) | 0x20);
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 	/*
1850*4882a593Smuzhiyun 	 *      enable ints
1851*4882a593Smuzhiyun 	 */
1852*4882a593Smuzhiyun 	OUTW(np, nc_sien , STO|HTH|MA|SGE|UDC|RST|PAR);
1853*4882a593Smuzhiyun 	OUTB(np, nc_dien , MDPE|BF|SSI|SIR|IID);
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	/*
1856*4882a593Smuzhiyun 	 *  For 895/6 enable SBMC interrupt and save current SCSI bus mode.
1857*4882a593Smuzhiyun 	 *  Try to eat the spurious SBMC interrupt that may occur when
1858*4882a593Smuzhiyun 	 *  we reset the chip but not the SCSI BUS (at initialization).
1859*4882a593Smuzhiyun 	 */
1860*4882a593Smuzhiyun 	if (np->features & (FE_ULTRA2|FE_ULTRA3)) {
1861*4882a593Smuzhiyun 		OUTONW(np, nc_sien, SBMC);
1862*4882a593Smuzhiyun 		if (reason == 0) {
1863*4882a593Smuzhiyun 			INB(np, nc_mbox1);
1864*4882a593Smuzhiyun 			mdelay(100);
1865*4882a593Smuzhiyun 			INW(np, nc_sist);
1866*4882a593Smuzhiyun 		}
1867*4882a593Smuzhiyun 		np->scsi_mode = INB(np, nc_stest4) & SMODE;
1868*4882a593Smuzhiyun 	}
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	/*
1871*4882a593Smuzhiyun 	 *  Fill in target structure.
1872*4882a593Smuzhiyun 	 *  Reinitialize usrsync.
1873*4882a593Smuzhiyun 	 *  Reinitialize usrwide.
1874*4882a593Smuzhiyun 	 *  Prepare sync negotiation according to actual SCSI bus mode.
1875*4882a593Smuzhiyun 	 */
1876*4882a593Smuzhiyun 	for (i=0;i<SYM_CONF_MAX_TARGET;i++) {
1877*4882a593Smuzhiyun 		struct sym_tcb *tp = &np->target[i];
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 		tp->to_reset  = 0;
1880*4882a593Smuzhiyun 		tp->head.sval = 0;
1881*4882a593Smuzhiyun 		tp->head.wval = np->rv_scntl3;
1882*4882a593Smuzhiyun 		tp->head.uval = 0;
1883*4882a593Smuzhiyun 		if (tp->lun0p)
1884*4882a593Smuzhiyun 			tp->lun0p->to_clear = 0;
1885*4882a593Smuzhiyun 		if (tp->lunmp) {
1886*4882a593Smuzhiyun 			int ln;
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 			for (ln = 1; ln < SYM_CONF_MAX_LUN; ln++)
1889*4882a593Smuzhiyun 				if (tp->lunmp[ln])
1890*4882a593Smuzhiyun 					tp->lunmp[ln]->to_clear = 0;
1891*4882a593Smuzhiyun 		}
1892*4882a593Smuzhiyun 	}
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	/*
1895*4882a593Smuzhiyun 	 *  Download SCSI SCRIPTS to on-chip RAM if present,
1896*4882a593Smuzhiyun 	 *  and start script processor.
1897*4882a593Smuzhiyun 	 *  We do the download preferently from the CPU.
1898*4882a593Smuzhiyun 	 *  For platforms that may not support PCI memory mapping,
1899*4882a593Smuzhiyun 	 *  we use simple SCRIPTS that performs MEMORY MOVEs.
1900*4882a593Smuzhiyun 	 */
1901*4882a593Smuzhiyun 	phys = SCRIPTA_BA(np, init);
1902*4882a593Smuzhiyun 	if (np->ram_ba) {
1903*4882a593Smuzhiyun 		if (sym_verbose >= 2)
1904*4882a593Smuzhiyun 			printf("%s: Downloading SCSI SCRIPTS.\n", sym_name(np));
1905*4882a593Smuzhiyun 		memcpy_toio(np->s.ramaddr, np->scripta0, np->scripta_sz);
1906*4882a593Smuzhiyun 		if (np->features & FE_RAM8K) {
1907*4882a593Smuzhiyun 			memcpy_toio(np->s.ramaddr + 4096, np->scriptb0, np->scriptb_sz);
1908*4882a593Smuzhiyun 			phys = scr_to_cpu(np->scr_ram_seg);
1909*4882a593Smuzhiyun 			OUTL(np, nc_mmws, phys);
1910*4882a593Smuzhiyun 			OUTL(np, nc_mmrs, phys);
1911*4882a593Smuzhiyun 			OUTL(np, nc_sfs,  phys);
1912*4882a593Smuzhiyun 			phys = SCRIPTB_BA(np, start64);
1913*4882a593Smuzhiyun 		}
1914*4882a593Smuzhiyun 	}
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	np->istat_sem = 0;
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	OUTL(np, nc_dsa, np->hcb_ba);
1919*4882a593Smuzhiyun 	OUTL_DSP(np, phys);
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	/*
1922*4882a593Smuzhiyun 	 *  Notify the XPT about the RESET condition.
1923*4882a593Smuzhiyun 	 */
1924*4882a593Smuzhiyun 	if (reason != 0)
1925*4882a593Smuzhiyun 		sym_xpt_async_bus_reset(np);
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun /*
1929*4882a593Smuzhiyun  *  Switch trans mode for current job and its target.
1930*4882a593Smuzhiyun  */
1931*4882a593Smuzhiyun static void sym_settrans(struct sym_hcb *np, int target, u_char opts, u_char ofs,
1932*4882a593Smuzhiyun 			 u_char per, u_char wide, u_char div, u_char fak)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun 	SYM_QUEHEAD *qp;
1935*4882a593Smuzhiyun 	u_char sval, wval, uval;
1936*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[target];
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	assert(target == (INB(np, nc_sdid) & 0x0f));
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 	sval = tp->head.sval;
1941*4882a593Smuzhiyun 	wval = tp->head.wval;
1942*4882a593Smuzhiyun 	uval = tp->head.uval;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun #if 0
1945*4882a593Smuzhiyun 	printf("XXXX sval=%x wval=%x uval=%x (%x)\n",
1946*4882a593Smuzhiyun 		sval, wval, uval, np->rv_scntl3);
1947*4882a593Smuzhiyun #endif
1948*4882a593Smuzhiyun 	/*
1949*4882a593Smuzhiyun 	 *  Set the offset.
1950*4882a593Smuzhiyun 	 */
1951*4882a593Smuzhiyun 	if (!(np->features & FE_C10))
1952*4882a593Smuzhiyun 		sval = (sval & ~0x1f) | ofs;
1953*4882a593Smuzhiyun 	else
1954*4882a593Smuzhiyun 		sval = (sval & ~0x3f) | ofs;
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	/*
1957*4882a593Smuzhiyun 	 *  Set the sync divisor and extra clock factor.
1958*4882a593Smuzhiyun 	 */
1959*4882a593Smuzhiyun 	if (ofs != 0) {
1960*4882a593Smuzhiyun 		wval = (wval & ~0x70) | ((div+1) << 4);
1961*4882a593Smuzhiyun 		if (!(np->features & FE_C10))
1962*4882a593Smuzhiyun 			sval = (sval & ~0xe0) | (fak << 5);
1963*4882a593Smuzhiyun 		else {
1964*4882a593Smuzhiyun 			uval = uval & ~(XCLKH_ST|XCLKH_DT|XCLKS_ST|XCLKS_DT);
1965*4882a593Smuzhiyun 			if (fak >= 1) uval |= (XCLKH_ST|XCLKH_DT);
1966*4882a593Smuzhiyun 			if (fak >= 2) uval |= (XCLKS_ST|XCLKS_DT);
1967*4882a593Smuzhiyun 		}
1968*4882a593Smuzhiyun 	}
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	/*
1971*4882a593Smuzhiyun 	 *  Set the bus width.
1972*4882a593Smuzhiyun 	 */
1973*4882a593Smuzhiyun 	wval = wval & ~EWS;
1974*4882a593Smuzhiyun 	if (wide != 0)
1975*4882a593Smuzhiyun 		wval |= EWS;
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	/*
1978*4882a593Smuzhiyun 	 *  Set misc. ultra enable bits.
1979*4882a593Smuzhiyun 	 */
1980*4882a593Smuzhiyun 	if (np->features & FE_C10) {
1981*4882a593Smuzhiyun 		uval = uval & ~(U3EN|AIPCKEN);
1982*4882a593Smuzhiyun 		if (opts)	{
1983*4882a593Smuzhiyun 			assert(np->features & FE_U3EN);
1984*4882a593Smuzhiyun 			uval |= U3EN;
1985*4882a593Smuzhiyun 		}
1986*4882a593Smuzhiyun 	} else {
1987*4882a593Smuzhiyun 		wval = wval & ~ULTRA;
1988*4882a593Smuzhiyun 		if (per <= 12)	wval |= ULTRA;
1989*4882a593Smuzhiyun 	}
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	/*
1992*4882a593Smuzhiyun 	 *   Stop there if sync parameters are unchanged.
1993*4882a593Smuzhiyun 	 */
1994*4882a593Smuzhiyun 	if (tp->head.sval == sval &&
1995*4882a593Smuzhiyun 	    tp->head.wval == wval &&
1996*4882a593Smuzhiyun 	    tp->head.uval == uval)
1997*4882a593Smuzhiyun 		return;
1998*4882a593Smuzhiyun 	tp->head.sval = sval;
1999*4882a593Smuzhiyun 	tp->head.wval = wval;
2000*4882a593Smuzhiyun 	tp->head.uval = uval;
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	/*
2003*4882a593Smuzhiyun 	 *  Disable extended Sreq/Sack filtering if per < 50.
2004*4882a593Smuzhiyun 	 *  Not supported on the C1010.
2005*4882a593Smuzhiyun 	 */
2006*4882a593Smuzhiyun 	if (per < 50 && !(np->features & FE_C10))
2007*4882a593Smuzhiyun 		OUTOFFB(np, nc_stest2, EXT);
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun 	/*
2010*4882a593Smuzhiyun 	 *  set actual value and sync_status
2011*4882a593Smuzhiyun 	 */
2012*4882a593Smuzhiyun 	OUTB(np, nc_sxfer,  tp->head.sval);
2013*4882a593Smuzhiyun 	OUTB(np, nc_scntl3, tp->head.wval);
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	if (np->features & FE_C10) {
2016*4882a593Smuzhiyun 		OUTB(np, nc_scntl4, tp->head.uval);
2017*4882a593Smuzhiyun 	}
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	/*
2020*4882a593Smuzhiyun 	 *  patch ALL busy ccbs of this target.
2021*4882a593Smuzhiyun 	 */
2022*4882a593Smuzhiyun 	FOR_EACH_QUEUED_ELEMENT(&np->busy_ccbq, qp) {
2023*4882a593Smuzhiyun 		struct sym_ccb *cp;
2024*4882a593Smuzhiyun 		cp = sym_que_entry(qp, struct sym_ccb, link_ccbq);
2025*4882a593Smuzhiyun 		if (cp->target != target)
2026*4882a593Smuzhiyun 			continue;
2027*4882a593Smuzhiyun 		cp->phys.select.sel_scntl3 = tp->head.wval;
2028*4882a593Smuzhiyun 		cp->phys.select.sel_sxfer  = tp->head.sval;
2029*4882a593Smuzhiyun 		if (np->features & FE_C10) {
2030*4882a593Smuzhiyun 			cp->phys.select.sel_scntl4 = tp->head.uval;
2031*4882a593Smuzhiyun 		}
2032*4882a593Smuzhiyun 	}
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun static void sym_announce_transfer_rate(struct sym_tcb *tp)
2036*4882a593Smuzhiyun {
2037*4882a593Smuzhiyun 	struct scsi_target *starget = tp->starget;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	if (tp->tprint.period != spi_period(starget) ||
2040*4882a593Smuzhiyun 	    tp->tprint.offset != spi_offset(starget) ||
2041*4882a593Smuzhiyun 	    tp->tprint.width != spi_width(starget) ||
2042*4882a593Smuzhiyun 	    tp->tprint.iu != spi_iu(starget) ||
2043*4882a593Smuzhiyun 	    tp->tprint.dt != spi_dt(starget) ||
2044*4882a593Smuzhiyun 	    tp->tprint.qas != spi_qas(starget) ||
2045*4882a593Smuzhiyun 	    !tp->tprint.check_nego) {
2046*4882a593Smuzhiyun 		tp->tprint.period = spi_period(starget);
2047*4882a593Smuzhiyun 		tp->tprint.offset = spi_offset(starget);
2048*4882a593Smuzhiyun 		tp->tprint.width = spi_width(starget);
2049*4882a593Smuzhiyun 		tp->tprint.iu = spi_iu(starget);
2050*4882a593Smuzhiyun 		tp->tprint.dt = spi_dt(starget);
2051*4882a593Smuzhiyun 		tp->tprint.qas = spi_qas(starget);
2052*4882a593Smuzhiyun 		tp->tprint.check_nego = 1;
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 		spi_display_xfer_agreement(starget);
2055*4882a593Smuzhiyun 	}
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun /*
2059*4882a593Smuzhiyun  *  We received a WDTR.
2060*4882a593Smuzhiyun  *  Let everything be aware of the changes.
2061*4882a593Smuzhiyun  */
2062*4882a593Smuzhiyun static void sym_setwide(struct sym_hcb *np, int target, u_char wide)
2063*4882a593Smuzhiyun {
2064*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[target];
2065*4882a593Smuzhiyun 	struct scsi_target *starget = tp->starget;
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	sym_settrans(np, target, 0, 0, 0, wide, 0, 0);
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	if (wide)
2070*4882a593Smuzhiyun 		tp->tgoal.renego = NS_WIDE;
2071*4882a593Smuzhiyun 	else
2072*4882a593Smuzhiyun 		tp->tgoal.renego = 0;
2073*4882a593Smuzhiyun 	tp->tgoal.check_nego = 0;
2074*4882a593Smuzhiyun 	tp->tgoal.width = wide;
2075*4882a593Smuzhiyun 	spi_offset(starget) = 0;
2076*4882a593Smuzhiyun 	spi_period(starget) = 0;
2077*4882a593Smuzhiyun 	spi_width(starget) = wide;
2078*4882a593Smuzhiyun 	spi_iu(starget) = 0;
2079*4882a593Smuzhiyun 	spi_dt(starget) = 0;
2080*4882a593Smuzhiyun 	spi_qas(starget) = 0;
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	if (sym_verbose >= 3)
2083*4882a593Smuzhiyun 		sym_announce_transfer_rate(tp);
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun /*
2087*4882a593Smuzhiyun  *  We received a SDTR.
2088*4882a593Smuzhiyun  *  Let everything be aware of the changes.
2089*4882a593Smuzhiyun  */
2090*4882a593Smuzhiyun static void
2091*4882a593Smuzhiyun sym_setsync(struct sym_hcb *np, int target,
2092*4882a593Smuzhiyun             u_char ofs, u_char per, u_char div, u_char fak)
2093*4882a593Smuzhiyun {
2094*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[target];
2095*4882a593Smuzhiyun 	struct scsi_target *starget = tp->starget;
2096*4882a593Smuzhiyun 	u_char wide = (tp->head.wval & EWS) ? BUS_16_BIT : BUS_8_BIT;
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun 	sym_settrans(np, target, 0, ofs, per, wide, div, fak);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	if (wide)
2101*4882a593Smuzhiyun 		tp->tgoal.renego = NS_WIDE;
2102*4882a593Smuzhiyun 	else if (ofs)
2103*4882a593Smuzhiyun 		tp->tgoal.renego = NS_SYNC;
2104*4882a593Smuzhiyun 	else
2105*4882a593Smuzhiyun 		tp->tgoal.renego = 0;
2106*4882a593Smuzhiyun 	spi_period(starget) = per;
2107*4882a593Smuzhiyun 	spi_offset(starget) = ofs;
2108*4882a593Smuzhiyun 	spi_iu(starget) = spi_dt(starget) = spi_qas(starget) = 0;
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	if (!tp->tgoal.dt && !tp->tgoal.iu && !tp->tgoal.qas) {
2111*4882a593Smuzhiyun 		tp->tgoal.period = per;
2112*4882a593Smuzhiyun 		tp->tgoal.offset = ofs;
2113*4882a593Smuzhiyun 		tp->tgoal.check_nego = 0;
2114*4882a593Smuzhiyun 	}
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun 	sym_announce_transfer_rate(tp);
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun /*
2120*4882a593Smuzhiyun  *  We received a PPR.
2121*4882a593Smuzhiyun  *  Let everything be aware of the changes.
2122*4882a593Smuzhiyun  */
2123*4882a593Smuzhiyun static void
2124*4882a593Smuzhiyun sym_setpprot(struct sym_hcb *np, int target, u_char opts, u_char ofs,
2125*4882a593Smuzhiyun              u_char per, u_char wide, u_char div, u_char fak)
2126*4882a593Smuzhiyun {
2127*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[target];
2128*4882a593Smuzhiyun 	struct scsi_target *starget = tp->starget;
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	sym_settrans(np, target, opts, ofs, per, wide, div, fak);
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	if (wide || ofs)
2133*4882a593Smuzhiyun 		tp->tgoal.renego = NS_PPR;
2134*4882a593Smuzhiyun 	else
2135*4882a593Smuzhiyun 		tp->tgoal.renego = 0;
2136*4882a593Smuzhiyun 	spi_width(starget) = tp->tgoal.width = wide;
2137*4882a593Smuzhiyun 	spi_period(starget) = tp->tgoal.period = per;
2138*4882a593Smuzhiyun 	spi_offset(starget) = tp->tgoal.offset = ofs;
2139*4882a593Smuzhiyun 	spi_iu(starget) = tp->tgoal.iu = !!(opts & PPR_OPT_IU);
2140*4882a593Smuzhiyun 	spi_dt(starget) = tp->tgoal.dt = !!(opts & PPR_OPT_DT);
2141*4882a593Smuzhiyun 	spi_qas(starget) = tp->tgoal.qas = !!(opts & PPR_OPT_QAS);
2142*4882a593Smuzhiyun 	tp->tgoal.check_nego = 0;
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	sym_announce_transfer_rate(tp);
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun /*
2148*4882a593Smuzhiyun  *  generic recovery from scsi interrupt
2149*4882a593Smuzhiyun  *
2150*4882a593Smuzhiyun  *  The doc says that when the chip gets an SCSI interrupt,
2151*4882a593Smuzhiyun  *  it tries to stop in an orderly fashion, by completing
2152*4882a593Smuzhiyun  *  an instruction fetch that had started or by flushing
2153*4882a593Smuzhiyun  *  the DMA fifo for a write to memory that was executing.
2154*4882a593Smuzhiyun  *  Such a fashion is not enough to know if the instruction
2155*4882a593Smuzhiyun  *  that was just before the current DSP value has been
2156*4882a593Smuzhiyun  *  executed or not.
2157*4882a593Smuzhiyun  *
2158*4882a593Smuzhiyun  *  There are some small SCRIPTS sections that deal with
2159*4882a593Smuzhiyun  *  the start queue and the done queue that may break any
2160*4882a593Smuzhiyun  *  assomption from the C code if we are interrupted
2161*4882a593Smuzhiyun  *  inside, so we reset if this happens. Btw, since these
2162*4882a593Smuzhiyun  *  SCRIPTS sections are executed while the SCRIPTS hasn't
2163*4882a593Smuzhiyun  *  started SCSI operations, it is very unlikely to happen.
2164*4882a593Smuzhiyun  *
2165*4882a593Smuzhiyun  *  All the driver data structures are supposed to be
2166*4882a593Smuzhiyun  *  allocated from the same 4 GB memory window, so there
2167*4882a593Smuzhiyun  *  is a 1 to 1 relationship between DSA and driver data
2168*4882a593Smuzhiyun  *  structures. Since we are careful :) to invalidate the
2169*4882a593Smuzhiyun  *  DSA when we complete a command or when the SCRIPTS
2170*4882a593Smuzhiyun  *  pushes a DSA into a queue, we can trust it when it
2171*4882a593Smuzhiyun  *  points to a CCB.
2172*4882a593Smuzhiyun  */
2173*4882a593Smuzhiyun static void sym_recover_scsi_int (struct sym_hcb *np, u_char hsts)
2174*4882a593Smuzhiyun {
2175*4882a593Smuzhiyun 	u32	dsp	= INL(np, nc_dsp);
2176*4882a593Smuzhiyun 	u32	dsa	= INL(np, nc_dsa);
2177*4882a593Smuzhiyun 	struct sym_ccb *cp	= sym_ccb_from_dsa(np, dsa);
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 	/*
2180*4882a593Smuzhiyun 	 *  If we haven't been interrupted inside the SCRIPTS
2181*4882a593Smuzhiyun 	 *  critical pathes, we can safely restart the SCRIPTS
2182*4882a593Smuzhiyun 	 *  and trust the DSA value if it matches a CCB.
2183*4882a593Smuzhiyun 	 */
2184*4882a593Smuzhiyun 	if ((!(dsp > SCRIPTA_BA(np, getjob_begin) &&
2185*4882a593Smuzhiyun 	       dsp < SCRIPTA_BA(np, getjob_end) + 1)) &&
2186*4882a593Smuzhiyun 	    (!(dsp > SCRIPTA_BA(np, ungetjob) &&
2187*4882a593Smuzhiyun 	       dsp < SCRIPTA_BA(np, reselect) + 1)) &&
2188*4882a593Smuzhiyun 	    (!(dsp > SCRIPTB_BA(np, sel_for_abort) &&
2189*4882a593Smuzhiyun 	       dsp < SCRIPTB_BA(np, sel_for_abort_1) + 1)) &&
2190*4882a593Smuzhiyun 	    (!(dsp > SCRIPTA_BA(np, done) &&
2191*4882a593Smuzhiyun 	       dsp < SCRIPTA_BA(np, done_end) + 1))) {
2192*4882a593Smuzhiyun 		OUTB(np, nc_ctest3, np->rv_ctest3 | CLF); /* clear dma fifo  */
2193*4882a593Smuzhiyun 		OUTB(np, nc_stest3, TE|CSF);		/* clear scsi fifo */
2194*4882a593Smuzhiyun 		/*
2195*4882a593Smuzhiyun 		 *  If we have a CCB, let the SCRIPTS call us back for
2196*4882a593Smuzhiyun 		 *  the handling of the error with SCRATCHA filled with
2197*4882a593Smuzhiyun 		 *  STARTPOS. This way, we will be able to freeze the
2198*4882a593Smuzhiyun 		 *  device queue and requeue awaiting IOs.
2199*4882a593Smuzhiyun 		 */
2200*4882a593Smuzhiyun 		if (cp) {
2201*4882a593Smuzhiyun 			cp->host_status = hsts;
2202*4882a593Smuzhiyun 			OUTL_DSP(np, SCRIPTA_BA(np, complete_error));
2203*4882a593Smuzhiyun 		}
2204*4882a593Smuzhiyun 		/*
2205*4882a593Smuzhiyun 		 *  Otherwise just restart the SCRIPTS.
2206*4882a593Smuzhiyun 		 */
2207*4882a593Smuzhiyun 		else {
2208*4882a593Smuzhiyun 			OUTL(np, nc_dsa, 0xffffff);
2209*4882a593Smuzhiyun 			OUTL_DSP(np, SCRIPTA_BA(np, start));
2210*4882a593Smuzhiyun 		}
2211*4882a593Smuzhiyun 	}
2212*4882a593Smuzhiyun 	else
2213*4882a593Smuzhiyun 		goto reset_all;
2214*4882a593Smuzhiyun 
2215*4882a593Smuzhiyun 	return;
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun reset_all:
2218*4882a593Smuzhiyun 	sym_start_reset(np);
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun /*
2222*4882a593Smuzhiyun  *  chip exception handler for selection timeout
2223*4882a593Smuzhiyun  */
2224*4882a593Smuzhiyun static void sym_int_sto (struct sym_hcb *np)
2225*4882a593Smuzhiyun {
2226*4882a593Smuzhiyun 	u32 dsp	= INL(np, nc_dsp);
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_TINY) printf ("T");
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 	if (dsp == SCRIPTA_BA(np, wf_sel_done) + 8)
2231*4882a593Smuzhiyun 		sym_recover_scsi_int(np, HS_SEL_TIMEOUT);
2232*4882a593Smuzhiyun 	else
2233*4882a593Smuzhiyun 		sym_start_reset(np);
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun /*
2237*4882a593Smuzhiyun  *  chip exception handler for unexpected disconnect
2238*4882a593Smuzhiyun  */
2239*4882a593Smuzhiyun static void sym_int_udc (struct sym_hcb *np)
2240*4882a593Smuzhiyun {
2241*4882a593Smuzhiyun 	printf ("%s: unexpected disconnect\n", sym_name(np));
2242*4882a593Smuzhiyun 	sym_recover_scsi_int(np, HS_UNEXPECTED);
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun /*
2246*4882a593Smuzhiyun  *  chip exception handler for SCSI bus mode change
2247*4882a593Smuzhiyun  *
2248*4882a593Smuzhiyun  *  spi2-r12 11.2.3 says a transceiver mode change must
2249*4882a593Smuzhiyun  *  generate a reset event and a device that detects a reset
2250*4882a593Smuzhiyun  *  event shall initiate a hard reset. It says also that a
2251*4882a593Smuzhiyun  *  device that detects a mode change shall set data transfer
2252*4882a593Smuzhiyun  *  mode to eight bit asynchronous, etc...
2253*4882a593Smuzhiyun  *  So, just reinitializing all except chip should be enough.
2254*4882a593Smuzhiyun  */
2255*4882a593Smuzhiyun static void sym_int_sbmc(struct Scsi_Host *shost)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun 	struct sym_hcb *np = sym_get_hcb(shost);
2258*4882a593Smuzhiyun 	u_char scsi_mode = INB(np, nc_stest4) & SMODE;
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	/*
2261*4882a593Smuzhiyun 	 *  Notify user.
2262*4882a593Smuzhiyun 	 */
2263*4882a593Smuzhiyun 	printf("%s: SCSI BUS mode change from %s to %s.\n", sym_name(np),
2264*4882a593Smuzhiyun 		sym_scsi_bus_mode(np->scsi_mode), sym_scsi_bus_mode(scsi_mode));
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 	/*
2267*4882a593Smuzhiyun 	 *  Should suspend command processing for a few seconds and
2268*4882a593Smuzhiyun 	 *  reinitialize all except the chip.
2269*4882a593Smuzhiyun 	 */
2270*4882a593Smuzhiyun 	sym_start_up(shost, 2);
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun /*
2274*4882a593Smuzhiyun  *  chip exception handler for SCSI parity error.
2275*4882a593Smuzhiyun  *
2276*4882a593Smuzhiyun  *  When the chip detects a SCSI parity error and is
2277*4882a593Smuzhiyun  *  currently executing a (CH)MOV instruction, it does
2278*4882a593Smuzhiyun  *  not interrupt immediately, but tries to finish the
2279*4882a593Smuzhiyun  *  transfer of the current scatter entry before
2280*4882a593Smuzhiyun  *  interrupting. The following situations may occur:
2281*4882a593Smuzhiyun  *
2282*4882a593Smuzhiyun  *  - The complete scatter entry has been transferred
2283*4882a593Smuzhiyun  *    without the device having changed phase.
2284*4882a593Smuzhiyun  *    The chip will then interrupt with the DSP pointing
2285*4882a593Smuzhiyun  *    to the instruction that follows the MOV.
2286*4882a593Smuzhiyun  *
2287*4882a593Smuzhiyun  *  - A phase mismatch occurs before the MOV finished
2288*4882a593Smuzhiyun  *    and phase errors are to be handled by the C code.
2289*4882a593Smuzhiyun  *    The chip will then interrupt with both PAR and MA
2290*4882a593Smuzhiyun  *    conditions set.
2291*4882a593Smuzhiyun  *
2292*4882a593Smuzhiyun  *  - A phase mismatch occurs before the MOV finished and
2293*4882a593Smuzhiyun  *    phase errors are to be handled by SCRIPTS.
2294*4882a593Smuzhiyun  *    The chip will load the DSP with the phase mismatch
2295*4882a593Smuzhiyun  *    JUMP address and interrupt the host processor.
2296*4882a593Smuzhiyun  */
2297*4882a593Smuzhiyun static void sym_int_par (struct sym_hcb *np, u_short sist)
2298*4882a593Smuzhiyun {
2299*4882a593Smuzhiyun 	u_char	hsts	= INB(np, HS_PRT);
2300*4882a593Smuzhiyun 	u32	dsp	= INL(np, nc_dsp);
2301*4882a593Smuzhiyun 	u32	dbc	= INL(np, nc_dbc);
2302*4882a593Smuzhiyun 	u32	dsa	= INL(np, nc_dsa);
2303*4882a593Smuzhiyun 	u_char	sbcl	= INB(np, nc_sbcl);
2304*4882a593Smuzhiyun 	u_char	cmd	= dbc >> 24;
2305*4882a593Smuzhiyun 	int phase	= cmd & 7;
2306*4882a593Smuzhiyun 	struct sym_ccb *cp	= sym_ccb_from_dsa(np, dsa);
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 	if (printk_ratelimit())
2309*4882a593Smuzhiyun 		printf("%s: SCSI parity error detected: SCR1=%d DBC=%x SBCL=%x\n",
2310*4882a593Smuzhiyun 			sym_name(np), hsts, dbc, sbcl);
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 	/*
2313*4882a593Smuzhiyun 	 *  Check that the chip is connected to the SCSI BUS.
2314*4882a593Smuzhiyun 	 */
2315*4882a593Smuzhiyun 	if (!(INB(np, nc_scntl1) & ISCON)) {
2316*4882a593Smuzhiyun 		sym_recover_scsi_int(np, HS_UNEXPECTED);
2317*4882a593Smuzhiyun 		return;
2318*4882a593Smuzhiyun 	}
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	/*
2321*4882a593Smuzhiyun 	 *  If the nexus is not clearly identified, reset the bus.
2322*4882a593Smuzhiyun 	 *  We will try to do better later.
2323*4882a593Smuzhiyun 	 */
2324*4882a593Smuzhiyun 	if (!cp)
2325*4882a593Smuzhiyun 		goto reset_all;
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	/*
2328*4882a593Smuzhiyun 	 *  Check instruction was a MOV, direction was INPUT and
2329*4882a593Smuzhiyun 	 *  ATN is asserted.
2330*4882a593Smuzhiyun 	 */
2331*4882a593Smuzhiyun 	if ((cmd & 0xc0) || !(phase & 1) || !(sbcl & 0x8))
2332*4882a593Smuzhiyun 		goto reset_all;
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 	/*
2335*4882a593Smuzhiyun 	 *  Keep track of the parity error.
2336*4882a593Smuzhiyun 	 */
2337*4882a593Smuzhiyun 	OUTONB(np, HF_PRT, HF_EXT_ERR);
2338*4882a593Smuzhiyun 	cp->xerr_status |= XE_PARITY_ERR;
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 	/*
2341*4882a593Smuzhiyun 	 *  Prepare the message to send to the device.
2342*4882a593Smuzhiyun 	 */
2343*4882a593Smuzhiyun 	np->msgout[0] = (phase == 7) ? M_PARITY : M_ID_ERROR;
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 	/*
2346*4882a593Smuzhiyun 	 *  If the old phase was DATA IN phase, we have to deal with
2347*4882a593Smuzhiyun 	 *  the 3 situations described above.
2348*4882a593Smuzhiyun 	 *  For other input phases (MSG IN and STATUS), the device
2349*4882a593Smuzhiyun 	 *  must resend the whole thing that failed parity checking
2350*4882a593Smuzhiyun 	 *  or signal error. So, jumping to dispatcher should be OK.
2351*4882a593Smuzhiyun 	 */
2352*4882a593Smuzhiyun 	if (phase == 1 || phase == 5) {
2353*4882a593Smuzhiyun 		/* Phase mismatch handled by SCRIPTS */
2354*4882a593Smuzhiyun 		if (dsp == SCRIPTB_BA(np, pm_handle))
2355*4882a593Smuzhiyun 			OUTL_DSP(np, dsp);
2356*4882a593Smuzhiyun 		/* Phase mismatch handled by the C code */
2357*4882a593Smuzhiyun 		else if (sist & MA)
2358*4882a593Smuzhiyun 			sym_int_ma (np);
2359*4882a593Smuzhiyun 		/* No phase mismatch occurred */
2360*4882a593Smuzhiyun 		else {
2361*4882a593Smuzhiyun 			sym_set_script_dp (np, cp, dsp);
2362*4882a593Smuzhiyun 			OUTL_DSP(np, SCRIPTA_BA(np, dispatch));
2363*4882a593Smuzhiyun 		}
2364*4882a593Smuzhiyun 	}
2365*4882a593Smuzhiyun 	else if (phase == 7)	/* We definitely cannot handle parity errors */
2366*4882a593Smuzhiyun #if 1				/* in message-in phase due to the relection  */
2367*4882a593Smuzhiyun 		goto reset_all; /* path and various message anticipations.   */
2368*4882a593Smuzhiyun #else
2369*4882a593Smuzhiyun 		OUTL_DSP(np, SCRIPTA_BA(np, clrack));
2370*4882a593Smuzhiyun #endif
2371*4882a593Smuzhiyun 	else
2372*4882a593Smuzhiyun 		OUTL_DSP(np, SCRIPTA_BA(np, dispatch));
2373*4882a593Smuzhiyun 	return;
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun reset_all:
2376*4882a593Smuzhiyun 	sym_start_reset(np);
2377*4882a593Smuzhiyun 	return;
2378*4882a593Smuzhiyun }
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun /*
2381*4882a593Smuzhiyun  *  chip exception handler for phase errors.
2382*4882a593Smuzhiyun  *
2383*4882a593Smuzhiyun  *  We have to construct a new transfer descriptor,
2384*4882a593Smuzhiyun  *  to transfer the rest of the current block.
2385*4882a593Smuzhiyun  */
2386*4882a593Smuzhiyun static void sym_int_ma (struct sym_hcb *np)
2387*4882a593Smuzhiyun {
2388*4882a593Smuzhiyun 	u32	dbc;
2389*4882a593Smuzhiyun 	u32	rest;
2390*4882a593Smuzhiyun 	u32	dsp;
2391*4882a593Smuzhiyun 	u32	dsa;
2392*4882a593Smuzhiyun 	u32	nxtdsp;
2393*4882a593Smuzhiyun 	u32	*vdsp;
2394*4882a593Smuzhiyun 	u32	oadr, olen;
2395*4882a593Smuzhiyun 	u32	*tblp;
2396*4882a593Smuzhiyun         u32	newcmd;
2397*4882a593Smuzhiyun 	u_int	delta;
2398*4882a593Smuzhiyun 	u_char	cmd;
2399*4882a593Smuzhiyun 	u_char	hflags, hflags0;
2400*4882a593Smuzhiyun 	struct	sym_pmc *pm;
2401*4882a593Smuzhiyun 	struct sym_ccb *cp;
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun 	dsp	= INL(np, nc_dsp);
2404*4882a593Smuzhiyun 	dbc	= INL(np, nc_dbc);
2405*4882a593Smuzhiyun 	dsa	= INL(np, nc_dsa);
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	cmd	= dbc >> 24;
2408*4882a593Smuzhiyun 	rest	= dbc & 0xffffff;
2409*4882a593Smuzhiyun 	delta	= 0;
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	/*
2412*4882a593Smuzhiyun 	 *  locate matching cp if any.
2413*4882a593Smuzhiyun 	 */
2414*4882a593Smuzhiyun 	cp = sym_ccb_from_dsa(np, dsa);
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 	/*
2417*4882a593Smuzhiyun 	 *  Donnot take into account dma fifo and various buffers in
2418*4882a593Smuzhiyun 	 *  INPUT phase since the chip flushes everything before
2419*4882a593Smuzhiyun 	 *  raising the MA interrupt for interrupted INPUT phases.
2420*4882a593Smuzhiyun 	 *  For DATA IN phase, we will check for the SWIDE later.
2421*4882a593Smuzhiyun 	 */
2422*4882a593Smuzhiyun 	if ((cmd & 7) != 1 && (cmd & 7) != 5) {
2423*4882a593Smuzhiyun 		u_char ss0, ss2;
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 		if (np->features & FE_DFBC)
2426*4882a593Smuzhiyun 			delta = INW(np, nc_dfbc);
2427*4882a593Smuzhiyun 		else {
2428*4882a593Smuzhiyun 			u32 dfifo;
2429*4882a593Smuzhiyun 
2430*4882a593Smuzhiyun 			/*
2431*4882a593Smuzhiyun 			 * Read DFIFO, CTEST[4-6] using 1 PCI bus ownership.
2432*4882a593Smuzhiyun 			 */
2433*4882a593Smuzhiyun 			dfifo = INL(np, nc_dfifo);
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 			/*
2436*4882a593Smuzhiyun 			 *  Calculate remaining bytes in DMA fifo.
2437*4882a593Smuzhiyun 			 *  (CTEST5 = dfifo >> 16)
2438*4882a593Smuzhiyun 			 */
2439*4882a593Smuzhiyun 			if (dfifo & (DFS << 16))
2440*4882a593Smuzhiyun 				delta = ((((dfifo >> 8) & 0x300) |
2441*4882a593Smuzhiyun 				          (dfifo & 0xff)) - rest) & 0x3ff;
2442*4882a593Smuzhiyun 			else
2443*4882a593Smuzhiyun 				delta = ((dfifo & 0xff) - rest) & 0x7f;
2444*4882a593Smuzhiyun 		}
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 		/*
2447*4882a593Smuzhiyun 		 *  The data in the dma fifo has not been transferred to
2448*4882a593Smuzhiyun 		 *  the target -> add the amount to the rest
2449*4882a593Smuzhiyun 		 *  and clear the data.
2450*4882a593Smuzhiyun 		 *  Check the sstat2 register in case of wide transfer.
2451*4882a593Smuzhiyun 		 */
2452*4882a593Smuzhiyun 		rest += delta;
2453*4882a593Smuzhiyun 		ss0  = INB(np, nc_sstat0);
2454*4882a593Smuzhiyun 		if (ss0 & OLF) rest++;
2455*4882a593Smuzhiyun 		if (!(np->features & FE_C10))
2456*4882a593Smuzhiyun 			if (ss0 & ORF) rest++;
2457*4882a593Smuzhiyun 		if (cp && (cp->phys.select.sel_scntl3 & EWS)) {
2458*4882a593Smuzhiyun 			ss2 = INB(np, nc_sstat2);
2459*4882a593Smuzhiyun 			if (ss2 & OLF1) rest++;
2460*4882a593Smuzhiyun 			if (!(np->features & FE_C10))
2461*4882a593Smuzhiyun 				if (ss2 & ORF1) rest++;
2462*4882a593Smuzhiyun 		}
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun 		/*
2465*4882a593Smuzhiyun 		 *  Clear fifos.
2466*4882a593Smuzhiyun 		 */
2467*4882a593Smuzhiyun 		OUTB(np, nc_ctest3, np->rv_ctest3 | CLF);	/* dma fifo  */
2468*4882a593Smuzhiyun 		OUTB(np, nc_stest3, TE|CSF);		/* scsi fifo */
2469*4882a593Smuzhiyun 	}
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 	/*
2472*4882a593Smuzhiyun 	 *  log the information
2473*4882a593Smuzhiyun 	 */
2474*4882a593Smuzhiyun 	if (DEBUG_FLAGS & (DEBUG_TINY|DEBUG_PHASE))
2475*4882a593Smuzhiyun 		printf ("P%x%x RL=%d D=%d ", cmd&7, INB(np, nc_sbcl)&7,
2476*4882a593Smuzhiyun 			(unsigned) rest, (unsigned) delta);
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun 	/*
2479*4882a593Smuzhiyun 	 *  try to find the interrupted script command,
2480*4882a593Smuzhiyun 	 *  and the address at which to continue.
2481*4882a593Smuzhiyun 	 */
2482*4882a593Smuzhiyun 	vdsp	= NULL;
2483*4882a593Smuzhiyun 	nxtdsp	= 0;
2484*4882a593Smuzhiyun 	if	(dsp >  np->scripta_ba &&
2485*4882a593Smuzhiyun 		 dsp <= np->scripta_ba + np->scripta_sz) {
2486*4882a593Smuzhiyun 		vdsp = (u32 *)((char*)np->scripta0 + (dsp-np->scripta_ba-8));
2487*4882a593Smuzhiyun 		nxtdsp = dsp;
2488*4882a593Smuzhiyun 	}
2489*4882a593Smuzhiyun 	else if	(dsp >  np->scriptb_ba &&
2490*4882a593Smuzhiyun 		 dsp <= np->scriptb_ba + np->scriptb_sz) {
2491*4882a593Smuzhiyun 		vdsp = (u32 *)((char*)np->scriptb0 + (dsp-np->scriptb_ba-8));
2492*4882a593Smuzhiyun 		nxtdsp = dsp;
2493*4882a593Smuzhiyun 	}
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	/*
2496*4882a593Smuzhiyun 	 *  log the information
2497*4882a593Smuzhiyun 	 */
2498*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_PHASE) {
2499*4882a593Smuzhiyun 		printf ("\nCP=%p DSP=%x NXT=%x VDSP=%p CMD=%x ",
2500*4882a593Smuzhiyun 			cp, (unsigned)dsp, (unsigned)nxtdsp, vdsp, cmd);
2501*4882a593Smuzhiyun 	}
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	if (!vdsp) {
2504*4882a593Smuzhiyun 		printf ("%s: interrupted SCRIPT address not found.\n",
2505*4882a593Smuzhiyun 			sym_name (np));
2506*4882a593Smuzhiyun 		goto reset_all;
2507*4882a593Smuzhiyun 	}
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	if (!cp) {
2510*4882a593Smuzhiyun 		printf ("%s: SCSI phase error fixup: CCB already dequeued.\n",
2511*4882a593Smuzhiyun 			sym_name (np));
2512*4882a593Smuzhiyun 		goto reset_all;
2513*4882a593Smuzhiyun 	}
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun 	/*
2516*4882a593Smuzhiyun 	 *  get old startaddress and old length.
2517*4882a593Smuzhiyun 	 */
2518*4882a593Smuzhiyun 	oadr = scr_to_cpu(vdsp[1]);
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun 	if (cmd & 0x10) {	/* Table indirect */
2521*4882a593Smuzhiyun 		tblp = (u32 *) ((char*) &cp->phys + oadr);
2522*4882a593Smuzhiyun 		olen = scr_to_cpu(tblp[0]);
2523*4882a593Smuzhiyun 		oadr = scr_to_cpu(tblp[1]);
2524*4882a593Smuzhiyun 	} else {
2525*4882a593Smuzhiyun 		tblp = (u32 *) 0;
2526*4882a593Smuzhiyun 		olen = scr_to_cpu(vdsp[0]) & 0xffffff;
2527*4882a593Smuzhiyun 	}
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_PHASE) {
2530*4882a593Smuzhiyun 		printf ("OCMD=%x\nTBLP=%p OLEN=%x OADR=%x\n",
2531*4882a593Smuzhiyun 			(unsigned) (scr_to_cpu(vdsp[0]) >> 24),
2532*4882a593Smuzhiyun 			tblp,
2533*4882a593Smuzhiyun 			(unsigned) olen,
2534*4882a593Smuzhiyun 			(unsigned) oadr);
2535*4882a593Smuzhiyun 	}
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	/*
2538*4882a593Smuzhiyun 	 *  check cmd against assumed interrupted script command.
2539*4882a593Smuzhiyun 	 *  If dt data phase, the MOVE instruction hasn't bit 4 of
2540*4882a593Smuzhiyun 	 *  the phase.
2541*4882a593Smuzhiyun 	 */
2542*4882a593Smuzhiyun 	if (((cmd & 2) ? cmd : (cmd & ~4)) != (scr_to_cpu(vdsp[0]) >> 24)) {
2543*4882a593Smuzhiyun 		sym_print_addr(cp->cmd,
2544*4882a593Smuzhiyun 			"internal error: cmd=%02x != %02x=(vdsp[0] >> 24)\n",
2545*4882a593Smuzhiyun 			cmd, scr_to_cpu(vdsp[0]) >> 24);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 		goto reset_all;
2548*4882a593Smuzhiyun 	}
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun 	/*
2551*4882a593Smuzhiyun 	 *  if old phase not dataphase, leave here.
2552*4882a593Smuzhiyun 	 */
2553*4882a593Smuzhiyun 	if (cmd & 2) {
2554*4882a593Smuzhiyun 		sym_print_addr(cp->cmd,
2555*4882a593Smuzhiyun 			"phase change %x-%x %d@%08x resid=%d.\n",
2556*4882a593Smuzhiyun 			cmd&7, INB(np, nc_sbcl)&7, (unsigned)olen,
2557*4882a593Smuzhiyun 			(unsigned)oadr, (unsigned)rest);
2558*4882a593Smuzhiyun 		goto unexpected_phase;
2559*4882a593Smuzhiyun 	}
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun 	/*
2562*4882a593Smuzhiyun 	 *  Choose the correct PM save area.
2563*4882a593Smuzhiyun 	 *
2564*4882a593Smuzhiyun 	 *  Look at the PM_SAVE SCRIPT if you want to understand
2565*4882a593Smuzhiyun 	 *  this stuff. The equivalent code is implemented in
2566*4882a593Smuzhiyun 	 *  SCRIPTS for the 895A, 896 and 1010 that are able to
2567*4882a593Smuzhiyun 	 *  handle PM from the SCRIPTS processor.
2568*4882a593Smuzhiyun 	 */
2569*4882a593Smuzhiyun 	hflags0 = INB(np, HF_PRT);
2570*4882a593Smuzhiyun 	hflags = hflags0;
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	if (hflags & (HF_IN_PM0 | HF_IN_PM1 | HF_DP_SAVED)) {
2573*4882a593Smuzhiyun 		if (hflags & HF_IN_PM0)
2574*4882a593Smuzhiyun 			nxtdsp = scr_to_cpu(cp->phys.pm0.ret);
2575*4882a593Smuzhiyun 		else if	(hflags & HF_IN_PM1)
2576*4882a593Smuzhiyun 			nxtdsp = scr_to_cpu(cp->phys.pm1.ret);
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 		if (hflags & HF_DP_SAVED)
2579*4882a593Smuzhiyun 			hflags ^= HF_ACT_PM;
2580*4882a593Smuzhiyun 	}
2581*4882a593Smuzhiyun 
2582*4882a593Smuzhiyun 	if (!(hflags & HF_ACT_PM)) {
2583*4882a593Smuzhiyun 		pm = &cp->phys.pm0;
2584*4882a593Smuzhiyun 		newcmd = SCRIPTA_BA(np, pm0_data);
2585*4882a593Smuzhiyun 	}
2586*4882a593Smuzhiyun 	else {
2587*4882a593Smuzhiyun 		pm = &cp->phys.pm1;
2588*4882a593Smuzhiyun 		newcmd = SCRIPTA_BA(np, pm1_data);
2589*4882a593Smuzhiyun 	}
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun 	hflags &= ~(HF_IN_PM0 | HF_IN_PM1 | HF_DP_SAVED);
2592*4882a593Smuzhiyun 	if (hflags != hflags0)
2593*4882a593Smuzhiyun 		OUTB(np, HF_PRT, hflags);
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 	/*
2596*4882a593Smuzhiyun 	 *  fillin the phase mismatch context
2597*4882a593Smuzhiyun 	 */
2598*4882a593Smuzhiyun 	pm->sg.addr = cpu_to_scr(oadr + olen - rest);
2599*4882a593Smuzhiyun 	pm->sg.size = cpu_to_scr(rest);
2600*4882a593Smuzhiyun 	pm->ret     = cpu_to_scr(nxtdsp);
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	/*
2603*4882a593Smuzhiyun 	 *  If we have a SWIDE,
2604*4882a593Smuzhiyun 	 *  - prepare the address to write the SWIDE from SCRIPTS,
2605*4882a593Smuzhiyun 	 *  - compute the SCRIPTS address to restart from,
2606*4882a593Smuzhiyun 	 *  - move current data pointer context by one byte.
2607*4882a593Smuzhiyun 	 */
2608*4882a593Smuzhiyun 	nxtdsp = SCRIPTA_BA(np, dispatch);
2609*4882a593Smuzhiyun 	if ((cmd & 7) == 1 && cp && (cp->phys.select.sel_scntl3 & EWS) &&
2610*4882a593Smuzhiyun 	    (INB(np, nc_scntl2) & WSR)) {
2611*4882a593Smuzhiyun 		u32 tmp;
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 		/*
2614*4882a593Smuzhiyun 		 *  Set up the table indirect for the MOVE
2615*4882a593Smuzhiyun 		 *  of the residual byte and adjust the data
2616*4882a593Smuzhiyun 		 *  pointer context.
2617*4882a593Smuzhiyun 		 */
2618*4882a593Smuzhiyun 		tmp = scr_to_cpu(pm->sg.addr);
2619*4882a593Smuzhiyun 		cp->phys.wresid.addr = cpu_to_scr(tmp);
2620*4882a593Smuzhiyun 		pm->sg.addr = cpu_to_scr(tmp + 1);
2621*4882a593Smuzhiyun 		tmp = scr_to_cpu(pm->sg.size);
2622*4882a593Smuzhiyun 		cp->phys.wresid.size = cpu_to_scr((tmp&0xff000000) | 1);
2623*4882a593Smuzhiyun 		pm->sg.size = cpu_to_scr(tmp - 1);
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 		/*
2626*4882a593Smuzhiyun 		 *  If only the residual byte is to be moved,
2627*4882a593Smuzhiyun 		 *  no PM context is needed.
2628*4882a593Smuzhiyun 		 */
2629*4882a593Smuzhiyun 		if ((tmp&0xffffff) == 1)
2630*4882a593Smuzhiyun 			newcmd = pm->ret;
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun 		/*
2633*4882a593Smuzhiyun 		 *  Prepare the address of SCRIPTS that will
2634*4882a593Smuzhiyun 		 *  move the residual byte to memory.
2635*4882a593Smuzhiyun 		 */
2636*4882a593Smuzhiyun 		nxtdsp = SCRIPTB_BA(np, wsr_ma_helper);
2637*4882a593Smuzhiyun 	}
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_PHASE) {
2640*4882a593Smuzhiyun 		sym_print_addr(cp->cmd, "PM %x %x %x / %x %x %x.\n",
2641*4882a593Smuzhiyun 			hflags0, hflags, newcmd,
2642*4882a593Smuzhiyun 			(unsigned)scr_to_cpu(pm->sg.addr),
2643*4882a593Smuzhiyun 			(unsigned)scr_to_cpu(pm->sg.size),
2644*4882a593Smuzhiyun 			(unsigned)scr_to_cpu(pm->ret));
2645*4882a593Smuzhiyun 	}
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun 	/*
2648*4882a593Smuzhiyun 	 *  Restart the SCRIPTS processor.
2649*4882a593Smuzhiyun 	 */
2650*4882a593Smuzhiyun 	sym_set_script_dp (np, cp, newcmd);
2651*4882a593Smuzhiyun 	OUTL_DSP(np, nxtdsp);
2652*4882a593Smuzhiyun 	return;
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	/*
2655*4882a593Smuzhiyun 	 *  Unexpected phase changes that occurs when the current phase
2656*4882a593Smuzhiyun 	 *  is not a DATA IN or DATA OUT phase are due to error conditions.
2657*4882a593Smuzhiyun 	 *  Such event may only happen when the SCRIPTS is using a
2658*4882a593Smuzhiyun 	 *  multibyte SCSI MOVE.
2659*4882a593Smuzhiyun 	 *
2660*4882a593Smuzhiyun 	 *  Phase change		Some possible cause
2661*4882a593Smuzhiyun 	 *
2662*4882a593Smuzhiyun 	 *  COMMAND  --> MSG IN	SCSI parity error detected by target.
2663*4882a593Smuzhiyun 	 *  COMMAND  --> STATUS	Bad command or refused by target.
2664*4882a593Smuzhiyun 	 *  MSG OUT  --> MSG IN     Message rejected by target.
2665*4882a593Smuzhiyun 	 *  MSG OUT  --> COMMAND    Bogus target that discards extended
2666*4882a593Smuzhiyun 	 *  			negotiation messages.
2667*4882a593Smuzhiyun 	 *
2668*4882a593Smuzhiyun 	 *  The code below does not care of the new phase and so
2669*4882a593Smuzhiyun 	 *  trusts the target. Why to annoy it ?
2670*4882a593Smuzhiyun 	 *  If the interrupted phase is COMMAND phase, we restart at
2671*4882a593Smuzhiyun 	 *  dispatcher.
2672*4882a593Smuzhiyun 	 *  If a target does not get all the messages after selection,
2673*4882a593Smuzhiyun 	 *  the code assumes blindly that the target discards extended
2674*4882a593Smuzhiyun 	 *  messages and clears the negotiation status.
2675*4882a593Smuzhiyun 	 *  If the target does not want all our response to negotiation,
2676*4882a593Smuzhiyun 	 *  we force a SIR_NEGO_PROTO interrupt (it is a hack that avoids
2677*4882a593Smuzhiyun 	 *  bloat for such a should_not_happen situation).
2678*4882a593Smuzhiyun 	 *  In all other situation, we reset the BUS.
2679*4882a593Smuzhiyun 	 *  Are these assumptions reasonable ? (Wait and see ...)
2680*4882a593Smuzhiyun 	 */
2681*4882a593Smuzhiyun unexpected_phase:
2682*4882a593Smuzhiyun 	dsp -= 8;
2683*4882a593Smuzhiyun 	nxtdsp = 0;
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun 	switch (cmd & 7) {
2686*4882a593Smuzhiyun 	case 2:	/* COMMAND phase */
2687*4882a593Smuzhiyun 		nxtdsp = SCRIPTA_BA(np, dispatch);
2688*4882a593Smuzhiyun 		break;
2689*4882a593Smuzhiyun #if 0
2690*4882a593Smuzhiyun 	case 3:	/* STATUS  phase */
2691*4882a593Smuzhiyun 		nxtdsp = SCRIPTA_BA(np, dispatch);
2692*4882a593Smuzhiyun 		break;
2693*4882a593Smuzhiyun #endif
2694*4882a593Smuzhiyun 	case 6:	/* MSG OUT phase */
2695*4882a593Smuzhiyun 		/*
2696*4882a593Smuzhiyun 		 *  If the device may want to use untagged when we want
2697*4882a593Smuzhiyun 		 *  tagged, we prepare an IDENTIFY without disc. granted,
2698*4882a593Smuzhiyun 		 *  since we will not be able to handle reselect.
2699*4882a593Smuzhiyun 		 *  Otherwise, we just don't care.
2700*4882a593Smuzhiyun 		 */
2701*4882a593Smuzhiyun 		if	(dsp == SCRIPTA_BA(np, send_ident)) {
2702*4882a593Smuzhiyun 			if (cp->tag != NO_TAG && olen - rest <= 3) {
2703*4882a593Smuzhiyun 				cp->host_status = HS_BUSY;
2704*4882a593Smuzhiyun 				np->msgout[0] = IDENTIFY(0, cp->lun);
2705*4882a593Smuzhiyun 				nxtdsp = SCRIPTB_BA(np, ident_break_atn);
2706*4882a593Smuzhiyun 			}
2707*4882a593Smuzhiyun 			else
2708*4882a593Smuzhiyun 				nxtdsp = SCRIPTB_BA(np, ident_break);
2709*4882a593Smuzhiyun 		}
2710*4882a593Smuzhiyun 		else if	(dsp == SCRIPTB_BA(np, send_wdtr) ||
2711*4882a593Smuzhiyun 			 dsp == SCRIPTB_BA(np, send_sdtr) ||
2712*4882a593Smuzhiyun 			 dsp == SCRIPTB_BA(np, send_ppr)) {
2713*4882a593Smuzhiyun 			nxtdsp = SCRIPTB_BA(np, nego_bad_phase);
2714*4882a593Smuzhiyun 			if (dsp == SCRIPTB_BA(np, send_ppr)) {
2715*4882a593Smuzhiyun 				struct scsi_device *dev = cp->cmd->device;
2716*4882a593Smuzhiyun 				dev->ppr = 0;
2717*4882a593Smuzhiyun 			}
2718*4882a593Smuzhiyun 		}
2719*4882a593Smuzhiyun 		break;
2720*4882a593Smuzhiyun #if 0
2721*4882a593Smuzhiyun 	case 7:	/* MSG IN  phase */
2722*4882a593Smuzhiyun 		nxtdsp = SCRIPTA_BA(np, clrack);
2723*4882a593Smuzhiyun 		break;
2724*4882a593Smuzhiyun #endif
2725*4882a593Smuzhiyun 	}
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	if (nxtdsp) {
2728*4882a593Smuzhiyun 		OUTL_DSP(np, nxtdsp);
2729*4882a593Smuzhiyun 		return;
2730*4882a593Smuzhiyun 	}
2731*4882a593Smuzhiyun 
2732*4882a593Smuzhiyun reset_all:
2733*4882a593Smuzhiyun 	sym_start_reset(np);
2734*4882a593Smuzhiyun }
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun /*
2737*4882a593Smuzhiyun  *  chip interrupt handler
2738*4882a593Smuzhiyun  *
2739*4882a593Smuzhiyun  *  In normal situations, interrupt conditions occur one at
2740*4882a593Smuzhiyun  *  a time. But when something bad happens on the SCSI BUS,
2741*4882a593Smuzhiyun  *  the chip may raise several interrupt flags before
2742*4882a593Smuzhiyun  *  stopping and interrupting the CPU. The additionnal
2743*4882a593Smuzhiyun  *  interrupt flags are stacked in some extra registers
2744*4882a593Smuzhiyun  *  after the SIP and/or DIP flag has been raised in the
2745*4882a593Smuzhiyun  *  ISTAT. After the CPU has read the interrupt condition
2746*4882a593Smuzhiyun  *  flag from SIST or DSTAT, the chip unstacks the other
2747*4882a593Smuzhiyun  *  interrupt flags and sets the corresponding bits in
2748*4882a593Smuzhiyun  *  SIST or DSTAT. Since the chip starts stacking once the
2749*4882a593Smuzhiyun  *  SIP or DIP flag is set, there is a small window of time
2750*4882a593Smuzhiyun  *  where the stacking does not occur.
2751*4882a593Smuzhiyun  *
2752*4882a593Smuzhiyun  *  Typically, multiple interrupt conditions may happen in
2753*4882a593Smuzhiyun  *  the following situations:
2754*4882a593Smuzhiyun  *
2755*4882a593Smuzhiyun  *  - SCSI parity error + Phase mismatch  (PAR|MA)
2756*4882a593Smuzhiyun  *    When an parity error is detected in input phase
2757*4882a593Smuzhiyun  *    and the device switches to msg-in phase inside a
2758*4882a593Smuzhiyun  *    block MOV.
2759*4882a593Smuzhiyun  *  - SCSI parity error + Unexpected disconnect (PAR|UDC)
2760*4882a593Smuzhiyun  *    When a stupid device does not want to handle the
2761*4882a593Smuzhiyun  *    recovery of an SCSI parity error.
2762*4882a593Smuzhiyun  *  - Some combinations of STO, PAR, UDC, ...
2763*4882a593Smuzhiyun  *    When using non compliant SCSI stuff, when user is
2764*4882a593Smuzhiyun  *    doing non compliant hot tampering on the BUS, when
2765*4882a593Smuzhiyun  *    something really bad happens to a device, etc ...
2766*4882a593Smuzhiyun  *
2767*4882a593Smuzhiyun  *  The heuristic suggested by SYMBIOS to handle
2768*4882a593Smuzhiyun  *  multiple interrupts is to try unstacking all
2769*4882a593Smuzhiyun  *  interrupts conditions and to handle them on some
2770*4882a593Smuzhiyun  *  priority based on error severity.
2771*4882a593Smuzhiyun  *  This will work when the unstacking has been
2772*4882a593Smuzhiyun  *  successful, but we cannot be 100 % sure of that,
2773*4882a593Smuzhiyun  *  since the CPU may have been faster to unstack than
2774*4882a593Smuzhiyun  *  the chip is able to stack. Hmmm ... But it seems that
2775*4882a593Smuzhiyun  *  such a situation is very unlikely to happen.
2776*4882a593Smuzhiyun  *
2777*4882a593Smuzhiyun  *  If this happen, for example STO caught by the CPU
2778*4882a593Smuzhiyun  *  then UDC happenning before the CPU have restarted
2779*4882a593Smuzhiyun  *  the SCRIPTS, the driver may wrongly complete the
2780*4882a593Smuzhiyun  *  same command on UDC, since the SCRIPTS didn't restart
2781*4882a593Smuzhiyun  *  and the DSA still points to the same command.
2782*4882a593Smuzhiyun  *  We avoid this situation by setting the DSA to an
2783*4882a593Smuzhiyun  *  invalid value when the CCB is completed and before
2784*4882a593Smuzhiyun  *  restarting the SCRIPTS.
2785*4882a593Smuzhiyun  *
2786*4882a593Smuzhiyun  *  Another issue is that we need some section of our
2787*4882a593Smuzhiyun  *  recovery procedures to be somehow uninterruptible but
2788*4882a593Smuzhiyun  *  the SCRIPTS processor does not provides such a
2789*4882a593Smuzhiyun  *  feature. For this reason, we handle recovery preferently
2790*4882a593Smuzhiyun  *  from the C code and check against some SCRIPTS critical
2791*4882a593Smuzhiyun  *  sections from the C code.
2792*4882a593Smuzhiyun  *
2793*4882a593Smuzhiyun  *  Hopefully, the interrupt handling of the driver is now
2794*4882a593Smuzhiyun  *  able to resist to weird BUS error conditions, but donnot
2795*4882a593Smuzhiyun  *  ask me for any guarantee that it will never fail. :-)
2796*4882a593Smuzhiyun  *  Use at your own decision and risk.
2797*4882a593Smuzhiyun  */
2798*4882a593Smuzhiyun 
2799*4882a593Smuzhiyun irqreturn_t sym_interrupt(struct Scsi_Host *shost)
2800*4882a593Smuzhiyun {
2801*4882a593Smuzhiyun 	struct sym_data *sym_data = shost_priv(shost);
2802*4882a593Smuzhiyun 	struct sym_hcb *np = sym_data->ncb;
2803*4882a593Smuzhiyun 	struct pci_dev *pdev = sym_data->pdev;
2804*4882a593Smuzhiyun 	u_char	istat, istatc;
2805*4882a593Smuzhiyun 	u_char	dstat;
2806*4882a593Smuzhiyun 	u_short	sist;
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun 	/*
2809*4882a593Smuzhiyun 	 *  interrupt on the fly ?
2810*4882a593Smuzhiyun 	 *  (SCRIPTS may still be running)
2811*4882a593Smuzhiyun 	 *
2812*4882a593Smuzhiyun 	 *  A `dummy read' is needed to ensure that the
2813*4882a593Smuzhiyun 	 *  clear of the INTF flag reaches the device
2814*4882a593Smuzhiyun 	 *  and that posted writes are flushed to memory
2815*4882a593Smuzhiyun 	 *  before the scanning of the DONE queue.
2816*4882a593Smuzhiyun 	 *  Note that SCRIPTS also (dummy) read to memory
2817*4882a593Smuzhiyun 	 *  prior to deliver the INTF interrupt condition.
2818*4882a593Smuzhiyun 	 */
2819*4882a593Smuzhiyun 	istat = INB(np, nc_istat);
2820*4882a593Smuzhiyun 	if (istat & INTF) {
2821*4882a593Smuzhiyun 		OUTB(np, nc_istat, (istat & SIGP) | INTF | np->istat_sem);
2822*4882a593Smuzhiyun 		istat |= INB(np, nc_istat);		/* DUMMY READ */
2823*4882a593Smuzhiyun 		if (DEBUG_FLAGS & DEBUG_TINY) printf ("F ");
2824*4882a593Smuzhiyun 		sym_wakeup_done(np);
2825*4882a593Smuzhiyun 	}
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun 	if (!(istat & (SIP|DIP)))
2828*4882a593Smuzhiyun 		return (istat & INTF) ? IRQ_HANDLED : IRQ_NONE;
2829*4882a593Smuzhiyun 
2830*4882a593Smuzhiyun #if 0	/* We should never get this one */
2831*4882a593Smuzhiyun 	if (istat & CABRT)
2832*4882a593Smuzhiyun 		OUTB(np, nc_istat, CABRT);
2833*4882a593Smuzhiyun #endif
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 	/*
2836*4882a593Smuzhiyun 	 *  PAR and MA interrupts may occur at the same time,
2837*4882a593Smuzhiyun 	 *  and we need to know of both in order to handle
2838*4882a593Smuzhiyun 	 *  this situation properly. We try to unstack SCSI
2839*4882a593Smuzhiyun 	 *  interrupts for that reason. BTW, I dislike a LOT
2840*4882a593Smuzhiyun 	 *  such a loop inside the interrupt routine.
2841*4882a593Smuzhiyun 	 *  Even if DMA interrupt stacking is very unlikely to
2842*4882a593Smuzhiyun 	 *  happen, we also try unstacking these ones, since
2843*4882a593Smuzhiyun 	 *  this has no performance impact.
2844*4882a593Smuzhiyun 	 */
2845*4882a593Smuzhiyun 	sist	= 0;
2846*4882a593Smuzhiyun 	dstat	= 0;
2847*4882a593Smuzhiyun 	istatc	= istat;
2848*4882a593Smuzhiyun 	do {
2849*4882a593Smuzhiyun 		if (istatc & SIP)
2850*4882a593Smuzhiyun 			sist  |= INW(np, nc_sist);
2851*4882a593Smuzhiyun 		if (istatc & DIP)
2852*4882a593Smuzhiyun 			dstat |= INB(np, nc_dstat);
2853*4882a593Smuzhiyun 		istatc = INB(np, nc_istat);
2854*4882a593Smuzhiyun 		istat |= istatc;
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun 		/* Prevent deadlock waiting on a condition that may
2857*4882a593Smuzhiyun 		 * never clear. */
2858*4882a593Smuzhiyun 		if (unlikely(sist == 0xffff && dstat == 0xff)) {
2859*4882a593Smuzhiyun 			if (pci_channel_offline(pdev))
2860*4882a593Smuzhiyun 				return IRQ_NONE;
2861*4882a593Smuzhiyun 		}
2862*4882a593Smuzhiyun 	} while (istatc & (SIP|DIP));
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_TINY)
2865*4882a593Smuzhiyun 		printf ("<%d|%x:%x|%x:%x>",
2866*4882a593Smuzhiyun 			(int)INB(np, nc_scr0),
2867*4882a593Smuzhiyun 			dstat,sist,
2868*4882a593Smuzhiyun 			(unsigned)INL(np, nc_dsp),
2869*4882a593Smuzhiyun 			(unsigned)INL(np, nc_dbc));
2870*4882a593Smuzhiyun 	/*
2871*4882a593Smuzhiyun 	 *  On paper, a memory read barrier may be needed here to
2872*4882a593Smuzhiyun 	 *  prevent out of order LOADs by the CPU from having
2873*4882a593Smuzhiyun 	 *  prefetched stale data prior to DMA having occurred.
2874*4882a593Smuzhiyun 	 *  And since we are paranoid ... :)
2875*4882a593Smuzhiyun 	 */
2876*4882a593Smuzhiyun 	MEMORY_READ_BARRIER();
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun 	/*
2879*4882a593Smuzhiyun 	 *  First, interrupts we want to service cleanly.
2880*4882a593Smuzhiyun 	 *
2881*4882a593Smuzhiyun 	 *  Phase mismatch (MA) is the most frequent interrupt
2882*4882a593Smuzhiyun 	 *  for chip earlier than the 896 and so we have to service
2883*4882a593Smuzhiyun 	 *  it as quickly as possible.
2884*4882a593Smuzhiyun 	 *  A SCSI parity error (PAR) may be combined with a phase
2885*4882a593Smuzhiyun 	 *  mismatch condition (MA).
2886*4882a593Smuzhiyun 	 *  Programmed interrupts (SIR) are used to call the C code
2887*4882a593Smuzhiyun 	 *  from SCRIPTS.
2888*4882a593Smuzhiyun 	 *  The single step interrupt (SSI) is not used in this
2889*4882a593Smuzhiyun 	 *  driver.
2890*4882a593Smuzhiyun 	 */
2891*4882a593Smuzhiyun 	if (!(sist  & (STO|GEN|HTH|SGE|UDC|SBMC|RST)) &&
2892*4882a593Smuzhiyun 	    !(dstat & (MDPE|BF|ABRT|IID))) {
2893*4882a593Smuzhiyun 		if	(sist & PAR)	sym_int_par (np, sist);
2894*4882a593Smuzhiyun 		else if (sist & MA)	sym_int_ma (np);
2895*4882a593Smuzhiyun 		else if (dstat & SIR)	sym_int_sir(np);
2896*4882a593Smuzhiyun 		else if (dstat & SSI)	OUTONB_STD();
2897*4882a593Smuzhiyun 		else			goto unknown_int;
2898*4882a593Smuzhiyun 		return IRQ_HANDLED;
2899*4882a593Smuzhiyun 	}
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun 	/*
2902*4882a593Smuzhiyun 	 *  Now, interrupts that donnot happen in normal
2903*4882a593Smuzhiyun 	 *  situations and that we may need to recover from.
2904*4882a593Smuzhiyun 	 *
2905*4882a593Smuzhiyun 	 *  On SCSI RESET (RST), we reset everything.
2906*4882a593Smuzhiyun 	 *  On SCSI BUS MODE CHANGE (SBMC), we complete all
2907*4882a593Smuzhiyun 	 *  active CCBs with RESET status, prepare all devices
2908*4882a593Smuzhiyun 	 *  for negotiating again and restart the SCRIPTS.
2909*4882a593Smuzhiyun 	 *  On STO and UDC, we complete the CCB with the corres-
2910*4882a593Smuzhiyun 	 *  ponding status and restart the SCRIPTS.
2911*4882a593Smuzhiyun 	 */
2912*4882a593Smuzhiyun 	if (sist & RST) {
2913*4882a593Smuzhiyun 		printf("%s: SCSI BUS reset detected.\n", sym_name(np));
2914*4882a593Smuzhiyun 		sym_start_up(shost, 1);
2915*4882a593Smuzhiyun 		return IRQ_HANDLED;
2916*4882a593Smuzhiyun 	}
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun 	OUTB(np, nc_ctest3, np->rv_ctest3 | CLF);	/* clear dma fifo  */
2919*4882a593Smuzhiyun 	OUTB(np, nc_stest3, TE|CSF);		/* clear scsi fifo */
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 	if (!(sist  & (GEN|HTH|SGE)) &&
2922*4882a593Smuzhiyun 	    !(dstat & (MDPE|BF|ABRT|IID))) {
2923*4882a593Smuzhiyun 		if	(sist & SBMC)	sym_int_sbmc(shost);
2924*4882a593Smuzhiyun 		else if (sist & STO)	sym_int_sto (np);
2925*4882a593Smuzhiyun 		else if (sist & UDC)	sym_int_udc (np);
2926*4882a593Smuzhiyun 		else			goto unknown_int;
2927*4882a593Smuzhiyun 		return IRQ_HANDLED;
2928*4882a593Smuzhiyun 	}
2929*4882a593Smuzhiyun 
2930*4882a593Smuzhiyun 	/*
2931*4882a593Smuzhiyun 	 *  Now, interrupts we are not able to recover cleanly.
2932*4882a593Smuzhiyun 	 *
2933*4882a593Smuzhiyun 	 *  Log message for hard errors.
2934*4882a593Smuzhiyun 	 *  Reset everything.
2935*4882a593Smuzhiyun 	 */
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 	sym_log_hard_error(shost, sist, dstat);
2938*4882a593Smuzhiyun 
2939*4882a593Smuzhiyun 	if ((sist & (GEN|HTH|SGE)) ||
2940*4882a593Smuzhiyun 		(dstat & (MDPE|BF|ABRT|IID))) {
2941*4882a593Smuzhiyun 		sym_start_reset(np);
2942*4882a593Smuzhiyun 		return IRQ_HANDLED;
2943*4882a593Smuzhiyun 	}
2944*4882a593Smuzhiyun 
2945*4882a593Smuzhiyun unknown_int:
2946*4882a593Smuzhiyun 	/*
2947*4882a593Smuzhiyun 	 *  We just miss the cause of the interrupt. :(
2948*4882a593Smuzhiyun 	 *  Print a message. The timeout will do the real work.
2949*4882a593Smuzhiyun 	 */
2950*4882a593Smuzhiyun 	printf(	"%s: unknown interrupt(s) ignored, "
2951*4882a593Smuzhiyun 		"ISTAT=0x%x DSTAT=0x%x SIST=0x%x\n",
2952*4882a593Smuzhiyun 		sym_name(np), istat, dstat, sist);
2953*4882a593Smuzhiyun 	return IRQ_NONE;
2954*4882a593Smuzhiyun }
2955*4882a593Smuzhiyun 
2956*4882a593Smuzhiyun /*
2957*4882a593Smuzhiyun  *  Dequeue from the START queue all CCBs that match
2958*4882a593Smuzhiyun  *  a given target/lun/task condition (-1 means all),
2959*4882a593Smuzhiyun  *  and move them from the BUSY queue to the COMP queue
2960*4882a593Smuzhiyun  *  with DID_SOFT_ERROR status condition.
2961*4882a593Smuzhiyun  *  This function is used during error handling/recovery.
2962*4882a593Smuzhiyun  *  It is called with SCRIPTS not running.
2963*4882a593Smuzhiyun  */
2964*4882a593Smuzhiyun static int
2965*4882a593Smuzhiyun sym_dequeue_from_squeue(struct sym_hcb *np, int i, int target, int lun, int task)
2966*4882a593Smuzhiyun {
2967*4882a593Smuzhiyun 	int j;
2968*4882a593Smuzhiyun 	struct sym_ccb *cp;
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	/*
2971*4882a593Smuzhiyun 	 *  Make sure the starting index is within range.
2972*4882a593Smuzhiyun 	 */
2973*4882a593Smuzhiyun 	assert((i >= 0) && (i < 2*MAX_QUEUE));
2974*4882a593Smuzhiyun 
2975*4882a593Smuzhiyun 	/*
2976*4882a593Smuzhiyun 	 *  Walk until end of START queue and dequeue every job
2977*4882a593Smuzhiyun 	 *  that matches the target/lun/task condition.
2978*4882a593Smuzhiyun 	 */
2979*4882a593Smuzhiyun 	j = i;
2980*4882a593Smuzhiyun 	while (i != np->squeueput) {
2981*4882a593Smuzhiyun 		cp = sym_ccb_from_dsa(np, scr_to_cpu(np->squeue[i]));
2982*4882a593Smuzhiyun 		assert(cp);
2983*4882a593Smuzhiyun #ifdef SYM_CONF_IARB_SUPPORT
2984*4882a593Smuzhiyun 		/* Forget hints for IARB, they may be no longer relevant */
2985*4882a593Smuzhiyun 		cp->host_flags &= ~HF_HINT_IARB;
2986*4882a593Smuzhiyun #endif
2987*4882a593Smuzhiyun 		if ((target == -1 || cp->target == target) &&
2988*4882a593Smuzhiyun 		    (lun    == -1 || cp->lun    == lun)    &&
2989*4882a593Smuzhiyun 		    (task   == -1 || cp->tag    == task)) {
2990*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
2991*4882a593Smuzhiyun 			sym_set_cam_status(cp->cmd, DID_SOFT_ERROR);
2992*4882a593Smuzhiyun #else
2993*4882a593Smuzhiyun 			sym_set_cam_status(cp->cmd, DID_REQUEUE);
2994*4882a593Smuzhiyun #endif
2995*4882a593Smuzhiyun 			sym_remque(&cp->link_ccbq);
2996*4882a593Smuzhiyun 			sym_insque_tail(&cp->link_ccbq, &np->comp_ccbq);
2997*4882a593Smuzhiyun 		}
2998*4882a593Smuzhiyun 		else {
2999*4882a593Smuzhiyun 			if (i != j)
3000*4882a593Smuzhiyun 				np->squeue[j] = np->squeue[i];
3001*4882a593Smuzhiyun 			if ((j += 2) >= MAX_QUEUE*2) j = 0;
3002*4882a593Smuzhiyun 		}
3003*4882a593Smuzhiyun 		if ((i += 2) >= MAX_QUEUE*2) i = 0;
3004*4882a593Smuzhiyun 	}
3005*4882a593Smuzhiyun 	if (i != j)		/* Copy back the idle task if needed */
3006*4882a593Smuzhiyun 		np->squeue[j] = np->squeue[i];
3007*4882a593Smuzhiyun 	np->squeueput = j;	/* Update our current start queue pointer */
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	return (i - j) / 2;
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun /*
3013*4882a593Smuzhiyun  *  chip handler for bad SCSI status condition
3014*4882a593Smuzhiyun  *
3015*4882a593Smuzhiyun  *  In case of bad SCSI status, we unqueue all the tasks
3016*4882a593Smuzhiyun  *  currently queued to the controller but not yet started
3017*4882a593Smuzhiyun  *  and then restart the SCRIPTS processor immediately.
3018*4882a593Smuzhiyun  *
3019*4882a593Smuzhiyun  *  QUEUE FULL and BUSY conditions are handled the same way.
3020*4882a593Smuzhiyun  *  Basically all the not yet started tasks are requeued in
3021*4882a593Smuzhiyun  *  device queue and the queue is frozen until a completion.
3022*4882a593Smuzhiyun  *
3023*4882a593Smuzhiyun  *  For CHECK CONDITION and COMMAND TERMINATED status, we use
3024*4882a593Smuzhiyun  *  the CCB of the failed command to prepare a REQUEST SENSE
3025*4882a593Smuzhiyun  *  SCSI command and queue it to the controller queue.
3026*4882a593Smuzhiyun  *
3027*4882a593Smuzhiyun  *  SCRATCHA is assumed to have been loaded with STARTPOS
3028*4882a593Smuzhiyun  *  before the SCRIPTS called the C code.
3029*4882a593Smuzhiyun  */
3030*4882a593Smuzhiyun static void sym_sir_bad_scsi_status(struct sym_hcb *np, int num, struct sym_ccb *cp)
3031*4882a593Smuzhiyun {
3032*4882a593Smuzhiyun 	u32		startp;
3033*4882a593Smuzhiyun 	u_char		s_status = cp->ssss_status;
3034*4882a593Smuzhiyun 	u_char		h_flags  = cp->host_flags;
3035*4882a593Smuzhiyun 	int		msglen;
3036*4882a593Smuzhiyun 	int		i;
3037*4882a593Smuzhiyun 
3038*4882a593Smuzhiyun 	/*
3039*4882a593Smuzhiyun 	 *  Compute the index of the next job to start from SCRIPTS.
3040*4882a593Smuzhiyun 	 */
3041*4882a593Smuzhiyun 	i = (INL(np, nc_scratcha) - np->squeue_ba) / 4;
3042*4882a593Smuzhiyun 
3043*4882a593Smuzhiyun 	/*
3044*4882a593Smuzhiyun 	 *  The last CCB queued used for IARB hint may be
3045*4882a593Smuzhiyun 	 *  no longer relevant. Forget it.
3046*4882a593Smuzhiyun 	 */
3047*4882a593Smuzhiyun #ifdef SYM_CONF_IARB_SUPPORT
3048*4882a593Smuzhiyun 	if (np->last_cp)
3049*4882a593Smuzhiyun 		np->last_cp = 0;
3050*4882a593Smuzhiyun #endif
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun 	/*
3053*4882a593Smuzhiyun 	 *  Now deal with the SCSI status.
3054*4882a593Smuzhiyun 	 */
3055*4882a593Smuzhiyun 	switch(s_status) {
3056*4882a593Smuzhiyun 	case S_BUSY:
3057*4882a593Smuzhiyun 	case S_QUEUE_FULL:
3058*4882a593Smuzhiyun 		if (sym_verbose >= 2) {
3059*4882a593Smuzhiyun 			sym_print_addr(cp->cmd, "%s\n",
3060*4882a593Smuzhiyun 			        s_status == S_BUSY ? "BUSY" : "QUEUE FULL\n");
3061*4882a593Smuzhiyun 		}
3062*4882a593Smuzhiyun 		fallthrough;
3063*4882a593Smuzhiyun 	default:	/* S_INT, S_INT_COND_MET, S_CONFLICT */
3064*4882a593Smuzhiyun 		sym_complete_error (np, cp);
3065*4882a593Smuzhiyun 		break;
3066*4882a593Smuzhiyun 	case S_TERMINATED:
3067*4882a593Smuzhiyun 	case S_CHECK_COND:
3068*4882a593Smuzhiyun 		/*
3069*4882a593Smuzhiyun 		 *  If we get an SCSI error when requesting sense, give up.
3070*4882a593Smuzhiyun 		 */
3071*4882a593Smuzhiyun 		if (h_flags & HF_SENSE) {
3072*4882a593Smuzhiyun 			sym_complete_error (np, cp);
3073*4882a593Smuzhiyun 			break;
3074*4882a593Smuzhiyun 		}
3075*4882a593Smuzhiyun 
3076*4882a593Smuzhiyun 		/*
3077*4882a593Smuzhiyun 		 *  Dequeue all queued CCBs for that device not yet started,
3078*4882a593Smuzhiyun 		 *  and restart the SCRIPTS processor immediately.
3079*4882a593Smuzhiyun 		 */
3080*4882a593Smuzhiyun 		sym_dequeue_from_squeue(np, i, cp->target, cp->lun, -1);
3081*4882a593Smuzhiyun 		OUTL_DSP(np, SCRIPTA_BA(np, start));
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun  		/*
3084*4882a593Smuzhiyun 		 *  Save some info of the actual IO.
3085*4882a593Smuzhiyun 		 *  Compute the data residual.
3086*4882a593Smuzhiyun 		 */
3087*4882a593Smuzhiyun 		cp->sv_scsi_status = cp->ssss_status;
3088*4882a593Smuzhiyun 		cp->sv_xerr_status = cp->xerr_status;
3089*4882a593Smuzhiyun 		cp->sv_resid = sym_compute_residual(np, cp);
3090*4882a593Smuzhiyun 
3091*4882a593Smuzhiyun 		/*
3092*4882a593Smuzhiyun 		 *  Prepare all needed data structures for
3093*4882a593Smuzhiyun 		 *  requesting sense data.
3094*4882a593Smuzhiyun 		 */
3095*4882a593Smuzhiyun 
3096*4882a593Smuzhiyun 		cp->scsi_smsg2[0] = IDENTIFY(0, cp->lun);
3097*4882a593Smuzhiyun 		msglen = 1;
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun 		/*
3100*4882a593Smuzhiyun 		 *  If we are currently using anything different from
3101*4882a593Smuzhiyun 		 *  async. 8 bit data transfers with that target,
3102*4882a593Smuzhiyun 		 *  start a negotiation, since the device may want
3103*4882a593Smuzhiyun 		 *  to report us a UNIT ATTENTION condition due to
3104*4882a593Smuzhiyun 		 *  a cause we currently ignore, and we donnot want
3105*4882a593Smuzhiyun 		 *  to be stuck with WIDE and/or SYNC data transfer.
3106*4882a593Smuzhiyun 		 *
3107*4882a593Smuzhiyun 		 *  cp->nego_status is filled by sym_prepare_nego().
3108*4882a593Smuzhiyun 		 */
3109*4882a593Smuzhiyun 		cp->nego_status = 0;
3110*4882a593Smuzhiyun 		msglen += sym_prepare_nego(np, cp, &cp->scsi_smsg2[msglen]);
3111*4882a593Smuzhiyun 		/*
3112*4882a593Smuzhiyun 		 *  Message table indirect structure.
3113*4882a593Smuzhiyun 		 */
3114*4882a593Smuzhiyun 		cp->phys.smsg.addr	= CCB_BA(cp, scsi_smsg2);
3115*4882a593Smuzhiyun 		cp->phys.smsg.size	= cpu_to_scr(msglen);
3116*4882a593Smuzhiyun 
3117*4882a593Smuzhiyun 		/*
3118*4882a593Smuzhiyun 		 *  sense command
3119*4882a593Smuzhiyun 		 */
3120*4882a593Smuzhiyun 		cp->phys.cmd.addr	= CCB_BA(cp, sensecmd);
3121*4882a593Smuzhiyun 		cp->phys.cmd.size	= cpu_to_scr(6);
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun 		/*
3124*4882a593Smuzhiyun 		 *  patch requested size into sense command
3125*4882a593Smuzhiyun 		 */
3126*4882a593Smuzhiyun 		cp->sensecmd[0]		= REQUEST_SENSE;
3127*4882a593Smuzhiyun 		cp->sensecmd[1]		= 0;
3128*4882a593Smuzhiyun 		if (cp->cmd->device->scsi_level <= SCSI_2 && cp->lun <= 7)
3129*4882a593Smuzhiyun 			cp->sensecmd[1]	= cp->lun << 5;
3130*4882a593Smuzhiyun 		cp->sensecmd[4]		= SYM_SNS_BBUF_LEN;
3131*4882a593Smuzhiyun 		cp->data_len		= SYM_SNS_BBUF_LEN;
3132*4882a593Smuzhiyun 
3133*4882a593Smuzhiyun 		/*
3134*4882a593Smuzhiyun 		 *  sense data
3135*4882a593Smuzhiyun 		 */
3136*4882a593Smuzhiyun 		memset(cp->sns_bbuf, 0, SYM_SNS_BBUF_LEN);
3137*4882a593Smuzhiyun 		cp->phys.sense.addr	= CCB_BA(cp, sns_bbuf);
3138*4882a593Smuzhiyun 		cp->phys.sense.size	= cpu_to_scr(SYM_SNS_BBUF_LEN);
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun 		/*
3141*4882a593Smuzhiyun 		 *  requeue the command.
3142*4882a593Smuzhiyun 		 */
3143*4882a593Smuzhiyun 		startp = SCRIPTB_BA(np, sdata_in);
3144*4882a593Smuzhiyun 
3145*4882a593Smuzhiyun 		cp->phys.head.savep	= cpu_to_scr(startp);
3146*4882a593Smuzhiyun 		cp->phys.head.lastp	= cpu_to_scr(startp);
3147*4882a593Smuzhiyun 		cp->startp		= cpu_to_scr(startp);
3148*4882a593Smuzhiyun 		cp->goalp		= cpu_to_scr(startp + 16);
3149*4882a593Smuzhiyun 
3150*4882a593Smuzhiyun 		cp->host_xflags = 0;
3151*4882a593Smuzhiyun 		cp->host_status	= cp->nego_status ? HS_NEGOTIATE : HS_BUSY;
3152*4882a593Smuzhiyun 		cp->ssss_status = S_ILLEGAL;
3153*4882a593Smuzhiyun 		cp->host_flags	= (HF_SENSE|HF_DATA_IN);
3154*4882a593Smuzhiyun 		cp->xerr_status = 0;
3155*4882a593Smuzhiyun 		cp->extra_bytes = 0;
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun 		cp->phys.head.go.start = cpu_to_scr(SCRIPTA_BA(np, select));
3158*4882a593Smuzhiyun 
3159*4882a593Smuzhiyun 		/*
3160*4882a593Smuzhiyun 		 *  Requeue the command.
3161*4882a593Smuzhiyun 		 */
3162*4882a593Smuzhiyun 		sym_put_start_queue(np, cp);
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 		/*
3165*4882a593Smuzhiyun 		 *  Give back to upper layer everything we have dequeued.
3166*4882a593Smuzhiyun 		 */
3167*4882a593Smuzhiyun 		sym_flush_comp_queue(np, 0);
3168*4882a593Smuzhiyun 		break;
3169*4882a593Smuzhiyun 	}
3170*4882a593Smuzhiyun }
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun /*
3173*4882a593Smuzhiyun  *  After a device has accepted some management message
3174*4882a593Smuzhiyun  *  as BUS DEVICE RESET, ABORT TASK, etc ..., or when
3175*4882a593Smuzhiyun  *  a device signals a UNIT ATTENTION condition, some
3176*4882a593Smuzhiyun  *  tasks are thrown away by the device. We are required
3177*4882a593Smuzhiyun  *  to reflect that on our tasks list since the device
3178*4882a593Smuzhiyun  *  will never complete these tasks.
3179*4882a593Smuzhiyun  *
3180*4882a593Smuzhiyun  *  This function move from the BUSY queue to the COMP
3181*4882a593Smuzhiyun  *  queue all disconnected CCBs for a given target that
3182*4882a593Smuzhiyun  *  match the following criteria:
3183*4882a593Smuzhiyun  *  - lun=-1  means any logical UNIT otherwise a given one.
3184*4882a593Smuzhiyun  *  - task=-1 means any task, otherwise a given one.
3185*4882a593Smuzhiyun  */
3186*4882a593Smuzhiyun int sym_clear_tasks(struct sym_hcb *np, int cam_status, int target, int lun, int task)
3187*4882a593Smuzhiyun {
3188*4882a593Smuzhiyun 	SYM_QUEHEAD qtmp, *qp;
3189*4882a593Smuzhiyun 	int i = 0;
3190*4882a593Smuzhiyun 	struct sym_ccb *cp;
3191*4882a593Smuzhiyun 
3192*4882a593Smuzhiyun 	/*
3193*4882a593Smuzhiyun 	 *  Move the entire BUSY queue to our temporary queue.
3194*4882a593Smuzhiyun 	 */
3195*4882a593Smuzhiyun 	sym_que_init(&qtmp);
3196*4882a593Smuzhiyun 	sym_que_splice(&np->busy_ccbq, &qtmp);
3197*4882a593Smuzhiyun 	sym_que_init(&np->busy_ccbq);
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 	/*
3200*4882a593Smuzhiyun 	 *  Put all CCBs that matches our criteria into
3201*4882a593Smuzhiyun 	 *  the COMP queue and put back other ones into
3202*4882a593Smuzhiyun 	 *  the BUSY queue.
3203*4882a593Smuzhiyun 	 */
3204*4882a593Smuzhiyun 	while ((qp = sym_remque_head(&qtmp)) != NULL) {
3205*4882a593Smuzhiyun 		struct scsi_cmnd *cmd;
3206*4882a593Smuzhiyun 		cp = sym_que_entry(qp, struct sym_ccb, link_ccbq);
3207*4882a593Smuzhiyun 		cmd = cp->cmd;
3208*4882a593Smuzhiyun 		if (cp->host_status != HS_DISCONNECT ||
3209*4882a593Smuzhiyun 		    cp->target != target	     ||
3210*4882a593Smuzhiyun 		    (lun  != -1 && cp->lun != lun)   ||
3211*4882a593Smuzhiyun 		    (task != -1 &&
3212*4882a593Smuzhiyun 			(cp->tag != NO_TAG && cp->scsi_smsg[2] != task))) {
3213*4882a593Smuzhiyun 			sym_insque_tail(&cp->link_ccbq, &np->busy_ccbq);
3214*4882a593Smuzhiyun 			continue;
3215*4882a593Smuzhiyun 		}
3216*4882a593Smuzhiyun 		sym_insque_tail(&cp->link_ccbq, &np->comp_ccbq);
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun 		/* Preserve the software timeout condition */
3219*4882a593Smuzhiyun 		if (sym_get_cam_status(cmd) != DID_TIME_OUT)
3220*4882a593Smuzhiyun 			sym_set_cam_status(cmd, cam_status);
3221*4882a593Smuzhiyun 		++i;
3222*4882a593Smuzhiyun #if 0
3223*4882a593Smuzhiyun printf("XXXX TASK @%p CLEARED\n", cp);
3224*4882a593Smuzhiyun #endif
3225*4882a593Smuzhiyun 	}
3226*4882a593Smuzhiyun 	return i;
3227*4882a593Smuzhiyun }
3228*4882a593Smuzhiyun 
3229*4882a593Smuzhiyun /*
3230*4882a593Smuzhiyun  *  chip handler for TASKS recovery
3231*4882a593Smuzhiyun  *
3232*4882a593Smuzhiyun  *  We cannot safely abort a command, while the SCRIPTS
3233*4882a593Smuzhiyun  *  processor is running, since we just would be in race
3234*4882a593Smuzhiyun  *  with it.
3235*4882a593Smuzhiyun  *
3236*4882a593Smuzhiyun  *  As long as we have tasks to abort, we keep the SEM
3237*4882a593Smuzhiyun  *  bit set in the ISTAT. When this bit is set, the
3238*4882a593Smuzhiyun  *  SCRIPTS processor interrupts (SIR_SCRIPT_STOPPED)
3239*4882a593Smuzhiyun  *  each time it enters the scheduler.
3240*4882a593Smuzhiyun  *
3241*4882a593Smuzhiyun  *  If we have to reset a target, clear tasks of a unit,
3242*4882a593Smuzhiyun  *  or to perform the abort of a disconnected job, we
3243*4882a593Smuzhiyun  *  restart the SCRIPTS for selecting the target. Once
3244*4882a593Smuzhiyun  *  selected, the SCRIPTS interrupts (SIR_TARGET_SELECTED).
3245*4882a593Smuzhiyun  *  If it loses arbitration, the SCRIPTS will interrupt again
3246*4882a593Smuzhiyun  *  the next time it will enter its scheduler, and so on ...
3247*4882a593Smuzhiyun  *
3248*4882a593Smuzhiyun  *  On SIR_TARGET_SELECTED, we scan for the more
3249*4882a593Smuzhiyun  *  appropriate thing to do:
3250*4882a593Smuzhiyun  *
3251*4882a593Smuzhiyun  *  - If nothing, we just sent a M_ABORT message to the
3252*4882a593Smuzhiyun  *    target to get rid of the useless SCSI bus ownership.
3253*4882a593Smuzhiyun  *    According to the specs, no tasks shall be affected.
3254*4882a593Smuzhiyun  *  - If the target is to be reset, we send it a M_RESET
3255*4882a593Smuzhiyun  *    message.
3256*4882a593Smuzhiyun  *  - If a logical UNIT is to be cleared , we send the
3257*4882a593Smuzhiyun  *    IDENTIFY(lun) + M_ABORT.
3258*4882a593Smuzhiyun  *  - If an untagged task is to be aborted, we send the
3259*4882a593Smuzhiyun  *    IDENTIFY(lun) + M_ABORT.
3260*4882a593Smuzhiyun  *  - If a tagged task is to be aborted, we send the
3261*4882a593Smuzhiyun  *    IDENTIFY(lun) + task attributes + M_ABORT_TAG.
3262*4882a593Smuzhiyun  *
3263*4882a593Smuzhiyun  *  Once our 'kiss of death' :) message has been accepted
3264*4882a593Smuzhiyun  *  by the target, the SCRIPTS interrupts again
3265*4882a593Smuzhiyun  *  (SIR_ABORT_SENT). On this interrupt, we complete
3266*4882a593Smuzhiyun  *  all the CCBs that should have been aborted by the
3267*4882a593Smuzhiyun  *  target according to our message.
3268*4882a593Smuzhiyun  */
3269*4882a593Smuzhiyun static void sym_sir_task_recovery(struct sym_hcb *np, int num)
3270*4882a593Smuzhiyun {
3271*4882a593Smuzhiyun 	SYM_QUEHEAD *qp;
3272*4882a593Smuzhiyun 	struct sym_ccb *cp;
3273*4882a593Smuzhiyun 	struct sym_tcb *tp = NULL; /* gcc isn't quite smart enough yet */
3274*4882a593Smuzhiyun 	struct scsi_target *starget;
3275*4882a593Smuzhiyun 	int target=-1, lun=-1, task;
3276*4882a593Smuzhiyun 	int i, k;
3277*4882a593Smuzhiyun 
3278*4882a593Smuzhiyun 	switch(num) {
3279*4882a593Smuzhiyun 	/*
3280*4882a593Smuzhiyun 	 *  The SCRIPTS processor stopped before starting
3281*4882a593Smuzhiyun 	 *  the next command in order to allow us to perform
3282*4882a593Smuzhiyun 	 *  some task recovery.
3283*4882a593Smuzhiyun 	 */
3284*4882a593Smuzhiyun 	case SIR_SCRIPT_STOPPED:
3285*4882a593Smuzhiyun 		/*
3286*4882a593Smuzhiyun 		 *  Do we have any target to reset or unit to clear ?
3287*4882a593Smuzhiyun 		 */
3288*4882a593Smuzhiyun 		for (i = 0 ; i < SYM_CONF_MAX_TARGET ; i++) {
3289*4882a593Smuzhiyun 			tp = &np->target[i];
3290*4882a593Smuzhiyun 			if (tp->to_reset ||
3291*4882a593Smuzhiyun 			    (tp->lun0p && tp->lun0p->to_clear)) {
3292*4882a593Smuzhiyun 				target = i;
3293*4882a593Smuzhiyun 				break;
3294*4882a593Smuzhiyun 			}
3295*4882a593Smuzhiyun 			if (!tp->lunmp)
3296*4882a593Smuzhiyun 				continue;
3297*4882a593Smuzhiyun 			for (k = 1 ; k < SYM_CONF_MAX_LUN ; k++) {
3298*4882a593Smuzhiyun 				if (tp->lunmp[k] && tp->lunmp[k]->to_clear) {
3299*4882a593Smuzhiyun 					target	= i;
3300*4882a593Smuzhiyun 					break;
3301*4882a593Smuzhiyun 				}
3302*4882a593Smuzhiyun 			}
3303*4882a593Smuzhiyun 			if (target != -1)
3304*4882a593Smuzhiyun 				break;
3305*4882a593Smuzhiyun 		}
3306*4882a593Smuzhiyun 
3307*4882a593Smuzhiyun 		/*
3308*4882a593Smuzhiyun 		 *  If not, walk the busy queue for any
3309*4882a593Smuzhiyun 		 *  disconnected CCB to be aborted.
3310*4882a593Smuzhiyun 		 */
3311*4882a593Smuzhiyun 		if (target == -1) {
3312*4882a593Smuzhiyun 			FOR_EACH_QUEUED_ELEMENT(&np->busy_ccbq, qp) {
3313*4882a593Smuzhiyun 				cp = sym_que_entry(qp,struct sym_ccb,link_ccbq);
3314*4882a593Smuzhiyun 				if (cp->host_status != HS_DISCONNECT)
3315*4882a593Smuzhiyun 					continue;
3316*4882a593Smuzhiyun 				if (cp->to_abort) {
3317*4882a593Smuzhiyun 					target = cp->target;
3318*4882a593Smuzhiyun 					break;
3319*4882a593Smuzhiyun 				}
3320*4882a593Smuzhiyun 			}
3321*4882a593Smuzhiyun 		}
3322*4882a593Smuzhiyun 
3323*4882a593Smuzhiyun 		/*
3324*4882a593Smuzhiyun 		 *  If some target is to be selected,
3325*4882a593Smuzhiyun 		 *  prepare and start the selection.
3326*4882a593Smuzhiyun 		 */
3327*4882a593Smuzhiyun 		if (target != -1) {
3328*4882a593Smuzhiyun 			tp = &np->target[target];
3329*4882a593Smuzhiyun 			np->abrt_sel.sel_id	= target;
3330*4882a593Smuzhiyun 			np->abrt_sel.sel_scntl3 = tp->head.wval;
3331*4882a593Smuzhiyun 			np->abrt_sel.sel_sxfer  = tp->head.sval;
3332*4882a593Smuzhiyun 			OUTL(np, nc_dsa, np->hcb_ba);
3333*4882a593Smuzhiyun 			OUTL_DSP(np, SCRIPTB_BA(np, sel_for_abort));
3334*4882a593Smuzhiyun 			return;
3335*4882a593Smuzhiyun 		}
3336*4882a593Smuzhiyun 
3337*4882a593Smuzhiyun 		/*
3338*4882a593Smuzhiyun 		 *  Now look for a CCB to abort that haven't started yet.
3339*4882a593Smuzhiyun 		 *  Btw, the SCRIPTS processor is still stopped, so
3340*4882a593Smuzhiyun 		 *  we are not in race.
3341*4882a593Smuzhiyun 		 */
3342*4882a593Smuzhiyun 		i = 0;
3343*4882a593Smuzhiyun 		cp = NULL;
3344*4882a593Smuzhiyun 		FOR_EACH_QUEUED_ELEMENT(&np->busy_ccbq, qp) {
3345*4882a593Smuzhiyun 			cp = sym_que_entry(qp, struct sym_ccb, link_ccbq);
3346*4882a593Smuzhiyun 			if (cp->host_status != HS_BUSY &&
3347*4882a593Smuzhiyun 			    cp->host_status != HS_NEGOTIATE)
3348*4882a593Smuzhiyun 				continue;
3349*4882a593Smuzhiyun 			if (!cp->to_abort)
3350*4882a593Smuzhiyun 				continue;
3351*4882a593Smuzhiyun #ifdef SYM_CONF_IARB_SUPPORT
3352*4882a593Smuzhiyun 			/*
3353*4882a593Smuzhiyun 			 *    If we are using IMMEDIATE ARBITRATION, we donnot
3354*4882a593Smuzhiyun 			 *    want to cancel the last queued CCB, since the
3355*4882a593Smuzhiyun 			 *    SCRIPTS may have anticipated the selection.
3356*4882a593Smuzhiyun 			 */
3357*4882a593Smuzhiyun 			if (cp == np->last_cp) {
3358*4882a593Smuzhiyun 				cp->to_abort = 0;
3359*4882a593Smuzhiyun 				continue;
3360*4882a593Smuzhiyun 			}
3361*4882a593Smuzhiyun #endif
3362*4882a593Smuzhiyun 			i = 1;	/* Means we have found some */
3363*4882a593Smuzhiyun 			break;
3364*4882a593Smuzhiyun 		}
3365*4882a593Smuzhiyun 		if (!i) {
3366*4882a593Smuzhiyun 			/*
3367*4882a593Smuzhiyun 			 *  We are done, so we donnot need
3368*4882a593Smuzhiyun 			 *  to synchronize with the SCRIPTS anylonger.
3369*4882a593Smuzhiyun 			 *  Remove the SEM flag from the ISTAT.
3370*4882a593Smuzhiyun 			 */
3371*4882a593Smuzhiyun 			np->istat_sem = 0;
3372*4882a593Smuzhiyun 			OUTB(np, nc_istat, SIGP);
3373*4882a593Smuzhiyun 			break;
3374*4882a593Smuzhiyun 		}
3375*4882a593Smuzhiyun 		/*
3376*4882a593Smuzhiyun 		 *  Compute index of next position in the start
3377*4882a593Smuzhiyun 		 *  queue the SCRIPTS intends to start and dequeue
3378*4882a593Smuzhiyun 		 *  all CCBs for that device that haven't been started.
3379*4882a593Smuzhiyun 		 */
3380*4882a593Smuzhiyun 		i = (INL(np, nc_scratcha) - np->squeue_ba) / 4;
3381*4882a593Smuzhiyun 		i = sym_dequeue_from_squeue(np, i, cp->target, cp->lun, -1);
3382*4882a593Smuzhiyun 
3383*4882a593Smuzhiyun 		/*
3384*4882a593Smuzhiyun 		 *  Make sure at least our IO to abort has been dequeued.
3385*4882a593Smuzhiyun 		 */
3386*4882a593Smuzhiyun #ifndef SYM_OPT_HANDLE_DEVICE_QUEUEING
3387*4882a593Smuzhiyun 		assert(i && sym_get_cam_status(cp->cmd) == DID_SOFT_ERROR);
3388*4882a593Smuzhiyun #else
3389*4882a593Smuzhiyun 		sym_remque(&cp->link_ccbq);
3390*4882a593Smuzhiyun 		sym_insque_tail(&cp->link_ccbq, &np->comp_ccbq);
3391*4882a593Smuzhiyun #endif
3392*4882a593Smuzhiyun 		/*
3393*4882a593Smuzhiyun 		 *  Keep track in cam status of the reason of the abort.
3394*4882a593Smuzhiyun 		 */
3395*4882a593Smuzhiyun 		if (cp->to_abort == 2)
3396*4882a593Smuzhiyun 			sym_set_cam_status(cp->cmd, DID_TIME_OUT);
3397*4882a593Smuzhiyun 		else
3398*4882a593Smuzhiyun 			sym_set_cam_status(cp->cmd, DID_ABORT);
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun 		/*
3401*4882a593Smuzhiyun 		 *  Complete with error everything that we have dequeued.
3402*4882a593Smuzhiyun 	 	 */
3403*4882a593Smuzhiyun 		sym_flush_comp_queue(np, 0);
3404*4882a593Smuzhiyun 		break;
3405*4882a593Smuzhiyun 	/*
3406*4882a593Smuzhiyun 	 *  The SCRIPTS processor has selected a target
3407*4882a593Smuzhiyun 	 *  we may have some manual recovery to perform for.
3408*4882a593Smuzhiyun 	 */
3409*4882a593Smuzhiyun 	case SIR_TARGET_SELECTED:
3410*4882a593Smuzhiyun 		target = INB(np, nc_sdid) & 0xf;
3411*4882a593Smuzhiyun 		tp = &np->target[target];
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 		np->abrt_tbl.addr = cpu_to_scr(vtobus(np->abrt_msg));
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun 		/*
3416*4882a593Smuzhiyun 		 *  If the target is to be reset, prepare a
3417*4882a593Smuzhiyun 		 *  M_RESET message and clear the to_reset flag
3418*4882a593Smuzhiyun 		 *  since we donnot expect this operation to fail.
3419*4882a593Smuzhiyun 		 */
3420*4882a593Smuzhiyun 		if (tp->to_reset) {
3421*4882a593Smuzhiyun 			np->abrt_msg[0] = M_RESET;
3422*4882a593Smuzhiyun 			np->abrt_tbl.size = 1;
3423*4882a593Smuzhiyun 			tp->to_reset = 0;
3424*4882a593Smuzhiyun 			break;
3425*4882a593Smuzhiyun 		}
3426*4882a593Smuzhiyun 
3427*4882a593Smuzhiyun 		/*
3428*4882a593Smuzhiyun 		 *  Otherwise, look for some logical unit to be cleared.
3429*4882a593Smuzhiyun 		 */
3430*4882a593Smuzhiyun 		if (tp->lun0p && tp->lun0p->to_clear)
3431*4882a593Smuzhiyun 			lun = 0;
3432*4882a593Smuzhiyun 		else if (tp->lunmp) {
3433*4882a593Smuzhiyun 			for (k = 1 ; k < SYM_CONF_MAX_LUN ; k++) {
3434*4882a593Smuzhiyun 				if (tp->lunmp[k] && tp->lunmp[k]->to_clear) {
3435*4882a593Smuzhiyun 					lun = k;
3436*4882a593Smuzhiyun 					break;
3437*4882a593Smuzhiyun 				}
3438*4882a593Smuzhiyun 			}
3439*4882a593Smuzhiyun 		}
3440*4882a593Smuzhiyun 
3441*4882a593Smuzhiyun 		/*
3442*4882a593Smuzhiyun 		 *  If a logical unit is to be cleared, prepare
3443*4882a593Smuzhiyun 		 *  an IDENTIFY(lun) + ABORT MESSAGE.
3444*4882a593Smuzhiyun 		 */
3445*4882a593Smuzhiyun 		if (lun != -1) {
3446*4882a593Smuzhiyun 			struct sym_lcb *lp = sym_lp(tp, lun);
3447*4882a593Smuzhiyun 			lp->to_clear = 0; /* We don't expect to fail here */
3448*4882a593Smuzhiyun 			np->abrt_msg[0] = IDENTIFY(0, lun);
3449*4882a593Smuzhiyun 			np->abrt_msg[1] = M_ABORT;
3450*4882a593Smuzhiyun 			np->abrt_tbl.size = 2;
3451*4882a593Smuzhiyun 			break;
3452*4882a593Smuzhiyun 		}
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 		/*
3455*4882a593Smuzhiyun 		 *  Otherwise, look for some disconnected job to
3456*4882a593Smuzhiyun 		 *  abort for this target.
3457*4882a593Smuzhiyun 		 */
3458*4882a593Smuzhiyun 		i = 0;
3459*4882a593Smuzhiyun 		cp = NULL;
3460*4882a593Smuzhiyun 		FOR_EACH_QUEUED_ELEMENT(&np->busy_ccbq, qp) {
3461*4882a593Smuzhiyun 			cp = sym_que_entry(qp, struct sym_ccb, link_ccbq);
3462*4882a593Smuzhiyun 			if (cp->host_status != HS_DISCONNECT)
3463*4882a593Smuzhiyun 				continue;
3464*4882a593Smuzhiyun 			if (cp->target != target)
3465*4882a593Smuzhiyun 				continue;
3466*4882a593Smuzhiyun 			if (!cp->to_abort)
3467*4882a593Smuzhiyun 				continue;
3468*4882a593Smuzhiyun 			i = 1;	/* Means we have some */
3469*4882a593Smuzhiyun 			break;
3470*4882a593Smuzhiyun 		}
3471*4882a593Smuzhiyun 
3472*4882a593Smuzhiyun 		/*
3473*4882a593Smuzhiyun 		 *  If we have none, probably since the device has
3474*4882a593Smuzhiyun 		 *  completed the command before we won abitration,
3475*4882a593Smuzhiyun 		 *  send a M_ABORT message without IDENTIFY.
3476*4882a593Smuzhiyun 		 *  According to the specs, the device must just
3477*4882a593Smuzhiyun 		 *  disconnect the BUS and not abort any task.
3478*4882a593Smuzhiyun 		 */
3479*4882a593Smuzhiyun 		if (!i) {
3480*4882a593Smuzhiyun 			np->abrt_msg[0] = M_ABORT;
3481*4882a593Smuzhiyun 			np->abrt_tbl.size = 1;
3482*4882a593Smuzhiyun 			break;
3483*4882a593Smuzhiyun 		}
3484*4882a593Smuzhiyun 
3485*4882a593Smuzhiyun 		/*
3486*4882a593Smuzhiyun 		 *  We have some task to abort.
3487*4882a593Smuzhiyun 		 *  Set the IDENTIFY(lun)
3488*4882a593Smuzhiyun 		 */
3489*4882a593Smuzhiyun 		np->abrt_msg[0] = IDENTIFY(0, cp->lun);
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun 		/*
3492*4882a593Smuzhiyun 		 *  If we want to abort an untagged command, we
3493*4882a593Smuzhiyun 		 *  will send a IDENTIFY + M_ABORT.
3494*4882a593Smuzhiyun 		 *  Otherwise (tagged command), we will send
3495*4882a593Smuzhiyun 		 *  a IDENTITFY + task attributes + ABORT TAG.
3496*4882a593Smuzhiyun 		 */
3497*4882a593Smuzhiyun 		if (cp->tag == NO_TAG) {
3498*4882a593Smuzhiyun 			np->abrt_msg[1] = M_ABORT;
3499*4882a593Smuzhiyun 			np->abrt_tbl.size = 2;
3500*4882a593Smuzhiyun 		} else {
3501*4882a593Smuzhiyun 			np->abrt_msg[1] = cp->scsi_smsg[1];
3502*4882a593Smuzhiyun 			np->abrt_msg[2] = cp->scsi_smsg[2];
3503*4882a593Smuzhiyun 			np->abrt_msg[3] = M_ABORT_TAG;
3504*4882a593Smuzhiyun 			np->abrt_tbl.size = 4;
3505*4882a593Smuzhiyun 		}
3506*4882a593Smuzhiyun 		/*
3507*4882a593Smuzhiyun 		 *  Keep track of software timeout condition, since the
3508*4882a593Smuzhiyun 		 *  peripheral driver may not count retries on abort
3509*4882a593Smuzhiyun 		 *  conditions not due to timeout.
3510*4882a593Smuzhiyun 		 */
3511*4882a593Smuzhiyun 		if (cp->to_abort == 2)
3512*4882a593Smuzhiyun 			sym_set_cam_status(cp->cmd, DID_TIME_OUT);
3513*4882a593Smuzhiyun 		cp->to_abort = 0; /* We donnot expect to fail here */
3514*4882a593Smuzhiyun 		break;
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun 	/*
3517*4882a593Smuzhiyun 	 *  The target has accepted our message and switched
3518*4882a593Smuzhiyun 	 *  to BUS FREE phase as we expected.
3519*4882a593Smuzhiyun 	 */
3520*4882a593Smuzhiyun 	case SIR_ABORT_SENT:
3521*4882a593Smuzhiyun 		target = INB(np, nc_sdid) & 0xf;
3522*4882a593Smuzhiyun 		tp = &np->target[target];
3523*4882a593Smuzhiyun 		starget = tp->starget;
3524*4882a593Smuzhiyun 
3525*4882a593Smuzhiyun 		/*
3526*4882a593Smuzhiyun 		**  If we didn't abort anything, leave here.
3527*4882a593Smuzhiyun 		*/
3528*4882a593Smuzhiyun 		if (np->abrt_msg[0] == M_ABORT)
3529*4882a593Smuzhiyun 			break;
3530*4882a593Smuzhiyun 
3531*4882a593Smuzhiyun 		/*
3532*4882a593Smuzhiyun 		 *  If we sent a M_RESET, then a hardware reset has
3533*4882a593Smuzhiyun 		 *  been performed by the target.
3534*4882a593Smuzhiyun 		 *  - Reset everything to async 8 bit
3535*4882a593Smuzhiyun 		 *  - Tell ourself to negotiate next time :-)
3536*4882a593Smuzhiyun 		 *  - Prepare to clear all disconnected CCBs for
3537*4882a593Smuzhiyun 		 *    this target from our task list (lun=task=-1)
3538*4882a593Smuzhiyun 		 */
3539*4882a593Smuzhiyun 		lun = -1;
3540*4882a593Smuzhiyun 		task = -1;
3541*4882a593Smuzhiyun 		if (np->abrt_msg[0] == M_RESET) {
3542*4882a593Smuzhiyun 			tp->head.sval = 0;
3543*4882a593Smuzhiyun 			tp->head.wval = np->rv_scntl3;
3544*4882a593Smuzhiyun 			tp->head.uval = 0;
3545*4882a593Smuzhiyun 			spi_period(starget) = 0;
3546*4882a593Smuzhiyun 			spi_offset(starget) = 0;
3547*4882a593Smuzhiyun 			spi_width(starget) = 0;
3548*4882a593Smuzhiyun 			spi_iu(starget) = 0;
3549*4882a593Smuzhiyun 			spi_dt(starget) = 0;
3550*4882a593Smuzhiyun 			spi_qas(starget) = 0;
3551*4882a593Smuzhiyun 			tp->tgoal.check_nego = 1;
3552*4882a593Smuzhiyun 			tp->tgoal.renego = 0;
3553*4882a593Smuzhiyun 		}
3554*4882a593Smuzhiyun 
3555*4882a593Smuzhiyun 		/*
3556*4882a593Smuzhiyun 		 *  Otherwise, check for the LUN and TASK(s)
3557*4882a593Smuzhiyun 		 *  concerned by the cancelation.
3558*4882a593Smuzhiyun 		 *  If it is not ABORT_TAG then it is CLEAR_QUEUE
3559*4882a593Smuzhiyun 		 *  or an ABORT message :-)
3560*4882a593Smuzhiyun 		 */
3561*4882a593Smuzhiyun 		else {
3562*4882a593Smuzhiyun 			lun = np->abrt_msg[0] & 0x3f;
3563*4882a593Smuzhiyun 			if (np->abrt_msg[1] == M_ABORT_TAG)
3564*4882a593Smuzhiyun 				task = np->abrt_msg[2];
3565*4882a593Smuzhiyun 		}
3566*4882a593Smuzhiyun 
3567*4882a593Smuzhiyun 		/*
3568*4882a593Smuzhiyun 		 *  Complete all the CCBs the device should have
3569*4882a593Smuzhiyun 		 *  aborted due to our 'kiss of death' message.
3570*4882a593Smuzhiyun 		 */
3571*4882a593Smuzhiyun 		i = (INL(np, nc_scratcha) - np->squeue_ba) / 4;
3572*4882a593Smuzhiyun 		sym_dequeue_from_squeue(np, i, target, lun, -1);
3573*4882a593Smuzhiyun 		sym_clear_tasks(np, DID_ABORT, target, lun, task);
3574*4882a593Smuzhiyun 		sym_flush_comp_queue(np, 0);
3575*4882a593Smuzhiyun 
3576*4882a593Smuzhiyun  		/*
3577*4882a593Smuzhiyun 		 *  If we sent a BDR, make upper layer aware of that.
3578*4882a593Smuzhiyun  		 */
3579*4882a593Smuzhiyun 		if (np->abrt_msg[0] == M_RESET)
3580*4882a593Smuzhiyun 			starget_printk(KERN_NOTICE, starget,
3581*4882a593Smuzhiyun 							"has been reset\n");
3582*4882a593Smuzhiyun 		break;
3583*4882a593Smuzhiyun 	}
3584*4882a593Smuzhiyun 
3585*4882a593Smuzhiyun 	/*
3586*4882a593Smuzhiyun 	 *  Print to the log the message we intend to send.
3587*4882a593Smuzhiyun 	 */
3588*4882a593Smuzhiyun 	if (num == SIR_TARGET_SELECTED) {
3589*4882a593Smuzhiyun 		dev_info(&tp->starget->dev, "control msgout:");
3590*4882a593Smuzhiyun 		sym_printl_hex(np->abrt_msg, np->abrt_tbl.size);
3591*4882a593Smuzhiyun 		np->abrt_tbl.size = cpu_to_scr(np->abrt_tbl.size);
3592*4882a593Smuzhiyun 	}
3593*4882a593Smuzhiyun 
3594*4882a593Smuzhiyun 	/*
3595*4882a593Smuzhiyun 	 *  Let the SCRIPTS processor continue.
3596*4882a593Smuzhiyun 	 */
3597*4882a593Smuzhiyun 	OUTONB_STD();
3598*4882a593Smuzhiyun }
3599*4882a593Smuzhiyun 
3600*4882a593Smuzhiyun /*
3601*4882a593Smuzhiyun  *  Gerard's alchemy:) that deals with with the data
3602*4882a593Smuzhiyun  *  pointer for both MDP and the residual calculation.
3603*4882a593Smuzhiyun  *
3604*4882a593Smuzhiyun  *  I didn't want to bloat the code by more than 200
3605*4882a593Smuzhiyun  *  lines for the handling of both MDP and the residual.
3606*4882a593Smuzhiyun  *  This has been achieved by using a data pointer
3607*4882a593Smuzhiyun  *  representation consisting in an index in the data
3608*4882a593Smuzhiyun  *  array (dp_sg) and a negative offset (dp_ofs) that
3609*4882a593Smuzhiyun  *  have the following meaning:
3610*4882a593Smuzhiyun  *
3611*4882a593Smuzhiyun  *  - dp_sg = SYM_CONF_MAX_SG
3612*4882a593Smuzhiyun  *    we are at the end of the data script.
3613*4882a593Smuzhiyun  *  - dp_sg < SYM_CONF_MAX_SG
3614*4882a593Smuzhiyun  *    dp_sg points to the next entry of the scatter array
3615*4882a593Smuzhiyun  *    we want to transfer.
3616*4882a593Smuzhiyun  *  - dp_ofs < 0
3617*4882a593Smuzhiyun  *    dp_ofs represents the residual of bytes of the
3618*4882a593Smuzhiyun  *    previous entry scatter entry we will send first.
3619*4882a593Smuzhiyun  *  - dp_ofs = 0
3620*4882a593Smuzhiyun  *    no residual to send first.
3621*4882a593Smuzhiyun  *
3622*4882a593Smuzhiyun  *  The function sym_evaluate_dp() accepts an arbitray
3623*4882a593Smuzhiyun  *  offset (basically from the MDP message) and returns
3624*4882a593Smuzhiyun  *  the corresponding values of dp_sg and dp_ofs.
3625*4882a593Smuzhiyun  */
3626*4882a593Smuzhiyun 
3627*4882a593Smuzhiyun static int sym_evaluate_dp(struct sym_hcb *np, struct sym_ccb *cp, u32 scr, int *ofs)
3628*4882a593Smuzhiyun {
3629*4882a593Smuzhiyun 	u32	dp_scr;
3630*4882a593Smuzhiyun 	int	dp_ofs, dp_sg, dp_sgmin;
3631*4882a593Smuzhiyun 	int	tmp;
3632*4882a593Smuzhiyun 	struct sym_pmc *pm;
3633*4882a593Smuzhiyun 
3634*4882a593Smuzhiyun 	/*
3635*4882a593Smuzhiyun 	 *  Compute the resulted data pointer in term of a script
3636*4882a593Smuzhiyun 	 *  address within some DATA script and a signed byte offset.
3637*4882a593Smuzhiyun 	 */
3638*4882a593Smuzhiyun 	dp_scr = scr;
3639*4882a593Smuzhiyun 	dp_ofs = *ofs;
3640*4882a593Smuzhiyun 	if	(dp_scr == SCRIPTA_BA(np, pm0_data))
3641*4882a593Smuzhiyun 		pm = &cp->phys.pm0;
3642*4882a593Smuzhiyun 	else if (dp_scr == SCRIPTA_BA(np, pm1_data))
3643*4882a593Smuzhiyun 		pm = &cp->phys.pm1;
3644*4882a593Smuzhiyun 	else
3645*4882a593Smuzhiyun 		pm = NULL;
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun 	if (pm) {
3648*4882a593Smuzhiyun 		dp_scr  = scr_to_cpu(pm->ret);
3649*4882a593Smuzhiyun 		dp_ofs -= scr_to_cpu(pm->sg.size) & 0x00ffffff;
3650*4882a593Smuzhiyun 	}
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 	/*
3653*4882a593Smuzhiyun 	 *  If we are auto-sensing, then we are done.
3654*4882a593Smuzhiyun 	 */
3655*4882a593Smuzhiyun 	if (cp->host_flags & HF_SENSE) {
3656*4882a593Smuzhiyun 		*ofs = dp_ofs;
3657*4882a593Smuzhiyun 		return 0;
3658*4882a593Smuzhiyun 	}
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 	/*
3661*4882a593Smuzhiyun 	 *  Deduce the index of the sg entry.
3662*4882a593Smuzhiyun 	 *  Keep track of the index of the first valid entry.
3663*4882a593Smuzhiyun 	 *  If result is dp_sg = SYM_CONF_MAX_SG, then we are at the
3664*4882a593Smuzhiyun 	 *  end of the data.
3665*4882a593Smuzhiyun 	 */
3666*4882a593Smuzhiyun 	tmp = scr_to_cpu(cp->goalp);
3667*4882a593Smuzhiyun 	dp_sg = SYM_CONF_MAX_SG;
3668*4882a593Smuzhiyun 	if (dp_scr != tmp)
3669*4882a593Smuzhiyun 		dp_sg -= (tmp - 8 - (int)dp_scr) / (2*4);
3670*4882a593Smuzhiyun 	dp_sgmin = SYM_CONF_MAX_SG - cp->segments;
3671*4882a593Smuzhiyun 
3672*4882a593Smuzhiyun 	/*
3673*4882a593Smuzhiyun 	 *  Move to the sg entry the data pointer belongs to.
3674*4882a593Smuzhiyun 	 *
3675*4882a593Smuzhiyun 	 *  If we are inside the data area, we expect result to be:
3676*4882a593Smuzhiyun 	 *
3677*4882a593Smuzhiyun 	 *  Either,
3678*4882a593Smuzhiyun 	 *      dp_ofs = 0 and dp_sg is the index of the sg entry
3679*4882a593Smuzhiyun 	 *      the data pointer belongs to (or the end of the data)
3680*4882a593Smuzhiyun 	 *  Or,
3681*4882a593Smuzhiyun 	 *      dp_ofs < 0 and dp_sg is the index of the sg entry
3682*4882a593Smuzhiyun 	 *      the data pointer belongs to + 1.
3683*4882a593Smuzhiyun 	 */
3684*4882a593Smuzhiyun 	if (dp_ofs < 0) {
3685*4882a593Smuzhiyun 		int n;
3686*4882a593Smuzhiyun 		while (dp_sg > dp_sgmin) {
3687*4882a593Smuzhiyun 			--dp_sg;
3688*4882a593Smuzhiyun 			tmp = scr_to_cpu(cp->phys.data[dp_sg].size);
3689*4882a593Smuzhiyun 			n = dp_ofs + (tmp & 0xffffff);
3690*4882a593Smuzhiyun 			if (n > 0) {
3691*4882a593Smuzhiyun 				++dp_sg;
3692*4882a593Smuzhiyun 				break;
3693*4882a593Smuzhiyun 			}
3694*4882a593Smuzhiyun 			dp_ofs = n;
3695*4882a593Smuzhiyun 		}
3696*4882a593Smuzhiyun 	}
3697*4882a593Smuzhiyun 	else if (dp_ofs > 0) {
3698*4882a593Smuzhiyun 		while (dp_sg < SYM_CONF_MAX_SG) {
3699*4882a593Smuzhiyun 			tmp = scr_to_cpu(cp->phys.data[dp_sg].size);
3700*4882a593Smuzhiyun 			dp_ofs -= (tmp & 0xffffff);
3701*4882a593Smuzhiyun 			++dp_sg;
3702*4882a593Smuzhiyun 			if (dp_ofs <= 0)
3703*4882a593Smuzhiyun 				break;
3704*4882a593Smuzhiyun 		}
3705*4882a593Smuzhiyun 	}
3706*4882a593Smuzhiyun 
3707*4882a593Smuzhiyun 	/*
3708*4882a593Smuzhiyun 	 *  Make sure the data pointer is inside the data area.
3709*4882a593Smuzhiyun 	 *  If not, return some error.
3710*4882a593Smuzhiyun 	 */
3711*4882a593Smuzhiyun 	if	(dp_sg < dp_sgmin || (dp_sg == dp_sgmin && dp_ofs < 0))
3712*4882a593Smuzhiyun 		goto out_err;
3713*4882a593Smuzhiyun 	else if	(dp_sg > SYM_CONF_MAX_SG ||
3714*4882a593Smuzhiyun 		 (dp_sg == SYM_CONF_MAX_SG && dp_ofs > 0))
3715*4882a593Smuzhiyun 		goto out_err;
3716*4882a593Smuzhiyun 
3717*4882a593Smuzhiyun 	/*
3718*4882a593Smuzhiyun 	 *  Save the extreme pointer if needed.
3719*4882a593Smuzhiyun 	 */
3720*4882a593Smuzhiyun 	if (dp_sg > cp->ext_sg ||
3721*4882a593Smuzhiyun             (dp_sg == cp->ext_sg && dp_ofs > cp->ext_ofs)) {
3722*4882a593Smuzhiyun 		cp->ext_sg  = dp_sg;
3723*4882a593Smuzhiyun 		cp->ext_ofs = dp_ofs;
3724*4882a593Smuzhiyun 	}
3725*4882a593Smuzhiyun 
3726*4882a593Smuzhiyun 	/*
3727*4882a593Smuzhiyun 	 *  Return data.
3728*4882a593Smuzhiyun 	 */
3729*4882a593Smuzhiyun 	*ofs = dp_ofs;
3730*4882a593Smuzhiyun 	return dp_sg;
3731*4882a593Smuzhiyun 
3732*4882a593Smuzhiyun out_err:
3733*4882a593Smuzhiyun 	return -1;
3734*4882a593Smuzhiyun }
3735*4882a593Smuzhiyun 
3736*4882a593Smuzhiyun /*
3737*4882a593Smuzhiyun  *  chip handler for MODIFY DATA POINTER MESSAGE
3738*4882a593Smuzhiyun  *
3739*4882a593Smuzhiyun  *  We also call this function on IGNORE WIDE RESIDUE
3740*4882a593Smuzhiyun  *  messages that do not match a SWIDE full condition.
3741*4882a593Smuzhiyun  *  Btw, we assume in that situation that such a message
3742*4882a593Smuzhiyun  *  is equivalent to a MODIFY DATA POINTER (offset=-1).
3743*4882a593Smuzhiyun  */
3744*4882a593Smuzhiyun 
3745*4882a593Smuzhiyun static void sym_modify_dp(struct sym_hcb *np, struct sym_tcb *tp, struct sym_ccb *cp, int ofs)
3746*4882a593Smuzhiyun {
3747*4882a593Smuzhiyun 	int dp_ofs	= ofs;
3748*4882a593Smuzhiyun 	u32	dp_scr	= sym_get_script_dp (np, cp);
3749*4882a593Smuzhiyun 	u32	dp_ret;
3750*4882a593Smuzhiyun 	u32	tmp;
3751*4882a593Smuzhiyun 	u_char	hflags;
3752*4882a593Smuzhiyun 	int	dp_sg;
3753*4882a593Smuzhiyun 	struct	sym_pmc *pm;
3754*4882a593Smuzhiyun 
3755*4882a593Smuzhiyun 	/*
3756*4882a593Smuzhiyun 	 *  Not supported for auto-sense.
3757*4882a593Smuzhiyun 	 */
3758*4882a593Smuzhiyun 	if (cp->host_flags & HF_SENSE)
3759*4882a593Smuzhiyun 		goto out_reject;
3760*4882a593Smuzhiyun 
3761*4882a593Smuzhiyun 	/*
3762*4882a593Smuzhiyun 	 *  Apply our alchemy:) (see comments in sym_evaluate_dp()),
3763*4882a593Smuzhiyun 	 *  to the resulted data pointer.
3764*4882a593Smuzhiyun 	 */
3765*4882a593Smuzhiyun 	dp_sg = sym_evaluate_dp(np, cp, dp_scr, &dp_ofs);
3766*4882a593Smuzhiyun 	if (dp_sg < 0)
3767*4882a593Smuzhiyun 		goto out_reject;
3768*4882a593Smuzhiyun 
3769*4882a593Smuzhiyun 	/*
3770*4882a593Smuzhiyun 	 *  And our alchemy:) allows to easily calculate the data
3771*4882a593Smuzhiyun 	 *  script address we want to return for the next data phase.
3772*4882a593Smuzhiyun 	 */
3773*4882a593Smuzhiyun 	dp_ret = cpu_to_scr(cp->goalp);
3774*4882a593Smuzhiyun 	dp_ret = dp_ret - 8 - (SYM_CONF_MAX_SG - dp_sg) * (2*4);
3775*4882a593Smuzhiyun 
3776*4882a593Smuzhiyun 	/*
3777*4882a593Smuzhiyun 	 *  If offset / scatter entry is zero we donnot need
3778*4882a593Smuzhiyun 	 *  a context for the new current data pointer.
3779*4882a593Smuzhiyun 	 */
3780*4882a593Smuzhiyun 	if (dp_ofs == 0) {
3781*4882a593Smuzhiyun 		dp_scr = dp_ret;
3782*4882a593Smuzhiyun 		goto out_ok;
3783*4882a593Smuzhiyun 	}
3784*4882a593Smuzhiyun 
3785*4882a593Smuzhiyun 	/*
3786*4882a593Smuzhiyun 	 *  Get a context for the new current data pointer.
3787*4882a593Smuzhiyun 	 */
3788*4882a593Smuzhiyun 	hflags = INB(np, HF_PRT);
3789*4882a593Smuzhiyun 
3790*4882a593Smuzhiyun 	if (hflags & HF_DP_SAVED)
3791*4882a593Smuzhiyun 		hflags ^= HF_ACT_PM;
3792*4882a593Smuzhiyun 
3793*4882a593Smuzhiyun 	if (!(hflags & HF_ACT_PM)) {
3794*4882a593Smuzhiyun 		pm  = &cp->phys.pm0;
3795*4882a593Smuzhiyun 		dp_scr = SCRIPTA_BA(np, pm0_data);
3796*4882a593Smuzhiyun 	}
3797*4882a593Smuzhiyun 	else {
3798*4882a593Smuzhiyun 		pm = &cp->phys.pm1;
3799*4882a593Smuzhiyun 		dp_scr = SCRIPTA_BA(np, pm1_data);
3800*4882a593Smuzhiyun 	}
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun 	hflags &= ~(HF_DP_SAVED);
3803*4882a593Smuzhiyun 
3804*4882a593Smuzhiyun 	OUTB(np, HF_PRT, hflags);
3805*4882a593Smuzhiyun 
3806*4882a593Smuzhiyun 	/*
3807*4882a593Smuzhiyun 	 *  Set up the new current data pointer.
3808*4882a593Smuzhiyun 	 *  ofs < 0 there, and for the next data phase, we
3809*4882a593Smuzhiyun 	 *  want to transfer part of the data of the sg entry
3810*4882a593Smuzhiyun 	 *  corresponding to index dp_sg-1 prior to returning
3811*4882a593Smuzhiyun 	 *  to the main data script.
3812*4882a593Smuzhiyun 	 */
3813*4882a593Smuzhiyun 	pm->ret = cpu_to_scr(dp_ret);
3814*4882a593Smuzhiyun 	tmp  = scr_to_cpu(cp->phys.data[dp_sg-1].addr);
3815*4882a593Smuzhiyun 	tmp += scr_to_cpu(cp->phys.data[dp_sg-1].size) + dp_ofs;
3816*4882a593Smuzhiyun 	pm->sg.addr = cpu_to_scr(tmp);
3817*4882a593Smuzhiyun 	pm->sg.size = cpu_to_scr(-dp_ofs);
3818*4882a593Smuzhiyun 
3819*4882a593Smuzhiyun out_ok:
3820*4882a593Smuzhiyun 	sym_set_script_dp (np, cp, dp_scr);
3821*4882a593Smuzhiyun 	OUTL_DSP(np, SCRIPTA_BA(np, clrack));
3822*4882a593Smuzhiyun 	return;
3823*4882a593Smuzhiyun 
3824*4882a593Smuzhiyun out_reject:
3825*4882a593Smuzhiyun 	OUTL_DSP(np, SCRIPTB_BA(np, msg_bad));
3826*4882a593Smuzhiyun }
3827*4882a593Smuzhiyun 
3828*4882a593Smuzhiyun 
3829*4882a593Smuzhiyun /*
3830*4882a593Smuzhiyun  *  chip calculation of the data residual.
3831*4882a593Smuzhiyun  *
3832*4882a593Smuzhiyun  *  As I used to say, the requirement of data residual
3833*4882a593Smuzhiyun  *  in SCSI is broken, useless and cannot be achieved
3834*4882a593Smuzhiyun  *  without huge complexity.
3835*4882a593Smuzhiyun  *  But most OSes and even the official CAM require it.
3836*4882a593Smuzhiyun  *  When stupidity happens to be so widely spread inside
3837*4882a593Smuzhiyun  *  a community, it gets hard to convince.
3838*4882a593Smuzhiyun  *
3839*4882a593Smuzhiyun  *  Anyway, I don't care, since I am not going to use
3840*4882a593Smuzhiyun  *  any software that considers this data residual as
3841*4882a593Smuzhiyun  *  a relevant information. :)
3842*4882a593Smuzhiyun  */
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun int sym_compute_residual(struct sym_hcb *np, struct sym_ccb *cp)
3845*4882a593Smuzhiyun {
3846*4882a593Smuzhiyun 	int dp_sg, resid = 0;
3847*4882a593Smuzhiyun 	int dp_ofs = 0;
3848*4882a593Smuzhiyun 
3849*4882a593Smuzhiyun 	/*
3850*4882a593Smuzhiyun 	 *  Check for some data lost or just thrown away.
3851*4882a593Smuzhiyun 	 *  We are not required to be quite accurate in this
3852*4882a593Smuzhiyun 	 *  situation. Btw, if we are odd for output and the
3853*4882a593Smuzhiyun 	 *  device claims some more data, it may well happen
3854*4882a593Smuzhiyun 	 *  than our residual be zero. :-)
3855*4882a593Smuzhiyun 	 */
3856*4882a593Smuzhiyun 	if (cp->xerr_status & (XE_EXTRA_DATA|XE_SODL_UNRUN|XE_SWIDE_OVRUN)) {
3857*4882a593Smuzhiyun 		if (cp->xerr_status & XE_EXTRA_DATA)
3858*4882a593Smuzhiyun 			resid -= cp->extra_bytes;
3859*4882a593Smuzhiyun 		if (cp->xerr_status & XE_SODL_UNRUN)
3860*4882a593Smuzhiyun 			++resid;
3861*4882a593Smuzhiyun 		if (cp->xerr_status & XE_SWIDE_OVRUN)
3862*4882a593Smuzhiyun 			--resid;
3863*4882a593Smuzhiyun 	}
3864*4882a593Smuzhiyun 
3865*4882a593Smuzhiyun 	/*
3866*4882a593Smuzhiyun 	 *  If all data has been transferred,
3867*4882a593Smuzhiyun 	 *  there is no residual.
3868*4882a593Smuzhiyun 	 */
3869*4882a593Smuzhiyun 	if (cp->phys.head.lastp == cp->goalp)
3870*4882a593Smuzhiyun 		return resid;
3871*4882a593Smuzhiyun 
3872*4882a593Smuzhiyun 	/*
3873*4882a593Smuzhiyun 	 *  If no data transfer occurs, or if the data
3874*4882a593Smuzhiyun 	 *  pointer is weird, return full residual.
3875*4882a593Smuzhiyun 	 */
3876*4882a593Smuzhiyun 	if (cp->startp == cp->phys.head.lastp ||
3877*4882a593Smuzhiyun 	    sym_evaluate_dp(np, cp, scr_to_cpu(cp->phys.head.lastp),
3878*4882a593Smuzhiyun 			    &dp_ofs) < 0) {
3879*4882a593Smuzhiyun 		return cp->data_len - cp->odd_byte_adjustment;
3880*4882a593Smuzhiyun 	}
3881*4882a593Smuzhiyun 
3882*4882a593Smuzhiyun 	/*
3883*4882a593Smuzhiyun 	 *  If we were auto-sensing, then we are done.
3884*4882a593Smuzhiyun 	 */
3885*4882a593Smuzhiyun 	if (cp->host_flags & HF_SENSE) {
3886*4882a593Smuzhiyun 		return -dp_ofs;
3887*4882a593Smuzhiyun 	}
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun 	/*
3890*4882a593Smuzhiyun 	 *  We are now full comfortable in the computation
3891*4882a593Smuzhiyun 	 *  of the data residual (2's complement).
3892*4882a593Smuzhiyun 	 */
3893*4882a593Smuzhiyun 	resid = -cp->ext_ofs;
3894*4882a593Smuzhiyun 	for (dp_sg = cp->ext_sg; dp_sg < SYM_CONF_MAX_SG; ++dp_sg) {
3895*4882a593Smuzhiyun 		u_int tmp = scr_to_cpu(cp->phys.data[dp_sg].size);
3896*4882a593Smuzhiyun 		resid += (tmp & 0xffffff);
3897*4882a593Smuzhiyun 	}
3898*4882a593Smuzhiyun 
3899*4882a593Smuzhiyun 	resid -= cp->odd_byte_adjustment;
3900*4882a593Smuzhiyun 
3901*4882a593Smuzhiyun 	/*
3902*4882a593Smuzhiyun 	 *  Hopefully, the result is not too wrong.
3903*4882a593Smuzhiyun 	 */
3904*4882a593Smuzhiyun 	return resid;
3905*4882a593Smuzhiyun }
3906*4882a593Smuzhiyun 
3907*4882a593Smuzhiyun /*
3908*4882a593Smuzhiyun  *  Negotiation for WIDE and SYNCHRONOUS DATA TRANSFER.
3909*4882a593Smuzhiyun  *
3910*4882a593Smuzhiyun  *  When we try to negotiate, we append the negotiation message
3911*4882a593Smuzhiyun  *  to the identify and (maybe) simple tag message.
3912*4882a593Smuzhiyun  *  The host status field is set to HS_NEGOTIATE to mark this
3913*4882a593Smuzhiyun  *  situation.
3914*4882a593Smuzhiyun  *
3915*4882a593Smuzhiyun  *  If the target doesn't answer this message immediately
3916*4882a593Smuzhiyun  *  (as required by the standard), the SIR_NEGO_FAILED interrupt
3917*4882a593Smuzhiyun  *  will be raised eventually.
3918*4882a593Smuzhiyun  *  The handler removes the HS_NEGOTIATE status, and sets the
3919*4882a593Smuzhiyun  *  negotiated value to the default (async / nowide).
3920*4882a593Smuzhiyun  *
3921*4882a593Smuzhiyun  *  If we receive a matching answer immediately, we check it
3922*4882a593Smuzhiyun  *  for validity, and set the values.
3923*4882a593Smuzhiyun  *
3924*4882a593Smuzhiyun  *  If we receive a Reject message immediately, we assume the
3925*4882a593Smuzhiyun  *  negotiation has failed, and fall back to standard values.
3926*4882a593Smuzhiyun  *
3927*4882a593Smuzhiyun  *  If we receive a negotiation message while not in HS_NEGOTIATE
3928*4882a593Smuzhiyun  *  state, it's a target initiated negotiation. We prepare a
3929*4882a593Smuzhiyun  *  (hopefully) valid answer, set our parameters, and send back
3930*4882a593Smuzhiyun  *  this answer to the target.
3931*4882a593Smuzhiyun  *
3932*4882a593Smuzhiyun  *  If the target doesn't fetch the answer (no message out phase),
3933*4882a593Smuzhiyun  *  we assume the negotiation has failed, and fall back to default
3934*4882a593Smuzhiyun  *  settings (SIR_NEGO_PROTO interrupt).
3935*4882a593Smuzhiyun  *
3936*4882a593Smuzhiyun  *  When we set the values, we adjust them in all ccbs belonging
3937*4882a593Smuzhiyun  *  to this target, in the controller's register, and in the "phys"
3938*4882a593Smuzhiyun  *  field of the controller's struct sym_hcb.
3939*4882a593Smuzhiyun  */
3940*4882a593Smuzhiyun 
3941*4882a593Smuzhiyun /*
3942*4882a593Smuzhiyun  *  chip handler for SYNCHRONOUS DATA TRANSFER REQUEST (SDTR) message.
3943*4882a593Smuzhiyun  */
3944*4882a593Smuzhiyun static int
3945*4882a593Smuzhiyun sym_sync_nego_check(struct sym_hcb *np, int req, struct sym_ccb *cp)
3946*4882a593Smuzhiyun {
3947*4882a593Smuzhiyun 	int target = cp->target;
3948*4882a593Smuzhiyun 	u_char	chg, ofs, per, fak, div;
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_NEGO) {
3951*4882a593Smuzhiyun 		sym_print_nego_msg(np, target, "sync msgin", np->msgin);
3952*4882a593Smuzhiyun 	}
3953*4882a593Smuzhiyun 
3954*4882a593Smuzhiyun 	/*
3955*4882a593Smuzhiyun 	 *  Get requested values.
3956*4882a593Smuzhiyun 	 */
3957*4882a593Smuzhiyun 	chg = 0;
3958*4882a593Smuzhiyun 	per = np->msgin[3];
3959*4882a593Smuzhiyun 	ofs = np->msgin[4];
3960*4882a593Smuzhiyun 
3961*4882a593Smuzhiyun 	/*
3962*4882a593Smuzhiyun 	 *  Check values against our limits.
3963*4882a593Smuzhiyun 	 */
3964*4882a593Smuzhiyun 	if (ofs) {
3965*4882a593Smuzhiyun 		if (ofs > np->maxoffs)
3966*4882a593Smuzhiyun 			{chg = 1; ofs = np->maxoffs;}
3967*4882a593Smuzhiyun 	}
3968*4882a593Smuzhiyun 
3969*4882a593Smuzhiyun 	if (ofs) {
3970*4882a593Smuzhiyun 		if (per < np->minsync)
3971*4882a593Smuzhiyun 			{chg = 1; per = np->minsync;}
3972*4882a593Smuzhiyun 	}
3973*4882a593Smuzhiyun 
3974*4882a593Smuzhiyun 	/*
3975*4882a593Smuzhiyun 	 *  Get new chip synchronous parameters value.
3976*4882a593Smuzhiyun 	 */
3977*4882a593Smuzhiyun 	div = fak = 0;
3978*4882a593Smuzhiyun 	if (ofs && sym_getsync(np, 0, per, &div, &fak) < 0)
3979*4882a593Smuzhiyun 		goto reject_it;
3980*4882a593Smuzhiyun 
3981*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_NEGO) {
3982*4882a593Smuzhiyun 		sym_print_addr(cp->cmd,
3983*4882a593Smuzhiyun 				"sdtr: ofs=%d per=%d div=%d fak=%d chg=%d.\n",
3984*4882a593Smuzhiyun 				ofs, per, div, fak, chg);
3985*4882a593Smuzhiyun 	}
3986*4882a593Smuzhiyun 
3987*4882a593Smuzhiyun 	/*
3988*4882a593Smuzhiyun 	 *  If it was an answer we want to change,
3989*4882a593Smuzhiyun 	 *  then it isn't acceptable. Reject it.
3990*4882a593Smuzhiyun 	 */
3991*4882a593Smuzhiyun 	if (!req && chg)
3992*4882a593Smuzhiyun 		goto reject_it;
3993*4882a593Smuzhiyun 
3994*4882a593Smuzhiyun 	/*
3995*4882a593Smuzhiyun 	 *  Apply new values.
3996*4882a593Smuzhiyun 	 */
3997*4882a593Smuzhiyun 	sym_setsync (np, target, ofs, per, div, fak);
3998*4882a593Smuzhiyun 
3999*4882a593Smuzhiyun 	/*
4000*4882a593Smuzhiyun 	 *  It was an answer. We are done.
4001*4882a593Smuzhiyun 	 */
4002*4882a593Smuzhiyun 	if (!req)
4003*4882a593Smuzhiyun 		return 0;
4004*4882a593Smuzhiyun 
4005*4882a593Smuzhiyun 	/*
4006*4882a593Smuzhiyun 	 *  It was a request. Prepare an answer message.
4007*4882a593Smuzhiyun 	 */
4008*4882a593Smuzhiyun 	spi_populate_sync_msg(np->msgout, per, ofs);
4009*4882a593Smuzhiyun 
4010*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_NEGO) {
4011*4882a593Smuzhiyun 		sym_print_nego_msg(np, target, "sync msgout", np->msgout);
4012*4882a593Smuzhiyun 	}
4013*4882a593Smuzhiyun 
4014*4882a593Smuzhiyun 	np->msgin [0] = M_NOOP;
4015*4882a593Smuzhiyun 
4016*4882a593Smuzhiyun 	return 0;
4017*4882a593Smuzhiyun 
4018*4882a593Smuzhiyun reject_it:
4019*4882a593Smuzhiyun 	sym_setsync (np, target, 0, 0, 0, 0);
4020*4882a593Smuzhiyun 	return -1;
4021*4882a593Smuzhiyun }
4022*4882a593Smuzhiyun 
4023*4882a593Smuzhiyun static void sym_sync_nego(struct sym_hcb *np, struct sym_tcb *tp, struct sym_ccb *cp)
4024*4882a593Smuzhiyun {
4025*4882a593Smuzhiyun 	int req = 1;
4026*4882a593Smuzhiyun 	int result;
4027*4882a593Smuzhiyun 
4028*4882a593Smuzhiyun 	/*
4029*4882a593Smuzhiyun 	 *  Request or answer ?
4030*4882a593Smuzhiyun 	 */
4031*4882a593Smuzhiyun 	if (INB(np, HS_PRT) == HS_NEGOTIATE) {
4032*4882a593Smuzhiyun 		OUTB(np, HS_PRT, HS_BUSY);
4033*4882a593Smuzhiyun 		if (cp->nego_status && cp->nego_status != NS_SYNC)
4034*4882a593Smuzhiyun 			goto reject_it;
4035*4882a593Smuzhiyun 		req = 0;
4036*4882a593Smuzhiyun 	}
4037*4882a593Smuzhiyun 
4038*4882a593Smuzhiyun 	/*
4039*4882a593Smuzhiyun 	 *  Check and apply new values.
4040*4882a593Smuzhiyun 	 */
4041*4882a593Smuzhiyun 	result = sym_sync_nego_check(np, req, cp);
4042*4882a593Smuzhiyun 	if (result)	/* Not acceptable, reject it */
4043*4882a593Smuzhiyun 		goto reject_it;
4044*4882a593Smuzhiyun 	if (req) {	/* Was a request, send response. */
4045*4882a593Smuzhiyun 		cp->nego_status = NS_SYNC;
4046*4882a593Smuzhiyun 		OUTL_DSP(np, SCRIPTB_BA(np, sdtr_resp));
4047*4882a593Smuzhiyun 	}
4048*4882a593Smuzhiyun 	else		/* Was a response, we are done. */
4049*4882a593Smuzhiyun 		OUTL_DSP(np, SCRIPTA_BA(np, clrack));
4050*4882a593Smuzhiyun 	return;
4051*4882a593Smuzhiyun 
4052*4882a593Smuzhiyun reject_it:
4053*4882a593Smuzhiyun 	OUTL_DSP(np, SCRIPTB_BA(np, msg_bad));
4054*4882a593Smuzhiyun }
4055*4882a593Smuzhiyun 
4056*4882a593Smuzhiyun /*
4057*4882a593Smuzhiyun  *  chip handler for PARALLEL PROTOCOL REQUEST (PPR) message.
4058*4882a593Smuzhiyun  */
4059*4882a593Smuzhiyun static int
4060*4882a593Smuzhiyun sym_ppr_nego_check(struct sym_hcb *np, int req, int target)
4061*4882a593Smuzhiyun {
4062*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[target];
4063*4882a593Smuzhiyun 	unsigned char fak, div;
4064*4882a593Smuzhiyun 	int dt, chg = 0;
4065*4882a593Smuzhiyun 
4066*4882a593Smuzhiyun 	unsigned char per = np->msgin[3];
4067*4882a593Smuzhiyun 	unsigned char ofs = np->msgin[5];
4068*4882a593Smuzhiyun 	unsigned char wide = np->msgin[6];
4069*4882a593Smuzhiyun 	unsigned char opts = np->msgin[7] & PPR_OPT_MASK;
4070*4882a593Smuzhiyun 
4071*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_NEGO) {
4072*4882a593Smuzhiyun 		sym_print_nego_msg(np, target, "ppr msgin", np->msgin);
4073*4882a593Smuzhiyun 	}
4074*4882a593Smuzhiyun 
4075*4882a593Smuzhiyun 	/*
4076*4882a593Smuzhiyun 	 *  Check values against our limits.
4077*4882a593Smuzhiyun 	 */
4078*4882a593Smuzhiyun 	if (wide > np->maxwide) {
4079*4882a593Smuzhiyun 		chg = 1;
4080*4882a593Smuzhiyun 		wide = np->maxwide;
4081*4882a593Smuzhiyun 	}
4082*4882a593Smuzhiyun 	if (!wide || !(np->features & FE_U3EN))
4083*4882a593Smuzhiyun 		opts = 0;
4084*4882a593Smuzhiyun 
4085*4882a593Smuzhiyun 	if (opts != (np->msgin[7] & PPR_OPT_MASK))
4086*4882a593Smuzhiyun 		chg = 1;
4087*4882a593Smuzhiyun 
4088*4882a593Smuzhiyun 	dt = opts & PPR_OPT_DT;
4089*4882a593Smuzhiyun 
4090*4882a593Smuzhiyun 	if (ofs) {
4091*4882a593Smuzhiyun 		unsigned char maxoffs = dt ? np->maxoffs_dt : np->maxoffs;
4092*4882a593Smuzhiyun 		if (ofs > maxoffs) {
4093*4882a593Smuzhiyun 			chg = 1;
4094*4882a593Smuzhiyun 			ofs = maxoffs;
4095*4882a593Smuzhiyun 		}
4096*4882a593Smuzhiyun 	}
4097*4882a593Smuzhiyun 
4098*4882a593Smuzhiyun 	if (ofs) {
4099*4882a593Smuzhiyun 		unsigned char minsync = dt ? np->minsync_dt : np->minsync;
4100*4882a593Smuzhiyun 		if (per < minsync) {
4101*4882a593Smuzhiyun 			chg = 1;
4102*4882a593Smuzhiyun 			per = minsync;
4103*4882a593Smuzhiyun 		}
4104*4882a593Smuzhiyun 	}
4105*4882a593Smuzhiyun 
4106*4882a593Smuzhiyun 	/*
4107*4882a593Smuzhiyun 	 *  Get new chip synchronous parameters value.
4108*4882a593Smuzhiyun 	 */
4109*4882a593Smuzhiyun 	div = fak = 0;
4110*4882a593Smuzhiyun 	if (ofs && sym_getsync(np, dt, per, &div, &fak) < 0)
4111*4882a593Smuzhiyun 		goto reject_it;
4112*4882a593Smuzhiyun 
4113*4882a593Smuzhiyun 	/*
4114*4882a593Smuzhiyun 	 *  If it was an answer we want to change,
4115*4882a593Smuzhiyun 	 *  then it isn't acceptable. Reject it.
4116*4882a593Smuzhiyun 	 */
4117*4882a593Smuzhiyun 	if (!req && chg)
4118*4882a593Smuzhiyun 		goto reject_it;
4119*4882a593Smuzhiyun 
4120*4882a593Smuzhiyun 	/*
4121*4882a593Smuzhiyun 	 *  Apply new values.
4122*4882a593Smuzhiyun 	 */
4123*4882a593Smuzhiyun 	sym_setpprot(np, target, opts, ofs, per, wide, div, fak);
4124*4882a593Smuzhiyun 
4125*4882a593Smuzhiyun 	/*
4126*4882a593Smuzhiyun 	 *  It was an answer. We are done.
4127*4882a593Smuzhiyun 	 */
4128*4882a593Smuzhiyun 	if (!req)
4129*4882a593Smuzhiyun 		return 0;
4130*4882a593Smuzhiyun 
4131*4882a593Smuzhiyun 	/*
4132*4882a593Smuzhiyun 	 *  It was a request. Prepare an answer message.
4133*4882a593Smuzhiyun 	 */
4134*4882a593Smuzhiyun 	spi_populate_ppr_msg(np->msgout, per, ofs, wide, opts);
4135*4882a593Smuzhiyun 
4136*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_NEGO) {
4137*4882a593Smuzhiyun 		sym_print_nego_msg(np, target, "ppr msgout", np->msgout);
4138*4882a593Smuzhiyun 	}
4139*4882a593Smuzhiyun 
4140*4882a593Smuzhiyun 	np->msgin [0] = M_NOOP;
4141*4882a593Smuzhiyun 
4142*4882a593Smuzhiyun 	return 0;
4143*4882a593Smuzhiyun 
4144*4882a593Smuzhiyun reject_it:
4145*4882a593Smuzhiyun 	sym_setpprot (np, target, 0, 0, 0, 0, 0, 0);
4146*4882a593Smuzhiyun 	/*
4147*4882a593Smuzhiyun 	 *  If it is a device response that should result in
4148*4882a593Smuzhiyun 	 *  ST, we may want to try a legacy negotiation later.
4149*4882a593Smuzhiyun 	 */
4150*4882a593Smuzhiyun 	if (!req && !opts) {
4151*4882a593Smuzhiyun 		tp->tgoal.period = per;
4152*4882a593Smuzhiyun 		tp->tgoal.offset = ofs;
4153*4882a593Smuzhiyun 		tp->tgoal.width = wide;
4154*4882a593Smuzhiyun 		tp->tgoal.iu = tp->tgoal.dt = tp->tgoal.qas = 0;
4155*4882a593Smuzhiyun 		tp->tgoal.check_nego = 1;
4156*4882a593Smuzhiyun 	}
4157*4882a593Smuzhiyun 	return -1;
4158*4882a593Smuzhiyun }
4159*4882a593Smuzhiyun 
4160*4882a593Smuzhiyun static void sym_ppr_nego(struct sym_hcb *np, struct sym_tcb *tp, struct sym_ccb *cp)
4161*4882a593Smuzhiyun {
4162*4882a593Smuzhiyun 	int req = 1;
4163*4882a593Smuzhiyun 	int result;
4164*4882a593Smuzhiyun 
4165*4882a593Smuzhiyun 	/*
4166*4882a593Smuzhiyun 	 *  Request or answer ?
4167*4882a593Smuzhiyun 	 */
4168*4882a593Smuzhiyun 	if (INB(np, HS_PRT) == HS_NEGOTIATE) {
4169*4882a593Smuzhiyun 		OUTB(np, HS_PRT, HS_BUSY);
4170*4882a593Smuzhiyun 		if (cp->nego_status && cp->nego_status != NS_PPR)
4171*4882a593Smuzhiyun 			goto reject_it;
4172*4882a593Smuzhiyun 		req = 0;
4173*4882a593Smuzhiyun 	}
4174*4882a593Smuzhiyun 
4175*4882a593Smuzhiyun 	/*
4176*4882a593Smuzhiyun 	 *  Check and apply new values.
4177*4882a593Smuzhiyun 	 */
4178*4882a593Smuzhiyun 	result = sym_ppr_nego_check(np, req, cp->target);
4179*4882a593Smuzhiyun 	if (result)	/* Not acceptable, reject it */
4180*4882a593Smuzhiyun 		goto reject_it;
4181*4882a593Smuzhiyun 	if (req) {	/* Was a request, send response. */
4182*4882a593Smuzhiyun 		cp->nego_status = NS_PPR;
4183*4882a593Smuzhiyun 		OUTL_DSP(np, SCRIPTB_BA(np, ppr_resp));
4184*4882a593Smuzhiyun 	}
4185*4882a593Smuzhiyun 	else		/* Was a response, we are done. */
4186*4882a593Smuzhiyun 		OUTL_DSP(np, SCRIPTA_BA(np, clrack));
4187*4882a593Smuzhiyun 	return;
4188*4882a593Smuzhiyun 
4189*4882a593Smuzhiyun reject_it:
4190*4882a593Smuzhiyun 	OUTL_DSP(np, SCRIPTB_BA(np, msg_bad));
4191*4882a593Smuzhiyun }
4192*4882a593Smuzhiyun 
4193*4882a593Smuzhiyun /*
4194*4882a593Smuzhiyun  *  chip handler for WIDE DATA TRANSFER REQUEST (WDTR) message.
4195*4882a593Smuzhiyun  */
4196*4882a593Smuzhiyun static int
4197*4882a593Smuzhiyun sym_wide_nego_check(struct sym_hcb *np, int req, struct sym_ccb *cp)
4198*4882a593Smuzhiyun {
4199*4882a593Smuzhiyun 	int target = cp->target;
4200*4882a593Smuzhiyun 	u_char	chg, wide;
4201*4882a593Smuzhiyun 
4202*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_NEGO) {
4203*4882a593Smuzhiyun 		sym_print_nego_msg(np, target, "wide msgin", np->msgin);
4204*4882a593Smuzhiyun 	}
4205*4882a593Smuzhiyun 
4206*4882a593Smuzhiyun 	/*
4207*4882a593Smuzhiyun 	 *  Get requested values.
4208*4882a593Smuzhiyun 	 */
4209*4882a593Smuzhiyun 	chg  = 0;
4210*4882a593Smuzhiyun 	wide = np->msgin[3];
4211*4882a593Smuzhiyun 
4212*4882a593Smuzhiyun 	/*
4213*4882a593Smuzhiyun 	 *  Check values against our limits.
4214*4882a593Smuzhiyun 	 */
4215*4882a593Smuzhiyun 	if (wide > np->maxwide) {
4216*4882a593Smuzhiyun 		chg = 1;
4217*4882a593Smuzhiyun 		wide = np->maxwide;
4218*4882a593Smuzhiyun 	}
4219*4882a593Smuzhiyun 
4220*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_NEGO) {
4221*4882a593Smuzhiyun 		sym_print_addr(cp->cmd, "wdtr: wide=%d chg=%d.\n",
4222*4882a593Smuzhiyun 				wide, chg);
4223*4882a593Smuzhiyun 	}
4224*4882a593Smuzhiyun 
4225*4882a593Smuzhiyun 	/*
4226*4882a593Smuzhiyun 	 *  If it was an answer we want to change,
4227*4882a593Smuzhiyun 	 *  then it isn't acceptable. Reject it.
4228*4882a593Smuzhiyun 	 */
4229*4882a593Smuzhiyun 	if (!req && chg)
4230*4882a593Smuzhiyun 		goto reject_it;
4231*4882a593Smuzhiyun 
4232*4882a593Smuzhiyun 	/*
4233*4882a593Smuzhiyun 	 *  Apply new values.
4234*4882a593Smuzhiyun 	 */
4235*4882a593Smuzhiyun 	sym_setwide (np, target, wide);
4236*4882a593Smuzhiyun 
4237*4882a593Smuzhiyun 	/*
4238*4882a593Smuzhiyun 	 *  It was an answer. We are done.
4239*4882a593Smuzhiyun 	 */
4240*4882a593Smuzhiyun 	if (!req)
4241*4882a593Smuzhiyun 		return 0;
4242*4882a593Smuzhiyun 
4243*4882a593Smuzhiyun 	/*
4244*4882a593Smuzhiyun 	 *  It was a request. Prepare an answer message.
4245*4882a593Smuzhiyun 	 */
4246*4882a593Smuzhiyun 	spi_populate_width_msg(np->msgout, wide);
4247*4882a593Smuzhiyun 
4248*4882a593Smuzhiyun 	np->msgin [0] = M_NOOP;
4249*4882a593Smuzhiyun 
4250*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_NEGO) {
4251*4882a593Smuzhiyun 		sym_print_nego_msg(np, target, "wide msgout", np->msgout);
4252*4882a593Smuzhiyun 	}
4253*4882a593Smuzhiyun 
4254*4882a593Smuzhiyun 	return 0;
4255*4882a593Smuzhiyun 
4256*4882a593Smuzhiyun reject_it:
4257*4882a593Smuzhiyun 	return -1;
4258*4882a593Smuzhiyun }
4259*4882a593Smuzhiyun 
4260*4882a593Smuzhiyun static void sym_wide_nego(struct sym_hcb *np, struct sym_tcb *tp, struct sym_ccb *cp)
4261*4882a593Smuzhiyun {
4262*4882a593Smuzhiyun 	int req = 1;
4263*4882a593Smuzhiyun 	int result;
4264*4882a593Smuzhiyun 
4265*4882a593Smuzhiyun 	/*
4266*4882a593Smuzhiyun 	 *  Request or answer ?
4267*4882a593Smuzhiyun 	 */
4268*4882a593Smuzhiyun 	if (INB(np, HS_PRT) == HS_NEGOTIATE) {
4269*4882a593Smuzhiyun 		OUTB(np, HS_PRT, HS_BUSY);
4270*4882a593Smuzhiyun 		if (cp->nego_status && cp->nego_status != NS_WIDE)
4271*4882a593Smuzhiyun 			goto reject_it;
4272*4882a593Smuzhiyun 		req = 0;
4273*4882a593Smuzhiyun 	}
4274*4882a593Smuzhiyun 
4275*4882a593Smuzhiyun 	/*
4276*4882a593Smuzhiyun 	 *  Check and apply new values.
4277*4882a593Smuzhiyun 	 */
4278*4882a593Smuzhiyun 	result = sym_wide_nego_check(np, req, cp);
4279*4882a593Smuzhiyun 	if (result)	/* Not acceptable, reject it */
4280*4882a593Smuzhiyun 		goto reject_it;
4281*4882a593Smuzhiyun 	if (req) {	/* Was a request, send response. */
4282*4882a593Smuzhiyun 		cp->nego_status = NS_WIDE;
4283*4882a593Smuzhiyun 		OUTL_DSP(np, SCRIPTB_BA(np, wdtr_resp));
4284*4882a593Smuzhiyun 	} else {		/* Was a response. */
4285*4882a593Smuzhiyun 		/*
4286*4882a593Smuzhiyun 		 * Negotiate for SYNC immediately after WIDE response.
4287*4882a593Smuzhiyun 		 * This allows to negotiate for both WIDE and SYNC on
4288*4882a593Smuzhiyun 		 * a single SCSI command (Suggested by Justin Gibbs).
4289*4882a593Smuzhiyun 		 */
4290*4882a593Smuzhiyun 		if (tp->tgoal.offset) {
4291*4882a593Smuzhiyun 			spi_populate_sync_msg(np->msgout, tp->tgoal.period,
4292*4882a593Smuzhiyun 					tp->tgoal.offset);
4293*4882a593Smuzhiyun 
4294*4882a593Smuzhiyun 			if (DEBUG_FLAGS & DEBUG_NEGO) {
4295*4882a593Smuzhiyun 				sym_print_nego_msg(np, cp->target,
4296*4882a593Smuzhiyun 				                   "sync msgout", np->msgout);
4297*4882a593Smuzhiyun 			}
4298*4882a593Smuzhiyun 
4299*4882a593Smuzhiyun 			cp->nego_status = NS_SYNC;
4300*4882a593Smuzhiyun 			OUTB(np, HS_PRT, HS_NEGOTIATE);
4301*4882a593Smuzhiyun 			OUTL_DSP(np, SCRIPTB_BA(np, sdtr_resp));
4302*4882a593Smuzhiyun 			return;
4303*4882a593Smuzhiyun 		} else
4304*4882a593Smuzhiyun 			OUTL_DSP(np, SCRIPTA_BA(np, clrack));
4305*4882a593Smuzhiyun 	}
4306*4882a593Smuzhiyun 
4307*4882a593Smuzhiyun 	return;
4308*4882a593Smuzhiyun 
4309*4882a593Smuzhiyun reject_it:
4310*4882a593Smuzhiyun 	OUTL_DSP(np, SCRIPTB_BA(np, msg_bad));
4311*4882a593Smuzhiyun }
4312*4882a593Smuzhiyun 
4313*4882a593Smuzhiyun /*
4314*4882a593Smuzhiyun  *  Reset DT, SYNC or WIDE to default settings.
4315*4882a593Smuzhiyun  *
4316*4882a593Smuzhiyun  *  Called when a negotiation does not succeed either
4317*4882a593Smuzhiyun  *  on rejection or on protocol error.
4318*4882a593Smuzhiyun  *
4319*4882a593Smuzhiyun  *  A target that understands a PPR message should never
4320*4882a593Smuzhiyun  *  reject it, and messing with it is very unlikely.
4321*4882a593Smuzhiyun  *  So, if a PPR makes problems, we may just want to
4322*4882a593Smuzhiyun  *  try a legacy negotiation later.
4323*4882a593Smuzhiyun  */
4324*4882a593Smuzhiyun static void sym_nego_default(struct sym_hcb *np, struct sym_tcb *tp, struct sym_ccb *cp)
4325*4882a593Smuzhiyun {
4326*4882a593Smuzhiyun 	switch (cp->nego_status) {
4327*4882a593Smuzhiyun 	case NS_PPR:
4328*4882a593Smuzhiyun #if 0
4329*4882a593Smuzhiyun 		sym_setpprot (np, cp->target, 0, 0, 0, 0, 0, 0);
4330*4882a593Smuzhiyun #else
4331*4882a593Smuzhiyun 		if (tp->tgoal.period < np->minsync)
4332*4882a593Smuzhiyun 			tp->tgoal.period = np->minsync;
4333*4882a593Smuzhiyun 		if (tp->tgoal.offset > np->maxoffs)
4334*4882a593Smuzhiyun 			tp->tgoal.offset = np->maxoffs;
4335*4882a593Smuzhiyun 		tp->tgoal.iu = tp->tgoal.dt = tp->tgoal.qas = 0;
4336*4882a593Smuzhiyun 		tp->tgoal.check_nego = 1;
4337*4882a593Smuzhiyun #endif
4338*4882a593Smuzhiyun 		break;
4339*4882a593Smuzhiyun 	case NS_SYNC:
4340*4882a593Smuzhiyun 		sym_setsync (np, cp->target, 0, 0, 0, 0);
4341*4882a593Smuzhiyun 		break;
4342*4882a593Smuzhiyun 	case NS_WIDE:
4343*4882a593Smuzhiyun 		sym_setwide (np, cp->target, 0);
4344*4882a593Smuzhiyun 		break;
4345*4882a593Smuzhiyun 	}
4346*4882a593Smuzhiyun 	np->msgin [0] = M_NOOP;
4347*4882a593Smuzhiyun 	np->msgout[0] = M_NOOP;
4348*4882a593Smuzhiyun 	cp->nego_status = 0;
4349*4882a593Smuzhiyun }
4350*4882a593Smuzhiyun 
4351*4882a593Smuzhiyun /*
4352*4882a593Smuzhiyun  *  chip handler for MESSAGE REJECT received in response to
4353*4882a593Smuzhiyun  *  PPR, WIDE or SYNCHRONOUS negotiation.
4354*4882a593Smuzhiyun  */
4355*4882a593Smuzhiyun static void sym_nego_rejected(struct sym_hcb *np, struct sym_tcb *tp, struct sym_ccb *cp)
4356*4882a593Smuzhiyun {
4357*4882a593Smuzhiyun 	sym_nego_default(np, tp, cp);
4358*4882a593Smuzhiyun 	OUTB(np, HS_PRT, HS_BUSY);
4359*4882a593Smuzhiyun }
4360*4882a593Smuzhiyun 
4361*4882a593Smuzhiyun #define sym_printk(lvl, tp, cp, fmt, v...) do { \
4362*4882a593Smuzhiyun 	if (cp)							\
4363*4882a593Smuzhiyun 		scmd_printk(lvl, cp->cmd, fmt, ##v);		\
4364*4882a593Smuzhiyun 	else							\
4365*4882a593Smuzhiyun 		starget_printk(lvl, tp->starget, fmt, ##v);	\
4366*4882a593Smuzhiyun } while (0)
4367*4882a593Smuzhiyun 
4368*4882a593Smuzhiyun /*
4369*4882a593Smuzhiyun  *  chip exception handler for programmed interrupts.
4370*4882a593Smuzhiyun  */
4371*4882a593Smuzhiyun static void sym_int_sir(struct sym_hcb *np)
4372*4882a593Smuzhiyun {
4373*4882a593Smuzhiyun 	u_char	num	= INB(np, nc_dsps);
4374*4882a593Smuzhiyun 	u32	dsa	= INL(np, nc_dsa);
4375*4882a593Smuzhiyun 	struct sym_ccb *cp	= sym_ccb_from_dsa(np, dsa);
4376*4882a593Smuzhiyun 	u_char	target	= INB(np, nc_sdid) & 0x0f;
4377*4882a593Smuzhiyun 	struct sym_tcb *tp	= &np->target[target];
4378*4882a593Smuzhiyun 	int	tmp;
4379*4882a593Smuzhiyun 
4380*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_TINY) printf ("I#%d", num);
4381*4882a593Smuzhiyun 
4382*4882a593Smuzhiyun 	switch (num) {
4383*4882a593Smuzhiyun #if   SYM_CONF_DMA_ADDRESSING_MODE == 2
4384*4882a593Smuzhiyun 	/*
4385*4882a593Smuzhiyun 	 *  SCRIPTS tell us that we may have to update
4386*4882a593Smuzhiyun 	 *  64 bit DMA segment registers.
4387*4882a593Smuzhiyun 	 */
4388*4882a593Smuzhiyun 	case SIR_DMAP_DIRTY:
4389*4882a593Smuzhiyun 		sym_update_dmap_regs(np);
4390*4882a593Smuzhiyun 		goto out;
4391*4882a593Smuzhiyun #endif
4392*4882a593Smuzhiyun 	/*
4393*4882a593Smuzhiyun 	 *  Command has been completed with error condition
4394*4882a593Smuzhiyun 	 *  or has been auto-sensed.
4395*4882a593Smuzhiyun 	 */
4396*4882a593Smuzhiyun 	case SIR_COMPLETE_ERROR:
4397*4882a593Smuzhiyun 		sym_complete_error(np, cp);
4398*4882a593Smuzhiyun 		return;
4399*4882a593Smuzhiyun 	/*
4400*4882a593Smuzhiyun 	 *  The C code is currently trying to recover from something.
4401*4882a593Smuzhiyun 	 *  Typically, user want to abort some command.
4402*4882a593Smuzhiyun 	 */
4403*4882a593Smuzhiyun 	case SIR_SCRIPT_STOPPED:
4404*4882a593Smuzhiyun 	case SIR_TARGET_SELECTED:
4405*4882a593Smuzhiyun 	case SIR_ABORT_SENT:
4406*4882a593Smuzhiyun 		sym_sir_task_recovery(np, num);
4407*4882a593Smuzhiyun 		return;
4408*4882a593Smuzhiyun 	/*
4409*4882a593Smuzhiyun 	 *  The device didn't go to MSG OUT phase after having
4410*4882a593Smuzhiyun 	 *  been selected with ATN.  We do not want to handle that.
4411*4882a593Smuzhiyun 	 */
4412*4882a593Smuzhiyun 	case SIR_SEL_ATN_NO_MSG_OUT:
4413*4882a593Smuzhiyun 		sym_printk(KERN_WARNING, tp, cp,
4414*4882a593Smuzhiyun 				"No MSG OUT phase after selection with ATN\n");
4415*4882a593Smuzhiyun 		goto out_stuck;
4416*4882a593Smuzhiyun 	/*
4417*4882a593Smuzhiyun 	 *  The device didn't switch to MSG IN phase after
4418*4882a593Smuzhiyun 	 *  having reselected the initiator.
4419*4882a593Smuzhiyun 	 */
4420*4882a593Smuzhiyun 	case SIR_RESEL_NO_MSG_IN:
4421*4882a593Smuzhiyun 		sym_printk(KERN_WARNING, tp, cp,
4422*4882a593Smuzhiyun 				"No MSG IN phase after reselection\n");
4423*4882a593Smuzhiyun 		goto out_stuck;
4424*4882a593Smuzhiyun 	/*
4425*4882a593Smuzhiyun 	 *  After reselection, the device sent a message that wasn't
4426*4882a593Smuzhiyun 	 *  an IDENTIFY.
4427*4882a593Smuzhiyun 	 */
4428*4882a593Smuzhiyun 	case SIR_RESEL_NO_IDENTIFY:
4429*4882a593Smuzhiyun 		sym_printk(KERN_WARNING, tp, cp,
4430*4882a593Smuzhiyun 				"No IDENTIFY after reselection\n");
4431*4882a593Smuzhiyun 		goto out_stuck;
4432*4882a593Smuzhiyun 	/*
4433*4882a593Smuzhiyun 	 *  The device reselected a LUN we do not know about.
4434*4882a593Smuzhiyun 	 */
4435*4882a593Smuzhiyun 	case SIR_RESEL_BAD_LUN:
4436*4882a593Smuzhiyun 		np->msgout[0] = M_RESET;
4437*4882a593Smuzhiyun 		goto out;
4438*4882a593Smuzhiyun 	/*
4439*4882a593Smuzhiyun 	 *  The device reselected for an untagged nexus and we
4440*4882a593Smuzhiyun 	 *  haven't any.
4441*4882a593Smuzhiyun 	 */
4442*4882a593Smuzhiyun 	case SIR_RESEL_BAD_I_T_L:
4443*4882a593Smuzhiyun 		np->msgout[0] = M_ABORT;
4444*4882a593Smuzhiyun 		goto out;
4445*4882a593Smuzhiyun 	/*
4446*4882a593Smuzhiyun 	 * The device reselected for a tagged nexus that we do not have.
4447*4882a593Smuzhiyun 	 */
4448*4882a593Smuzhiyun 	case SIR_RESEL_BAD_I_T_L_Q:
4449*4882a593Smuzhiyun 		np->msgout[0] = M_ABORT_TAG;
4450*4882a593Smuzhiyun 		goto out;
4451*4882a593Smuzhiyun 	/*
4452*4882a593Smuzhiyun 	 *  The SCRIPTS let us know that the device has grabbed
4453*4882a593Smuzhiyun 	 *  our message and will abort the job.
4454*4882a593Smuzhiyun 	 */
4455*4882a593Smuzhiyun 	case SIR_RESEL_ABORTED:
4456*4882a593Smuzhiyun 		np->lastmsg = np->msgout[0];
4457*4882a593Smuzhiyun 		np->msgout[0] = M_NOOP;
4458*4882a593Smuzhiyun 		sym_printk(KERN_WARNING, tp, cp,
4459*4882a593Smuzhiyun 			"message %x sent on bad reselection\n", np->lastmsg);
4460*4882a593Smuzhiyun 		goto out;
4461*4882a593Smuzhiyun 	/*
4462*4882a593Smuzhiyun 	 *  The SCRIPTS let us know that a message has been
4463*4882a593Smuzhiyun 	 *  successfully sent to the device.
4464*4882a593Smuzhiyun 	 */
4465*4882a593Smuzhiyun 	case SIR_MSG_OUT_DONE:
4466*4882a593Smuzhiyun 		np->lastmsg = np->msgout[0];
4467*4882a593Smuzhiyun 		np->msgout[0] = M_NOOP;
4468*4882a593Smuzhiyun 		/* Should we really care of that */
4469*4882a593Smuzhiyun 		if (np->lastmsg == M_PARITY || np->lastmsg == M_ID_ERROR) {
4470*4882a593Smuzhiyun 			if (cp) {
4471*4882a593Smuzhiyun 				cp->xerr_status &= ~XE_PARITY_ERR;
4472*4882a593Smuzhiyun 				if (!cp->xerr_status)
4473*4882a593Smuzhiyun 					OUTOFFB(np, HF_PRT, HF_EXT_ERR);
4474*4882a593Smuzhiyun 			}
4475*4882a593Smuzhiyun 		}
4476*4882a593Smuzhiyun 		goto out;
4477*4882a593Smuzhiyun 	/*
4478*4882a593Smuzhiyun 	 *  The device didn't send a GOOD SCSI status.
4479*4882a593Smuzhiyun 	 *  We may have some work to do prior to allow
4480*4882a593Smuzhiyun 	 *  the SCRIPTS processor to continue.
4481*4882a593Smuzhiyun 	 */
4482*4882a593Smuzhiyun 	case SIR_BAD_SCSI_STATUS:
4483*4882a593Smuzhiyun 		if (!cp)
4484*4882a593Smuzhiyun 			goto out;
4485*4882a593Smuzhiyun 		sym_sir_bad_scsi_status(np, num, cp);
4486*4882a593Smuzhiyun 		return;
4487*4882a593Smuzhiyun 	/*
4488*4882a593Smuzhiyun 	 *  We are asked by the SCRIPTS to prepare a
4489*4882a593Smuzhiyun 	 *  REJECT message.
4490*4882a593Smuzhiyun 	 */
4491*4882a593Smuzhiyun 	case SIR_REJECT_TO_SEND:
4492*4882a593Smuzhiyun 		sym_print_msg(cp, "M_REJECT to send for ", np->msgin);
4493*4882a593Smuzhiyun 		np->msgout[0] = M_REJECT;
4494*4882a593Smuzhiyun 		goto out;
4495*4882a593Smuzhiyun 	/*
4496*4882a593Smuzhiyun 	 *  We have been ODD at the end of a DATA IN
4497*4882a593Smuzhiyun 	 *  transfer and the device didn't send a
4498*4882a593Smuzhiyun 	 *  IGNORE WIDE RESIDUE message.
4499*4882a593Smuzhiyun 	 *  It is a data overrun condition.
4500*4882a593Smuzhiyun 	 */
4501*4882a593Smuzhiyun 	case SIR_SWIDE_OVERRUN:
4502*4882a593Smuzhiyun 		if (cp) {
4503*4882a593Smuzhiyun 			OUTONB(np, HF_PRT, HF_EXT_ERR);
4504*4882a593Smuzhiyun 			cp->xerr_status |= XE_SWIDE_OVRUN;
4505*4882a593Smuzhiyun 		}
4506*4882a593Smuzhiyun 		goto out;
4507*4882a593Smuzhiyun 	/*
4508*4882a593Smuzhiyun 	 *  We have been ODD at the end of a DATA OUT
4509*4882a593Smuzhiyun 	 *  transfer.
4510*4882a593Smuzhiyun 	 *  It is a data underrun condition.
4511*4882a593Smuzhiyun 	 */
4512*4882a593Smuzhiyun 	case SIR_SODL_UNDERRUN:
4513*4882a593Smuzhiyun 		if (cp) {
4514*4882a593Smuzhiyun 			OUTONB(np, HF_PRT, HF_EXT_ERR);
4515*4882a593Smuzhiyun 			cp->xerr_status |= XE_SODL_UNRUN;
4516*4882a593Smuzhiyun 		}
4517*4882a593Smuzhiyun 		goto out;
4518*4882a593Smuzhiyun 	/*
4519*4882a593Smuzhiyun 	 *  The device wants us to tranfer more data than
4520*4882a593Smuzhiyun 	 *  expected or in the wrong direction.
4521*4882a593Smuzhiyun 	 *  The number of extra bytes is in scratcha.
4522*4882a593Smuzhiyun 	 *  It is a data overrun condition.
4523*4882a593Smuzhiyun 	 */
4524*4882a593Smuzhiyun 	case SIR_DATA_OVERRUN:
4525*4882a593Smuzhiyun 		if (cp) {
4526*4882a593Smuzhiyun 			OUTONB(np, HF_PRT, HF_EXT_ERR);
4527*4882a593Smuzhiyun 			cp->xerr_status |= XE_EXTRA_DATA;
4528*4882a593Smuzhiyun 			cp->extra_bytes += INL(np, nc_scratcha);
4529*4882a593Smuzhiyun 		}
4530*4882a593Smuzhiyun 		goto out;
4531*4882a593Smuzhiyun 	/*
4532*4882a593Smuzhiyun 	 *  The device switched to an illegal phase (4/5).
4533*4882a593Smuzhiyun 	 */
4534*4882a593Smuzhiyun 	case SIR_BAD_PHASE:
4535*4882a593Smuzhiyun 		if (cp) {
4536*4882a593Smuzhiyun 			OUTONB(np, HF_PRT, HF_EXT_ERR);
4537*4882a593Smuzhiyun 			cp->xerr_status |= XE_BAD_PHASE;
4538*4882a593Smuzhiyun 		}
4539*4882a593Smuzhiyun 		goto out;
4540*4882a593Smuzhiyun 	/*
4541*4882a593Smuzhiyun 	 *  We received a message.
4542*4882a593Smuzhiyun 	 */
4543*4882a593Smuzhiyun 	case SIR_MSG_RECEIVED:
4544*4882a593Smuzhiyun 		if (!cp)
4545*4882a593Smuzhiyun 			goto out_stuck;
4546*4882a593Smuzhiyun 		switch (np->msgin [0]) {
4547*4882a593Smuzhiyun 		/*
4548*4882a593Smuzhiyun 		 *  We received an extended message.
4549*4882a593Smuzhiyun 		 *  We handle MODIFY DATA POINTER, SDTR, WDTR
4550*4882a593Smuzhiyun 		 *  and reject all other extended messages.
4551*4882a593Smuzhiyun 		 */
4552*4882a593Smuzhiyun 		case M_EXTENDED:
4553*4882a593Smuzhiyun 			switch (np->msgin [2]) {
4554*4882a593Smuzhiyun 			case M_X_MODIFY_DP:
4555*4882a593Smuzhiyun 				if (DEBUG_FLAGS & DEBUG_POINTER)
4556*4882a593Smuzhiyun 					sym_print_msg(cp, "extended msg ",
4557*4882a593Smuzhiyun 						      np->msgin);
4558*4882a593Smuzhiyun 				tmp = (np->msgin[3]<<24) + (np->msgin[4]<<16) +
4559*4882a593Smuzhiyun 				      (np->msgin[5]<<8)  + (np->msgin[6]);
4560*4882a593Smuzhiyun 				sym_modify_dp(np, tp, cp, tmp);
4561*4882a593Smuzhiyun 				return;
4562*4882a593Smuzhiyun 			case M_X_SYNC_REQ:
4563*4882a593Smuzhiyun 				sym_sync_nego(np, tp, cp);
4564*4882a593Smuzhiyun 				return;
4565*4882a593Smuzhiyun 			case M_X_PPR_REQ:
4566*4882a593Smuzhiyun 				sym_ppr_nego(np, tp, cp);
4567*4882a593Smuzhiyun 				return;
4568*4882a593Smuzhiyun 			case M_X_WIDE_REQ:
4569*4882a593Smuzhiyun 				sym_wide_nego(np, tp, cp);
4570*4882a593Smuzhiyun 				return;
4571*4882a593Smuzhiyun 			default:
4572*4882a593Smuzhiyun 				goto out_reject;
4573*4882a593Smuzhiyun 			}
4574*4882a593Smuzhiyun 			break;
4575*4882a593Smuzhiyun 		/*
4576*4882a593Smuzhiyun 		 *  We received a 1/2 byte message not handled from SCRIPTS.
4577*4882a593Smuzhiyun 		 *  We are only expecting MESSAGE REJECT and IGNORE WIDE
4578*4882a593Smuzhiyun 		 *  RESIDUE messages that haven't been anticipated by
4579*4882a593Smuzhiyun 		 *  SCRIPTS on SWIDE full condition. Unanticipated IGNORE
4580*4882a593Smuzhiyun 		 *  WIDE RESIDUE messages are aliased as MODIFY DP (-1).
4581*4882a593Smuzhiyun 		 */
4582*4882a593Smuzhiyun 		case M_IGN_RESIDUE:
4583*4882a593Smuzhiyun 			if (DEBUG_FLAGS & DEBUG_POINTER)
4584*4882a593Smuzhiyun 				sym_print_msg(cp, "1 or 2 byte ", np->msgin);
4585*4882a593Smuzhiyun 			if (cp->host_flags & HF_SENSE)
4586*4882a593Smuzhiyun 				OUTL_DSP(np, SCRIPTA_BA(np, clrack));
4587*4882a593Smuzhiyun 			else
4588*4882a593Smuzhiyun 				sym_modify_dp(np, tp, cp, -1);
4589*4882a593Smuzhiyun 			return;
4590*4882a593Smuzhiyun 		case M_REJECT:
4591*4882a593Smuzhiyun 			if (INB(np, HS_PRT) == HS_NEGOTIATE)
4592*4882a593Smuzhiyun 				sym_nego_rejected(np, tp, cp);
4593*4882a593Smuzhiyun 			else {
4594*4882a593Smuzhiyun 				sym_print_addr(cp->cmd,
4595*4882a593Smuzhiyun 					"M_REJECT received (%x:%x).\n",
4596*4882a593Smuzhiyun 					scr_to_cpu(np->lastmsg), np->msgout[0]);
4597*4882a593Smuzhiyun 			}
4598*4882a593Smuzhiyun 			goto out_clrack;
4599*4882a593Smuzhiyun 			break;
4600*4882a593Smuzhiyun 		default:
4601*4882a593Smuzhiyun 			goto out_reject;
4602*4882a593Smuzhiyun 		}
4603*4882a593Smuzhiyun 		break;
4604*4882a593Smuzhiyun 	/*
4605*4882a593Smuzhiyun 	 *  We received an unknown message.
4606*4882a593Smuzhiyun 	 *  Ignore all MSG IN phases and reject it.
4607*4882a593Smuzhiyun 	 */
4608*4882a593Smuzhiyun 	case SIR_MSG_WEIRD:
4609*4882a593Smuzhiyun 		sym_print_msg(cp, "WEIRD message received", np->msgin);
4610*4882a593Smuzhiyun 		OUTL_DSP(np, SCRIPTB_BA(np, msg_weird));
4611*4882a593Smuzhiyun 		return;
4612*4882a593Smuzhiyun 	/*
4613*4882a593Smuzhiyun 	 *  Negotiation failed.
4614*4882a593Smuzhiyun 	 *  Target does not send us the reply.
4615*4882a593Smuzhiyun 	 *  Remove the HS_NEGOTIATE status.
4616*4882a593Smuzhiyun 	 */
4617*4882a593Smuzhiyun 	case SIR_NEGO_FAILED:
4618*4882a593Smuzhiyun 		OUTB(np, HS_PRT, HS_BUSY);
4619*4882a593Smuzhiyun 	/*
4620*4882a593Smuzhiyun 	 *  Negotiation failed.
4621*4882a593Smuzhiyun 	 *  Target does not want answer message.
4622*4882a593Smuzhiyun 	 */
4623*4882a593Smuzhiyun 		fallthrough;
4624*4882a593Smuzhiyun 	case SIR_NEGO_PROTO:
4625*4882a593Smuzhiyun 		sym_nego_default(np, tp, cp);
4626*4882a593Smuzhiyun 		goto out;
4627*4882a593Smuzhiyun 	}
4628*4882a593Smuzhiyun 
4629*4882a593Smuzhiyun out:
4630*4882a593Smuzhiyun 	OUTONB_STD();
4631*4882a593Smuzhiyun 	return;
4632*4882a593Smuzhiyun out_reject:
4633*4882a593Smuzhiyun 	OUTL_DSP(np, SCRIPTB_BA(np, msg_bad));
4634*4882a593Smuzhiyun 	return;
4635*4882a593Smuzhiyun out_clrack:
4636*4882a593Smuzhiyun 	OUTL_DSP(np, SCRIPTA_BA(np, clrack));
4637*4882a593Smuzhiyun 	return;
4638*4882a593Smuzhiyun out_stuck:
4639*4882a593Smuzhiyun 	return;
4640*4882a593Smuzhiyun }
4641*4882a593Smuzhiyun 
4642*4882a593Smuzhiyun /*
4643*4882a593Smuzhiyun  *  Acquire a control block
4644*4882a593Smuzhiyun  */
4645*4882a593Smuzhiyun struct sym_ccb *sym_get_ccb (struct sym_hcb *np, struct scsi_cmnd *cmd, u_char tag_order)
4646*4882a593Smuzhiyun {
4647*4882a593Smuzhiyun 	u_char tn = cmd->device->id;
4648*4882a593Smuzhiyun 	u_char ln = cmd->device->lun;
4649*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[tn];
4650*4882a593Smuzhiyun 	struct sym_lcb *lp = sym_lp(tp, ln);
4651*4882a593Smuzhiyun 	u_short tag = NO_TAG;
4652*4882a593Smuzhiyun 	SYM_QUEHEAD *qp;
4653*4882a593Smuzhiyun 	struct sym_ccb *cp = NULL;
4654*4882a593Smuzhiyun 
4655*4882a593Smuzhiyun 	/*
4656*4882a593Smuzhiyun 	 *  Look for a free CCB
4657*4882a593Smuzhiyun 	 */
4658*4882a593Smuzhiyun 	if (sym_que_empty(&np->free_ccbq))
4659*4882a593Smuzhiyun 		sym_alloc_ccb(np);
4660*4882a593Smuzhiyun 	qp = sym_remque_head(&np->free_ccbq);
4661*4882a593Smuzhiyun 	if (!qp)
4662*4882a593Smuzhiyun 		goto out;
4663*4882a593Smuzhiyun 	cp = sym_que_entry(qp, struct sym_ccb, link_ccbq);
4664*4882a593Smuzhiyun 
4665*4882a593Smuzhiyun 	{
4666*4882a593Smuzhiyun 		/*
4667*4882a593Smuzhiyun 		 *  If we have been asked for a tagged command.
4668*4882a593Smuzhiyun 		 */
4669*4882a593Smuzhiyun 		if (tag_order) {
4670*4882a593Smuzhiyun 			/*
4671*4882a593Smuzhiyun 			 *  Debugging purpose.
4672*4882a593Smuzhiyun 			 */
4673*4882a593Smuzhiyun #ifndef SYM_OPT_HANDLE_DEVICE_QUEUEING
4674*4882a593Smuzhiyun 			if (lp->busy_itl != 0)
4675*4882a593Smuzhiyun 				goto out_free;
4676*4882a593Smuzhiyun #endif
4677*4882a593Smuzhiyun 			/*
4678*4882a593Smuzhiyun 			 *  Allocate resources for tags if not yet.
4679*4882a593Smuzhiyun 			 */
4680*4882a593Smuzhiyun 			if (!lp->cb_tags) {
4681*4882a593Smuzhiyun 				sym_alloc_lcb_tags(np, tn, ln);
4682*4882a593Smuzhiyun 				if (!lp->cb_tags)
4683*4882a593Smuzhiyun 					goto out_free;
4684*4882a593Smuzhiyun 			}
4685*4882a593Smuzhiyun 			/*
4686*4882a593Smuzhiyun 			 *  Get a tag for this SCSI IO and set up
4687*4882a593Smuzhiyun 			 *  the CCB bus address for reselection,
4688*4882a593Smuzhiyun 			 *  and count it for this LUN.
4689*4882a593Smuzhiyun 			 *  Toggle reselect path to tagged.
4690*4882a593Smuzhiyun 			 */
4691*4882a593Smuzhiyun 			if (lp->busy_itlq < SYM_CONF_MAX_TASK) {
4692*4882a593Smuzhiyun 				tag = lp->cb_tags[lp->ia_tag];
4693*4882a593Smuzhiyun 				if (++lp->ia_tag == SYM_CONF_MAX_TASK)
4694*4882a593Smuzhiyun 					lp->ia_tag = 0;
4695*4882a593Smuzhiyun 				++lp->busy_itlq;
4696*4882a593Smuzhiyun #ifndef SYM_OPT_HANDLE_DEVICE_QUEUEING
4697*4882a593Smuzhiyun 				lp->itlq_tbl[tag] = cpu_to_scr(cp->ccb_ba);
4698*4882a593Smuzhiyun 				lp->head.resel_sa =
4699*4882a593Smuzhiyun 					cpu_to_scr(SCRIPTA_BA(np, resel_tag));
4700*4882a593Smuzhiyun #endif
4701*4882a593Smuzhiyun #ifdef SYM_OPT_LIMIT_COMMAND_REORDERING
4702*4882a593Smuzhiyun 				cp->tags_si = lp->tags_si;
4703*4882a593Smuzhiyun 				++lp->tags_sum[cp->tags_si];
4704*4882a593Smuzhiyun 				++lp->tags_since;
4705*4882a593Smuzhiyun #endif
4706*4882a593Smuzhiyun 			}
4707*4882a593Smuzhiyun 			else
4708*4882a593Smuzhiyun 				goto out_free;
4709*4882a593Smuzhiyun 		}
4710*4882a593Smuzhiyun 		/*
4711*4882a593Smuzhiyun 		 *  This command will not be tagged.
4712*4882a593Smuzhiyun 		 *  If we already have either a tagged or untagged
4713*4882a593Smuzhiyun 		 *  one, refuse to overlap this untagged one.
4714*4882a593Smuzhiyun 		 */
4715*4882a593Smuzhiyun 		else {
4716*4882a593Smuzhiyun 			/*
4717*4882a593Smuzhiyun 			 *  Debugging purpose.
4718*4882a593Smuzhiyun 			 */
4719*4882a593Smuzhiyun #ifndef SYM_OPT_HANDLE_DEVICE_QUEUEING
4720*4882a593Smuzhiyun 			if (lp->busy_itl != 0 || lp->busy_itlq != 0)
4721*4882a593Smuzhiyun 				goto out_free;
4722*4882a593Smuzhiyun #endif
4723*4882a593Smuzhiyun 			/*
4724*4882a593Smuzhiyun 			 *  Count this nexus for this LUN.
4725*4882a593Smuzhiyun 			 *  Set up the CCB bus address for reselection.
4726*4882a593Smuzhiyun 			 *  Toggle reselect path to untagged.
4727*4882a593Smuzhiyun 			 */
4728*4882a593Smuzhiyun 			++lp->busy_itl;
4729*4882a593Smuzhiyun #ifndef SYM_OPT_HANDLE_DEVICE_QUEUEING
4730*4882a593Smuzhiyun 			if (lp->busy_itl == 1) {
4731*4882a593Smuzhiyun 				lp->head.itl_task_sa = cpu_to_scr(cp->ccb_ba);
4732*4882a593Smuzhiyun 				lp->head.resel_sa =
4733*4882a593Smuzhiyun 				      cpu_to_scr(SCRIPTA_BA(np, resel_no_tag));
4734*4882a593Smuzhiyun 			}
4735*4882a593Smuzhiyun 			else
4736*4882a593Smuzhiyun 				goto out_free;
4737*4882a593Smuzhiyun #endif
4738*4882a593Smuzhiyun 		}
4739*4882a593Smuzhiyun 	}
4740*4882a593Smuzhiyun 	/*
4741*4882a593Smuzhiyun 	 *  Put the CCB into the busy queue.
4742*4882a593Smuzhiyun 	 */
4743*4882a593Smuzhiyun 	sym_insque_tail(&cp->link_ccbq, &np->busy_ccbq);
4744*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
4745*4882a593Smuzhiyun 	if (lp) {
4746*4882a593Smuzhiyun 		sym_remque(&cp->link2_ccbq);
4747*4882a593Smuzhiyun 		sym_insque_tail(&cp->link2_ccbq, &lp->waiting_ccbq);
4748*4882a593Smuzhiyun 	}
4749*4882a593Smuzhiyun 
4750*4882a593Smuzhiyun #endif
4751*4882a593Smuzhiyun 	cp->to_abort = 0;
4752*4882a593Smuzhiyun 	cp->odd_byte_adjustment = 0;
4753*4882a593Smuzhiyun 	cp->tag	   = tag;
4754*4882a593Smuzhiyun 	cp->order  = tag_order;
4755*4882a593Smuzhiyun 	cp->target = tn;
4756*4882a593Smuzhiyun 	cp->lun    = ln;
4757*4882a593Smuzhiyun 
4758*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_TAGS) {
4759*4882a593Smuzhiyun 		sym_print_addr(cmd, "ccb @%p using tag %d.\n", cp, tag);
4760*4882a593Smuzhiyun 	}
4761*4882a593Smuzhiyun 
4762*4882a593Smuzhiyun out:
4763*4882a593Smuzhiyun 	return cp;
4764*4882a593Smuzhiyun out_free:
4765*4882a593Smuzhiyun 	sym_insque_head(&cp->link_ccbq, &np->free_ccbq);
4766*4882a593Smuzhiyun 	return NULL;
4767*4882a593Smuzhiyun }
4768*4882a593Smuzhiyun 
4769*4882a593Smuzhiyun /*
4770*4882a593Smuzhiyun  *  Release one control block
4771*4882a593Smuzhiyun  */
4772*4882a593Smuzhiyun void sym_free_ccb (struct sym_hcb *np, struct sym_ccb *cp)
4773*4882a593Smuzhiyun {
4774*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[cp->target];
4775*4882a593Smuzhiyun 	struct sym_lcb *lp = sym_lp(tp, cp->lun);
4776*4882a593Smuzhiyun 
4777*4882a593Smuzhiyun 	if (DEBUG_FLAGS & DEBUG_TAGS) {
4778*4882a593Smuzhiyun 		sym_print_addr(cp->cmd, "ccb @%p freeing tag %d.\n",
4779*4882a593Smuzhiyun 				cp, cp->tag);
4780*4882a593Smuzhiyun 	}
4781*4882a593Smuzhiyun 
4782*4882a593Smuzhiyun 	/*
4783*4882a593Smuzhiyun 	 *  If LCB available,
4784*4882a593Smuzhiyun 	 */
4785*4882a593Smuzhiyun 	if (lp) {
4786*4882a593Smuzhiyun 		/*
4787*4882a593Smuzhiyun 		 *  If tagged, release the tag, set the relect path
4788*4882a593Smuzhiyun 		 */
4789*4882a593Smuzhiyun 		if (cp->tag != NO_TAG) {
4790*4882a593Smuzhiyun #ifdef SYM_OPT_LIMIT_COMMAND_REORDERING
4791*4882a593Smuzhiyun 			--lp->tags_sum[cp->tags_si];
4792*4882a593Smuzhiyun #endif
4793*4882a593Smuzhiyun 			/*
4794*4882a593Smuzhiyun 			 *  Free the tag value.
4795*4882a593Smuzhiyun 			 */
4796*4882a593Smuzhiyun 			lp->cb_tags[lp->if_tag] = cp->tag;
4797*4882a593Smuzhiyun 			if (++lp->if_tag == SYM_CONF_MAX_TASK)
4798*4882a593Smuzhiyun 				lp->if_tag = 0;
4799*4882a593Smuzhiyun 			/*
4800*4882a593Smuzhiyun 			 *  Make the reselect path invalid,
4801*4882a593Smuzhiyun 			 *  and uncount this CCB.
4802*4882a593Smuzhiyun 			 */
4803*4882a593Smuzhiyun 			lp->itlq_tbl[cp->tag] = cpu_to_scr(np->bad_itlq_ba);
4804*4882a593Smuzhiyun 			--lp->busy_itlq;
4805*4882a593Smuzhiyun 		} else {	/* Untagged */
4806*4882a593Smuzhiyun 			/*
4807*4882a593Smuzhiyun 			 *  Make the reselect path invalid,
4808*4882a593Smuzhiyun 			 *  and uncount this CCB.
4809*4882a593Smuzhiyun 			 */
4810*4882a593Smuzhiyun 			lp->head.itl_task_sa = cpu_to_scr(np->bad_itl_ba);
4811*4882a593Smuzhiyun 			--lp->busy_itl;
4812*4882a593Smuzhiyun 		}
4813*4882a593Smuzhiyun 		/*
4814*4882a593Smuzhiyun 		 *  If no JOB active, make the LUN reselect path invalid.
4815*4882a593Smuzhiyun 		 */
4816*4882a593Smuzhiyun 		if (lp->busy_itlq == 0 && lp->busy_itl == 0)
4817*4882a593Smuzhiyun 			lp->head.resel_sa =
4818*4882a593Smuzhiyun 				cpu_to_scr(SCRIPTB_BA(np, resel_bad_lun));
4819*4882a593Smuzhiyun 	}
4820*4882a593Smuzhiyun 
4821*4882a593Smuzhiyun 	/*
4822*4882a593Smuzhiyun 	 *  We donnot queue more than 1 ccb per target
4823*4882a593Smuzhiyun 	 *  with negotiation at any time. If this ccb was
4824*4882a593Smuzhiyun 	 *  used for negotiation, clear this info in the tcb.
4825*4882a593Smuzhiyun 	 */
4826*4882a593Smuzhiyun 	if (cp == tp->nego_cp)
4827*4882a593Smuzhiyun 		tp->nego_cp = NULL;
4828*4882a593Smuzhiyun 
4829*4882a593Smuzhiyun #ifdef SYM_CONF_IARB_SUPPORT
4830*4882a593Smuzhiyun 	/*
4831*4882a593Smuzhiyun 	 *  If we just complete the last queued CCB,
4832*4882a593Smuzhiyun 	 *  clear this info that is no longer relevant.
4833*4882a593Smuzhiyun 	 */
4834*4882a593Smuzhiyun 	if (cp == np->last_cp)
4835*4882a593Smuzhiyun 		np->last_cp = 0;
4836*4882a593Smuzhiyun #endif
4837*4882a593Smuzhiyun 
4838*4882a593Smuzhiyun 	/*
4839*4882a593Smuzhiyun 	 *  Make this CCB available.
4840*4882a593Smuzhiyun 	 */
4841*4882a593Smuzhiyun 	cp->cmd = NULL;
4842*4882a593Smuzhiyun 	cp->host_status = HS_IDLE;
4843*4882a593Smuzhiyun 	sym_remque(&cp->link_ccbq);
4844*4882a593Smuzhiyun 	sym_insque_head(&cp->link_ccbq, &np->free_ccbq);
4845*4882a593Smuzhiyun 
4846*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
4847*4882a593Smuzhiyun 	if (lp) {
4848*4882a593Smuzhiyun 		sym_remque(&cp->link2_ccbq);
4849*4882a593Smuzhiyun 		sym_insque_tail(&cp->link2_ccbq, &np->dummy_ccbq);
4850*4882a593Smuzhiyun 		if (cp->started) {
4851*4882a593Smuzhiyun 			if (cp->tag != NO_TAG)
4852*4882a593Smuzhiyun 				--lp->started_tags;
4853*4882a593Smuzhiyun 			else
4854*4882a593Smuzhiyun 				--lp->started_no_tag;
4855*4882a593Smuzhiyun 		}
4856*4882a593Smuzhiyun 	}
4857*4882a593Smuzhiyun 	cp->started = 0;
4858*4882a593Smuzhiyun #endif
4859*4882a593Smuzhiyun }
4860*4882a593Smuzhiyun 
4861*4882a593Smuzhiyun /*
4862*4882a593Smuzhiyun  *  Allocate a CCB from memory and initialize its fixed part.
4863*4882a593Smuzhiyun  */
4864*4882a593Smuzhiyun static struct sym_ccb *sym_alloc_ccb(struct sym_hcb *np)
4865*4882a593Smuzhiyun {
4866*4882a593Smuzhiyun 	struct sym_ccb *cp = NULL;
4867*4882a593Smuzhiyun 	int hcode;
4868*4882a593Smuzhiyun 
4869*4882a593Smuzhiyun 	/*
4870*4882a593Smuzhiyun 	 *  Prevent from allocating more CCBs than we can
4871*4882a593Smuzhiyun 	 *  queue to the controller.
4872*4882a593Smuzhiyun 	 */
4873*4882a593Smuzhiyun 	if (np->actccbs >= SYM_CONF_MAX_START)
4874*4882a593Smuzhiyun 		return NULL;
4875*4882a593Smuzhiyun 
4876*4882a593Smuzhiyun 	/*
4877*4882a593Smuzhiyun 	 *  Allocate memory for this CCB.
4878*4882a593Smuzhiyun 	 */
4879*4882a593Smuzhiyun 	cp = sym_calloc_dma(sizeof(struct sym_ccb), "CCB");
4880*4882a593Smuzhiyun 	if (!cp)
4881*4882a593Smuzhiyun 		goto out_free;
4882*4882a593Smuzhiyun 
4883*4882a593Smuzhiyun 	/*
4884*4882a593Smuzhiyun 	 *  Count it.
4885*4882a593Smuzhiyun 	 */
4886*4882a593Smuzhiyun 	np->actccbs++;
4887*4882a593Smuzhiyun 
4888*4882a593Smuzhiyun 	/*
4889*4882a593Smuzhiyun 	 *  Compute the bus address of this ccb.
4890*4882a593Smuzhiyun 	 */
4891*4882a593Smuzhiyun 	cp->ccb_ba = vtobus(cp);
4892*4882a593Smuzhiyun 
4893*4882a593Smuzhiyun 	/*
4894*4882a593Smuzhiyun 	 *  Insert this ccb into the hashed list.
4895*4882a593Smuzhiyun 	 */
4896*4882a593Smuzhiyun 	hcode = CCB_HASH_CODE(cp->ccb_ba);
4897*4882a593Smuzhiyun 	cp->link_ccbh = np->ccbh[hcode];
4898*4882a593Smuzhiyun 	np->ccbh[hcode] = cp;
4899*4882a593Smuzhiyun 
4900*4882a593Smuzhiyun 	/*
4901*4882a593Smuzhiyun 	 *  Initialyze the start and restart actions.
4902*4882a593Smuzhiyun 	 */
4903*4882a593Smuzhiyun 	cp->phys.head.go.start   = cpu_to_scr(SCRIPTA_BA(np, idle));
4904*4882a593Smuzhiyun 	cp->phys.head.go.restart = cpu_to_scr(SCRIPTB_BA(np, bad_i_t_l));
4905*4882a593Smuzhiyun 
4906*4882a593Smuzhiyun  	/*
4907*4882a593Smuzhiyun 	 *  Initilialyze some other fields.
4908*4882a593Smuzhiyun 	 */
4909*4882a593Smuzhiyun 	cp->phys.smsg_ext.addr = cpu_to_scr(HCB_BA(np, msgin[2]));
4910*4882a593Smuzhiyun 
4911*4882a593Smuzhiyun 	/*
4912*4882a593Smuzhiyun 	 *  Chain into free ccb queue.
4913*4882a593Smuzhiyun 	 */
4914*4882a593Smuzhiyun 	sym_insque_head(&cp->link_ccbq, &np->free_ccbq);
4915*4882a593Smuzhiyun 
4916*4882a593Smuzhiyun 	/*
4917*4882a593Smuzhiyun 	 *  Chain into optionnal lists.
4918*4882a593Smuzhiyun 	 */
4919*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
4920*4882a593Smuzhiyun 	sym_insque_head(&cp->link2_ccbq, &np->dummy_ccbq);
4921*4882a593Smuzhiyun #endif
4922*4882a593Smuzhiyun 	return cp;
4923*4882a593Smuzhiyun out_free:
4924*4882a593Smuzhiyun 	if (cp)
4925*4882a593Smuzhiyun 		sym_mfree_dma(cp, sizeof(*cp), "CCB");
4926*4882a593Smuzhiyun 	return NULL;
4927*4882a593Smuzhiyun }
4928*4882a593Smuzhiyun 
4929*4882a593Smuzhiyun /*
4930*4882a593Smuzhiyun  *  Look up a CCB from a DSA value.
4931*4882a593Smuzhiyun  */
4932*4882a593Smuzhiyun static struct sym_ccb *sym_ccb_from_dsa(struct sym_hcb *np, u32 dsa)
4933*4882a593Smuzhiyun {
4934*4882a593Smuzhiyun 	int hcode;
4935*4882a593Smuzhiyun 	struct sym_ccb *cp;
4936*4882a593Smuzhiyun 
4937*4882a593Smuzhiyun 	hcode = CCB_HASH_CODE(dsa);
4938*4882a593Smuzhiyun 	cp = np->ccbh[hcode];
4939*4882a593Smuzhiyun 	while (cp) {
4940*4882a593Smuzhiyun 		if (cp->ccb_ba == dsa)
4941*4882a593Smuzhiyun 			break;
4942*4882a593Smuzhiyun 		cp = cp->link_ccbh;
4943*4882a593Smuzhiyun 	}
4944*4882a593Smuzhiyun 
4945*4882a593Smuzhiyun 	return cp;
4946*4882a593Smuzhiyun }
4947*4882a593Smuzhiyun 
4948*4882a593Smuzhiyun /*
4949*4882a593Smuzhiyun  *  Target control block initialisation.
4950*4882a593Smuzhiyun  *  Nothing important to do at the moment.
4951*4882a593Smuzhiyun  */
4952*4882a593Smuzhiyun static void sym_init_tcb (struct sym_hcb *np, u_char tn)
4953*4882a593Smuzhiyun {
4954*4882a593Smuzhiyun #if 0	/*  Hmmm... this checking looks paranoid. */
4955*4882a593Smuzhiyun 	/*
4956*4882a593Smuzhiyun 	 *  Check some alignments required by the chip.
4957*4882a593Smuzhiyun 	 */
4958*4882a593Smuzhiyun 	assert (((offsetof(struct sym_reg, nc_sxfer) ^
4959*4882a593Smuzhiyun 		offsetof(struct sym_tcb, head.sval)) &3) == 0);
4960*4882a593Smuzhiyun 	assert (((offsetof(struct sym_reg, nc_scntl3) ^
4961*4882a593Smuzhiyun 		offsetof(struct sym_tcb, head.wval)) &3) == 0);
4962*4882a593Smuzhiyun #endif
4963*4882a593Smuzhiyun }
4964*4882a593Smuzhiyun 
4965*4882a593Smuzhiyun /*
4966*4882a593Smuzhiyun  *  Lun control block allocation and initialization.
4967*4882a593Smuzhiyun  */
4968*4882a593Smuzhiyun struct sym_lcb *sym_alloc_lcb (struct sym_hcb *np, u_char tn, u_char ln)
4969*4882a593Smuzhiyun {
4970*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[tn];
4971*4882a593Smuzhiyun 	struct sym_lcb *lp = NULL;
4972*4882a593Smuzhiyun 
4973*4882a593Smuzhiyun 	/*
4974*4882a593Smuzhiyun 	 *  Initialize the target control block if not yet.
4975*4882a593Smuzhiyun 	 */
4976*4882a593Smuzhiyun 	sym_init_tcb (np, tn);
4977*4882a593Smuzhiyun 
4978*4882a593Smuzhiyun 	/*
4979*4882a593Smuzhiyun 	 *  Allocate the LCB bus address array.
4980*4882a593Smuzhiyun 	 *  Compute the bus address of this table.
4981*4882a593Smuzhiyun 	 */
4982*4882a593Smuzhiyun 	if (ln && !tp->luntbl) {
4983*4882a593Smuzhiyun 		tp->luntbl = sym_calloc_dma(256, "LUNTBL");
4984*4882a593Smuzhiyun 		if (!tp->luntbl)
4985*4882a593Smuzhiyun 			goto fail;
4986*4882a593Smuzhiyun 		memset32(tp->luntbl, cpu_to_scr(vtobus(&np->badlun_sa)), 64);
4987*4882a593Smuzhiyun 		tp->head.luntbl_sa = cpu_to_scr(vtobus(tp->luntbl));
4988*4882a593Smuzhiyun 	}
4989*4882a593Smuzhiyun 
4990*4882a593Smuzhiyun 	/*
4991*4882a593Smuzhiyun 	 *  Allocate the table of pointers for LUN(s) > 0, if needed.
4992*4882a593Smuzhiyun 	 */
4993*4882a593Smuzhiyun 	if (ln && !tp->lunmp) {
4994*4882a593Smuzhiyun 		tp->lunmp = kcalloc(SYM_CONF_MAX_LUN, sizeof(struct sym_lcb *),
4995*4882a593Smuzhiyun 				GFP_ATOMIC);
4996*4882a593Smuzhiyun 		if (!tp->lunmp)
4997*4882a593Smuzhiyun 			goto fail;
4998*4882a593Smuzhiyun 	}
4999*4882a593Smuzhiyun 
5000*4882a593Smuzhiyun 	/*
5001*4882a593Smuzhiyun 	 *  Allocate the lcb.
5002*4882a593Smuzhiyun 	 *  Make it available to the chip.
5003*4882a593Smuzhiyun 	 */
5004*4882a593Smuzhiyun 	lp = sym_calloc_dma(sizeof(struct sym_lcb), "LCB");
5005*4882a593Smuzhiyun 	if (!lp)
5006*4882a593Smuzhiyun 		goto fail;
5007*4882a593Smuzhiyun 	if (ln) {
5008*4882a593Smuzhiyun 		tp->lunmp[ln] = lp;
5009*4882a593Smuzhiyun 		tp->luntbl[ln] = cpu_to_scr(vtobus(lp));
5010*4882a593Smuzhiyun 	}
5011*4882a593Smuzhiyun 	else {
5012*4882a593Smuzhiyun 		tp->lun0p = lp;
5013*4882a593Smuzhiyun 		tp->head.lun0_sa = cpu_to_scr(vtobus(lp));
5014*4882a593Smuzhiyun 	}
5015*4882a593Smuzhiyun 	tp->nlcb++;
5016*4882a593Smuzhiyun 
5017*4882a593Smuzhiyun 	/*
5018*4882a593Smuzhiyun 	 *  Let the itl task point to error handling.
5019*4882a593Smuzhiyun 	 */
5020*4882a593Smuzhiyun 	lp->head.itl_task_sa = cpu_to_scr(np->bad_itl_ba);
5021*4882a593Smuzhiyun 
5022*4882a593Smuzhiyun 	/*
5023*4882a593Smuzhiyun 	 *  Set the reselect pattern to our default. :)
5024*4882a593Smuzhiyun 	 */
5025*4882a593Smuzhiyun 	lp->head.resel_sa = cpu_to_scr(SCRIPTB_BA(np, resel_bad_lun));
5026*4882a593Smuzhiyun 
5027*4882a593Smuzhiyun 	/*
5028*4882a593Smuzhiyun 	 *  Set user capabilities.
5029*4882a593Smuzhiyun 	 */
5030*4882a593Smuzhiyun 	lp->user_flags = tp->usrflags & (SYM_DISC_ENABLED | SYM_TAGS_ENABLED);
5031*4882a593Smuzhiyun 
5032*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5033*4882a593Smuzhiyun 	/*
5034*4882a593Smuzhiyun 	 *  Initialize device queueing.
5035*4882a593Smuzhiyun 	 */
5036*4882a593Smuzhiyun 	sym_que_init(&lp->waiting_ccbq);
5037*4882a593Smuzhiyun 	sym_que_init(&lp->started_ccbq);
5038*4882a593Smuzhiyun 	lp->started_max   = SYM_CONF_MAX_TASK;
5039*4882a593Smuzhiyun 	lp->started_limit = SYM_CONF_MAX_TASK;
5040*4882a593Smuzhiyun #endif
5041*4882a593Smuzhiyun 
5042*4882a593Smuzhiyun fail:
5043*4882a593Smuzhiyun 	return lp;
5044*4882a593Smuzhiyun }
5045*4882a593Smuzhiyun 
5046*4882a593Smuzhiyun /*
5047*4882a593Smuzhiyun  *  Allocate LCB resources for tagged command queuing.
5048*4882a593Smuzhiyun  */
5049*4882a593Smuzhiyun static void sym_alloc_lcb_tags (struct sym_hcb *np, u_char tn, u_char ln)
5050*4882a593Smuzhiyun {
5051*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[tn];
5052*4882a593Smuzhiyun 	struct sym_lcb *lp = sym_lp(tp, ln);
5053*4882a593Smuzhiyun 	int i;
5054*4882a593Smuzhiyun 
5055*4882a593Smuzhiyun 	/*
5056*4882a593Smuzhiyun 	 *  Allocate the task table and and the tag allocation
5057*4882a593Smuzhiyun 	 *  circular buffer. We want both or none.
5058*4882a593Smuzhiyun 	 */
5059*4882a593Smuzhiyun 	lp->itlq_tbl = sym_calloc_dma(SYM_CONF_MAX_TASK*4, "ITLQ_TBL");
5060*4882a593Smuzhiyun 	if (!lp->itlq_tbl)
5061*4882a593Smuzhiyun 		goto fail;
5062*4882a593Smuzhiyun 	lp->cb_tags = kcalloc(SYM_CONF_MAX_TASK, 1, GFP_ATOMIC);
5063*4882a593Smuzhiyun 	if (!lp->cb_tags) {
5064*4882a593Smuzhiyun 		sym_mfree_dma(lp->itlq_tbl, SYM_CONF_MAX_TASK*4, "ITLQ_TBL");
5065*4882a593Smuzhiyun 		lp->itlq_tbl = NULL;
5066*4882a593Smuzhiyun 		goto fail;
5067*4882a593Smuzhiyun 	}
5068*4882a593Smuzhiyun 
5069*4882a593Smuzhiyun 	/*
5070*4882a593Smuzhiyun 	 *  Initialize the task table with invalid entries.
5071*4882a593Smuzhiyun 	 */
5072*4882a593Smuzhiyun 	memset32(lp->itlq_tbl, cpu_to_scr(np->notask_ba), SYM_CONF_MAX_TASK);
5073*4882a593Smuzhiyun 
5074*4882a593Smuzhiyun 	/*
5075*4882a593Smuzhiyun 	 *  Fill up the tag buffer with tag numbers.
5076*4882a593Smuzhiyun 	 */
5077*4882a593Smuzhiyun 	for (i = 0 ; i < SYM_CONF_MAX_TASK ; i++)
5078*4882a593Smuzhiyun 		lp->cb_tags[i] = i;
5079*4882a593Smuzhiyun 
5080*4882a593Smuzhiyun 	/*
5081*4882a593Smuzhiyun 	 *  Make the task table available to SCRIPTS,
5082*4882a593Smuzhiyun 	 *  And accept tagged commands now.
5083*4882a593Smuzhiyun 	 */
5084*4882a593Smuzhiyun 	lp->head.itlq_tbl_sa = cpu_to_scr(vtobus(lp->itlq_tbl));
5085*4882a593Smuzhiyun 
5086*4882a593Smuzhiyun 	return;
5087*4882a593Smuzhiyun fail:
5088*4882a593Smuzhiyun 	return;
5089*4882a593Smuzhiyun }
5090*4882a593Smuzhiyun 
5091*4882a593Smuzhiyun /*
5092*4882a593Smuzhiyun  *  Lun control block deallocation. Returns the number of valid remaining LCBs
5093*4882a593Smuzhiyun  *  for the target.
5094*4882a593Smuzhiyun  */
5095*4882a593Smuzhiyun int sym_free_lcb(struct sym_hcb *np, u_char tn, u_char ln)
5096*4882a593Smuzhiyun {
5097*4882a593Smuzhiyun 	struct sym_tcb *tp = &np->target[tn];
5098*4882a593Smuzhiyun 	struct sym_lcb *lp = sym_lp(tp, ln);
5099*4882a593Smuzhiyun 
5100*4882a593Smuzhiyun 	tp->nlcb--;
5101*4882a593Smuzhiyun 
5102*4882a593Smuzhiyun 	if (ln) {
5103*4882a593Smuzhiyun 		if (!tp->nlcb) {
5104*4882a593Smuzhiyun 			kfree(tp->lunmp);
5105*4882a593Smuzhiyun 			sym_mfree_dma(tp->luntbl, 256, "LUNTBL");
5106*4882a593Smuzhiyun 			tp->lunmp = NULL;
5107*4882a593Smuzhiyun 			tp->luntbl = NULL;
5108*4882a593Smuzhiyun 			tp->head.luntbl_sa = cpu_to_scr(vtobus(np->badluntbl));
5109*4882a593Smuzhiyun 		} else {
5110*4882a593Smuzhiyun 			tp->luntbl[ln] = cpu_to_scr(vtobus(&np->badlun_sa));
5111*4882a593Smuzhiyun 			tp->lunmp[ln] = NULL;
5112*4882a593Smuzhiyun 		}
5113*4882a593Smuzhiyun 	} else {
5114*4882a593Smuzhiyun 		tp->lun0p = NULL;
5115*4882a593Smuzhiyun 		tp->head.lun0_sa = cpu_to_scr(vtobus(&np->badlun_sa));
5116*4882a593Smuzhiyun 	}
5117*4882a593Smuzhiyun 
5118*4882a593Smuzhiyun 	if (lp->itlq_tbl) {
5119*4882a593Smuzhiyun 		sym_mfree_dma(lp->itlq_tbl, SYM_CONF_MAX_TASK*4, "ITLQ_TBL");
5120*4882a593Smuzhiyun 		kfree(lp->cb_tags);
5121*4882a593Smuzhiyun 	}
5122*4882a593Smuzhiyun 
5123*4882a593Smuzhiyun 	sym_mfree_dma(lp, sizeof(*lp), "LCB");
5124*4882a593Smuzhiyun 
5125*4882a593Smuzhiyun 	return tp->nlcb;
5126*4882a593Smuzhiyun }
5127*4882a593Smuzhiyun 
5128*4882a593Smuzhiyun /*
5129*4882a593Smuzhiyun  *  Queue a SCSI IO to the controller.
5130*4882a593Smuzhiyun  */
5131*4882a593Smuzhiyun int sym_queue_scsiio(struct sym_hcb *np, struct scsi_cmnd *cmd, struct sym_ccb *cp)
5132*4882a593Smuzhiyun {
5133*4882a593Smuzhiyun 	struct scsi_device *sdev = cmd->device;
5134*4882a593Smuzhiyun 	struct sym_tcb *tp;
5135*4882a593Smuzhiyun 	struct sym_lcb *lp;
5136*4882a593Smuzhiyun 	u_char	*msgptr;
5137*4882a593Smuzhiyun 	u_int   msglen;
5138*4882a593Smuzhiyun 	int can_disconnect;
5139*4882a593Smuzhiyun 
5140*4882a593Smuzhiyun 	/*
5141*4882a593Smuzhiyun 	 *  Keep track of the IO in our CCB.
5142*4882a593Smuzhiyun 	 */
5143*4882a593Smuzhiyun 	cp->cmd = cmd;
5144*4882a593Smuzhiyun 
5145*4882a593Smuzhiyun 	/*
5146*4882a593Smuzhiyun 	 *  Retrieve the target descriptor.
5147*4882a593Smuzhiyun 	 */
5148*4882a593Smuzhiyun 	tp = &np->target[cp->target];
5149*4882a593Smuzhiyun 
5150*4882a593Smuzhiyun 	/*
5151*4882a593Smuzhiyun 	 *  Retrieve the lun descriptor.
5152*4882a593Smuzhiyun 	 */
5153*4882a593Smuzhiyun 	lp = sym_lp(tp, sdev->lun);
5154*4882a593Smuzhiyun 
5155*4882a593Smuzhiyun 	can_disconnect = (cp->tag != NO_TAG) ||
5156*4882a593Smuzhiyun 		(lp && (lp->curr_flags & SYM_DISC_ENABLED));
5157*4882a593Smuzhiyun 
5158*4882a593Smuzhiyun 	msgptr = cp->scsi_smsg;
5159*4882a593Smuzhiyun 	msglen = 0;
5160*4882a593Smuzhiyun 	msgptr[msglen++] = IDENTIFY(can_disconnect, sdev->lun);
5161*4882a593Smuzhiyun 
5162*4882a593Smuzhiyun 	/*
5163*4882a593Smuzhiyun 	 *  Build the tag message if present.
5164*4882a593Smuzhiyun 	 */
5165*4882a593Smuzhiyun 	if (cp->tag != NO_TAG) {
5166*4882a593Smuzhiyun 		u_char order = cp->order;
5167*4882a593Smuzhiyun 
5168*4882a593Smuzhiyun 		switch(order) {
5169*4882a593Smuzhiyun 		case M_ORDERED_TAG:
5170*4882a593Smuzhiyun 			break;
5171*4882a593Smuzhiyun 		case M_HEAD_TAG:
5172*4882a593Smuzhiyun 			break;
5173*4882a593Smuzhiyun 		default:
5174*4882a593Smuzhiyun 			order = M_SIMPLE_TAG;
5175*4882a593Smuzhiyun 		}
5176*4882a593Smuzhiyun #ifdef SYM_OPT_LIMIT_COMMAND_REORDERING
5177*4882a593Smuzhiyun 		/*
5178*4882a593Smuzhiyun 		 *  Avoid too much reordering of SCSI commands.
5179*4882a593Smuzhiyun 		 *  The algorithm tries to prevent completion of any
5180*4882a593Smuzhiyun 		 *  tagged command from being delayed against more
5181*4882a593Smuzhiyun 		 *  than 3 times the max number of queued commands.
5182*4882a593Smuzhiyun 		 */
5183*4882a593Smuzhiyun 		if (lp && lp->tags_since > 3*SYM_CONF_MAX_TAG) {
5184*4882a593Smuzhiyun 			lp->tags_si = !(lp->tags_si);
5185*4882a593Smuzhiyun 			if (lp->tags_sum[lp->tags_si]) {
5186*4882a593Smuzhiyun 				order = M_ORDERED_TAG;
5187*4882a593Smuzhiyun 				if ((DEBUG_FLAGS & DEBUG_TAGS)||sym_verbose>1) {
5188*4882a593Smuzhiyun 					sym_print_addr(cmd,
5189*4882a593Smuzhiyun 						"ordered tag forced.\n");
5190*4882a593Smuzhiyun 				}
5191*4882a593Smuzhiyun 			}
5192*4882a593Smuzhiyun 			lp->tags_since = 0;
5193*4882a593Smuzhiyun 		}
5194*4882a593Smuzhiyun #endif
5195*4882a593Smuzhiyun 		msgptr[msglen++] = order;
5196*4882a593Smuzhiyun 
5197*4882a593Smuzhiyun 		/*
5198*4882a593Smuzhiyun 		 *  For less than 128 tags, actual tags are numbered
5199*4882a593Smuzhiyun 		 *  1,3,5,..2*MAXTAGS+1,since we may have to deal
5200*4882a593Smuzhiyun 		 *  with devices that have problems with #TAG 0 or too
5201*4882a593Smuzhiyun 		 *  great #TAG numbers. For more tags (up to 256),
5202*4882a593Smuzhiyun 		 *  we use directly our tag number.
5203*4882a593Smuzhiyun 		 */
5204*4882a593Smuzhiyun #if SYM_CONF_MAX_TASK > (512/4)
5205*4882a593Smuzhiyun 		msgptr[msglen++] = cp->tag;
5206*4882a593Smuzhiyun #else
5207*4882a593Smuzhiyun 		msgptr[msglen++] = (cp->tag << 1) + 1;
5208*4882a593Smuzhiyun #endif
5209*4882a593Smuzhiyun 	}
5210*4882a593Smuzhiyun 
5211*4882a593Smuzhiyun 	/*
5212*4882a593Smuzhiyun 	 *  Build a negotiation message if needed.
5213*4882a593Smuzhiyun 	 *  (nego_status is filled by sym_prepare_nego())
5214*4882a593Smuzhiyun 	 *
5215*4882a593Smuzhiyun 	 *  Always negotiate on INQUIRY and REQUEST SENSE.
5216*4882a593Smuzhiyun 	 *
5217*4882a593Smuzhiyun 	 */
5218*4882a593Smuzhiyun 	cp->nego_status = 0;
5219*4882a593Smuzhiyun 	if ((tp->tgoal.check_nego ||
5220*4882a593Smuzhiyun 	     cmd->cmnd[0] == INQUIRY || cmd->cmnd[0] == REQUEST_SENSE) &&
5221*4882a593Smuzhiyun 	    !tp->nego_cp && lp) {
5222*4882a593Smuzhiyun 		msglen += sym_prepare_nego(np, cp, msgptr + msglen);
5223*4882a593Smuzhiyun 	}
5224*4882a593Smuzhiyun 
5225*4882a593Smuzhiyun 	/*
5226*4882a593Smuzhiyun 	 *  Startqueue
5227*4882a593Smuzhiyun 	 */
5228*4882a593Smuzhiyun 	cp->phys.head.go.start   = cpu_to_scr(SCRIPTA_BA(np, select));
5229*4882a593Smuzhiyun 	cp->phys.head.go.restart = cpu_to_scr(SCRIPTA_BA(np, resel_dsa));
5230*4882a593Smuzhiyun 
5231*4882a593Smuzhiyun 	/*
5232*4882a593Smuzhiyun 	 *  select
5233*4882a593Smuzhiyun 	 */
5234*4882a593Smuzhiyun 	cp->phys.select.sel_id		= cp->target;
5235*4882a593Smuzhiyun 	cp->phys.select.sel_scntl3	= tp->head.wval;
5236*4882a593Smuzhiyun 	cp->phys.select.sel_sxfer	= tp->head.sval;
5237*4882a593Smuzhiyun 	cp->phys.select.sel_scntl4	= tp->head.uval;
5238*4882a593Smuzhiyun 
5239*4882a593Smuzhiyun 	/*
5240*4882a593Smuzhiyun 	 *  message
5241*4882a593Smuzhiyun 	 */
5242*4882a593Smuzhiyun 	cp->phys.smsg.addr	= CCB_BA(cp, scsi_smsg);
5243*4882a593Smuzhiyun 	cp->phys.smsg.size	= cpu_to_scr(msglen);
5244*4882a593Smuzhiyun 
5245*4882a593Smuzhiyun 	/*
5246*4882a593Smuzhiyun 	 *  status
5247*4882a593Smuzhiyun 	 */
5248*4882a593Smuzhiyun 	cp->host_xflags		= 0;
5249*4882a593Smuzhiyun 	cp->host_status		= cp->nego_status ? HS_NEGOTIATE : HS_BUSY;
5250*4882a593Smuzhiyun 	cp->ssss_status		= S_ILLEGAL;
5251*4882a593Smuzhiyun 	cp->xerr_status		= 0;
5252*4882a593Smuzhiyun 	cp->host_flags		= 0;
5253*4882a593Smuzhiyun 	cp->extra_bytes		= 0;
5254*4882a593Smuzhiyun 
5255*4882a593Smuzhiyun 	/*
5256*4882a593Smuzhiyun 	 *  extreme data pointer.
5257*4882a593Smuzhiyun 	 *  shall be positive, so -1 is lower than lowest.:)
5258*4882a593Smuzhiyun 	 */
5259*4882a593Smuzhiyun 	cp->ext_sg  = -1;
5260*4882a593Smuzhiyun 	cp->ext_ofs = 0;
5261*4882a593Smuzhiyun 
5262*4882a593Smuzhiyun 	/*
5263*4882a593Smuzhiyun 	 *  Build the CDB and DATA descriptor block
5264*4882a593Smuzhiyun 	 *  and start the IO.
5265*4882a593Smuzhiyun 	 */
5266*4882a593Smuzhiyun 	return sym_setup_data_and_start(np, cmd, cp);
5267*4882a593Smuzhiyun }
5268*4882a593Smuzhiyun 
5269*4882a593Smuzhiyun /*
5270*4882a593Smuzhiyun  *  Reset a SCSI target (all LUNs of this target).
5271*4882a593Smuzhiyun  */
5272*4882a593Smuzhiyun int sym_reset_scsi_target(struct sym_hcb *np, int target)
5273*4882a593Smuzhiyun {
5274*4882a593Smuzhiyun 	struct sym_tcb *tp;
5275*4882a593Smuzhiyun 
5276*4882a593Smuzhiyun 	if (target == np->myaddr || (u_int)target >= SYM_CONF_MAX_TARGET)
5277*4882a593Smuzhiyun 		return -1;
5278*4882a593Smuzhiyun 
5279*4882a593Smuzhiyun 	tp = &np->target[target];
5280*4882a593Smuzhiyun 	tp->to_reset = 1;
5281*4882a593Smuzhiyun 
5282*4882a593Smuzhiyun 	np->istat_sem = SEM;
5283*4882a593Smuzhiyun 	OUTB(np, nc_istat, SIGP|SEM);
5284*4882a593Smuzhiyun 
5285*4882a593Smuzhiyun 	return 0;
5286*4882a593Smuzhiyun }
5287*4882a593Smuzhiyun 
5288*4882a593Smuzhiyun /*
5289*4882a593Smuzhiyun  *  Abort a SCSI IO.
5290*4882a593Smuzhiyun  */
5291*4882a593Smuzhiyun static int sym_abort_ccb(struct sym_hcb *np, struct sym_ccb *cp, int timed_out)
5292*4882a593Smuzhiyun {
5293*4882a593Smuzhiyun 	/*
5294*4882a593Smuzhiyun 	 *  Check that the IO is active.
5295*4882a593Smuzhiyun 	 */
5296*4882a593Smuzhiyun 	if (!cp || !cp->host_status || cp->host_status == HS_WAIT)
5297*4882a593Smuzhiyun 		return -1;
5298*4882a593Smuzhiyun 
5299*4882a593Smuzhiyun 	/*
5300*4882a593Smuzhiyun 	 *  If a previous abort didn't succeed in time,
5301*4882a593Smuzhiyun 	 *  perform a BUS reset.
5302*4882a593Smuzhiyun 	 */
5303*4882a593Smuzhiyun 	if (cp->to_abort) {
5304*4882a593Smuzhiyun 		sym_reset_scsi_bus(np, 1);
5305*4882a593Smuzhiyun 		return 0;
5306*4882a593Smuzhiyun 	}
5307*4882a593Smuzhiyun 
5308*4882a593Smuzhiyun 	/*
5309*4882a593Smuzhiyun 	 *  Mark the CCB for abort and allow time for.
5310*4882a593Smuzhiyun 	 */
5311*4882a593Smuzhiyun 	cp->to_abort = timed_out ? 2 : 1;
5312*4882a593Smuzhiyun 
5313*4882a593Smuzhiyun 	/*
5314*4882a593Smuzhiyun 	 *  Tell the SCRIPTS processor to stop and synchronize with us.
5315*4882a593Smuzhiyun 	 */
5316*4882a593Smuzhiyun 	np->istat_sem = SEM;
5317*4882a593Smuzhiyun 	OUTB(np, nc_istat, SIGP|SEM);
5318*4882a593Smuzhiyun 	return 0;
5319*4882a593Smuzhiyun }
5320*4882a593Smuzhiyun 
5321*4882a593Smuzhiyun int sym_abort_scsiio(struct sym_hcb *np, struct scsi_cmnd *cmd, int timed_out)
5322*4882a593Smuzhiyun {
5323*4882a593Smuzhiyun 	struct sym_ccb *cp;
5324*4882a593Smuzhiyun 	SYM_QUEHEAD *qp;
5325*4882a593Smuzhiyun 
5326*4882a593Smuzhiyun 	/*
5327*4882a593Smuzhiyun 	 *  Look up our CCB control block.
5328*4882a593Smuzhiyun 	 */
5329*4882a593Smuzhiyun 	cp = NULL;
5330*4882a593Smuzhiyun 	FOR_EACH_QUEUED_ELEMENT(&np->busy_ccbq, qp) {
5331*4882a593Smuzhiyun 		struct sym_ccb *cp2 = sym_que_entry(qp, struct sym_ccb, link_ccbq);
5332*4882a593Smuzhiyun 		if (cp2->cmd == cmd) {
5333*4882a593Smuzhiyun 			cp = cp2;
5334*4882a593Smuzhiyun 			break;
5335*4882a593Smuzhiyun 		}
5336*4882a593Smuzhiyun 	}
5337*4882a593Smuzhiyun 
5338*4882a593Smuzhiyun 	return sym_abort_ccb(np, cp, timed_out);
5339*4882a593Smuzhiyun }
5340*4882a593Smuzhiyun 
5341*4882a593Smuzhiyun /*
5342*4882a593Smuzhiyun  *  Complete execution of a SCSI command with extended
5343*4882a593Smuzhiyun  *  error, SCSI status error, or having been auto-sensed.
5344*4882a593Smuzhiyun  *
5345*4882a593Smuzhiyun  *  The SCRIPTS processor is not running there, so we
5346*4882a593Smuzhiyun  *  can safely access IO registers and remove JOBs from
5347*4882a593Smuzhiyun  *  the START queue.
5348*4882a593Smuzhiyun  *  SCRATCHA is assumed to have been loaded with STARTPOS
5349*4882a593Smuzhiyun  *  before the SCRIPTS called the C code.
5350*4882a593Smuzhiyun  */
5351*4882a593Smuzhiyun void sym_complete_error(struct sym_hcb *np, struct sym_ccb *cp)
5352*4882a593Smuzhiyun {
5353*4882a593Smuzhiyun 	struct scsi_device *sdev;
5354*4882a593Smuzhiyun 	struct scsi_cmnd *cmd;
5355*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5356*4882a593Smuzhiyun 	struct sym_tcb *tp;
5357*4882a593Smuzhiyun 	struct sym_lcb *lp;
5358*4882a593Smuzhiyun #endif
5359*4882a593Smuzhiyun 	int resid;
5360*4882a593Smuzhiyun 	int i;
5361*4882a593Smuzhiyun 
5362*4882a593Smuzhiyun 	/*
5363*4882a593Smuzhiyun 	 *  Paranoid check. :)
5364*4882a593Smuzhiyun 	 */
5365*4882a593Smuzhiyun 	if (!cp || !cp->cmd)
5366*4882a593Smuzhiyun 		return;
5367*4882a593Smuzhiyun 
5368*4882a593Smuzhiyun 	cmd = cp->cmd;
5369*4882a593Smuzhiyun 	sdev = cmd->device;
5370*4882a593Smuzhiyun 	if (DEBUG_FLAGS & (DEBUG_TINY|DEBUG_RESULT)) {
5371*4882a593Smuzhiyun 		dev_info(&sdev->sdev_gendev, "CCB=%p STAT=%x/%x/%x\n", cp,
5372*4882a593Smuzhiyun 			cp->host_status, cp->ssss_status, cp->host_flags);
5373*4882a593Smuzhiyun 	}
5374*4882a593Smuzhiyun 
5375*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5376*4882a593Smuzhiyun 	/*
5377*4882a593Smuzhiyun 	 *  Get target and lun pointers.
5378*4882a593Smuzhiyun 	 */
5379*4882a593Smuzhiyun 	tp = &np->target[cp->target];
5380*4882a593Smuzhiyun 	lp = sym_lp(tp, sdev->lun);
5381*4882a593Smuzhiyun #endif
5382*4882a593Smuzhiyun 
5383*4882a593Smuzhiyun 	/*
5384*4882a593Smuzhiyun 	 *  Check for extended errors.
5385*4882a593Smuzhiyun 	 */
5386*4882a593Smuzhiyun 	if (cp->xerr_status) {
5387*4882a593Smuzhiyun 		if (sym_verbose)
5388*4882a593Smuzhiyun 			sym_print_xerr(cmd, cp->xerr_status);
5389*4882a593Smuzhiyun 		if (cp->host_status == HS_COMPLETE)
5390*4882a593Smuzhiyun 			cp->host_status = HS_COMP_ERR;
5391*4882a593Smuzhiyun 	}
5392*4882a593Smuzhiyun 
5393*4882a593Smuzhiyun 	/*
5394*4882a593Smuzhiyun 	 *  Calculate the residual.
5395*4882a593Smuzhiyun 	 */
5396*4882a593Smuzhiyun 	resid = sym_compute_residual(np, cp);
5397*4882a593Smuzhiyun 
5398*4882a593Smuzhiyun 	if (!SYM_SETUP_RESIDUAL_SUPPORT) {/* If user does not want residuals */
5399*4882a593Smuzhiyun 		resid  = 0;		 /* throw them away. :)		    */
5400*4882a593Smuzhiyun 		cp->sv_resid = 0;
5401*4882a593Smuzhiyun 	}
5402*4882a593Smuzhiyun #ifdef DEBUG_2_0_X
5403*4882a593Smuzhiyun if (resid)
5404*4882a593Smuzhiyun 	printf("XXXX RESID= %d - 0x%x\n", resid, resid);
5405*4882a593Smuzhiyun #endif
5406*4882a593Smuzhiyun 
5407*4882a593Smuzhiyun 	/*
5408*4882a593Smuzhiyun 	 *  Dequeue all queued CCBs for that device
5409*4882a593Smuzhiyun 	 *  not yet started by SCRIPTS.
5410*4882a593Smuzhiyun 	 */
5411*4882a593Smuzhiyun 	i = (INL(np, nc_scratcha) - np->squeue_ba) / 4;
5412*4882a593Smuzhiyun 	i = sym_dequeue_from_squeue(np, i, cp->target, sdev->lun, -1);
5413*4882a593Smuzhiyun 
5414*4882a593Smuzhiyun 	/*
5415*4882a593Smuzhiyun 	 *  Restart the SCRIPTS processor.
5416*4882a593Smuzhiyun 	 */
5417*4882a593Smuzhiyun 	OUTL_DSP(np, SCRIPTA_BA(np, start));
5418*4882a593Smuzhiyun 
5419*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5420*4882a593Smuzhiyun 	if (cp->host_status == HS_COMPLETE &&
5421*4882a593Smuzhiyun 	    cp->ssss_status == S_QUEUE_FULL) {
5422*4882a593Smuzhiyun 		if (!lp || lp->started_tags - i < 2)
5423*4882a593Smuzhiyun 			goto weirdness;
5424*4882a593Smuzhiyun 		/*
5425*4882a593Smuzhiyun 		 *  Decrease queue depth as needed.
5426*4882a593Smuzhiyun 		 */
5427*4882a593Smuzhiyun 		lp->started_max = lp->started_tags - i - 1;
5428*4882a593Smuzhiyun 		lp->num_sgood = 0;
5429*4882a593Smuzhiyun 
5430*4882a593Smuzhiyun 		if (sym_verbose >= 2) {
5431*4882a593Smuzhiyun 			sym_print_addr(cmd, " queue depth is now %d\n",
5432*4882a593Smuzhiyun 					lp->started_max);
5433*4882a593Smuzhiyun 		}
5434*4882a593Smuzhiyun 
5435*4882a593Smuzhiyun 		/*
5436*4882a593Smuzhiyun 		 *  Repair the CCB.
5437*4882a593Smuzhiyun 		 */
5438*4882a593Smuzhiyun 		cp->host_status = HS_BUSY;
5439*4882a593Smuzhiyun 		cp->ssss_status = S_ILLEGAL;
5440*4882a593Smuzhiyun 
5441*4882a593Smuzhiyun 		/*
5442*4882a593Smuzhiyun 		 *  Let's requeue it to device.
5443*4882a593Smuzhiyun 		 */
5444*4882a593Smuzhiyun 		sym_set_cam_status(cmd, DID_SOFT_ERROR);
5445*4882a593Smuzhiyun 		goto finish;
5446*4882a593Smuzhiyun 	}
5447*4882a593Smuzhiyun weirdness:
5448*4882a593Smuzhiyun #endif
5449*4882a593Smuzhiyun 	/*
5450*4882a593Smuzhiyun 	 *  Build result in CAM ccb.
5451*4882a593Smuzhiyun 	 */
5452*4882a593Smuzhiyun 	sym_set_cam_result_error(np, cp, resid);
5453*4882a593Smuzhiyun 
5454*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5455*4882a593Smuzhiyun finish:
5456*4882a593Smuzhiyun #endif
5457*4882a593Smuzhiyun 	/*
5458*4882a593Smuzhiyun 	 *  Add this one to the COMP queue.
5459*4882a593Smuzhiyun 	 */
5460*4882a593Smuzhiyun 	sym_remque(&cp->link_ccbq);
5461*4882a593Smuzhiyun 	sym_insque_head(&cp->link_ccbq, &np->comp_ccbq);
5462*4882a593Smuzhiyun 
5463*4882a593Smuzhiyun 	/*
5464*4882a593Smuzhiyun 	 *  Complete all those commands with either error
5465*4882a593Smuzhiyun 	 *  or requeue condition.
5466*4882a593Smuzhiyun 	 */
5467*4882a593Smuzhiyun 	sym_flush_comp_queue(np, 0);
5468*4882a593Smuzhiyun 
5469*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5470*4882a593Smuzhiyun 	/*
5471*4882a593Smuzhiyun 	 *  Donnot start more than 1 command after an error.
5472*4882a593Smuzhiyun 	 */
5473*4882a593Smuzhiyun 	sym_start_next_ccbs(np, lp, 1);
5474*4882a593Smuzhiyun #endif
5475*4882a593Smuzhiyun }
5476*4882a593Smuzhiyun 
5477*4882a593Smuzhiyun /*
5478*4882a593Smuzhiyun  *  Complete execution of a successful SCSI command.
5479*4882a593Smuzhiyun  *
5480*4882a593Smuzhiyun  *  Only successful commands go to the DONE queue,
5481*4882a593Smuzhiyun  *  since we need to have the SCRIPTS processor
5482*4882a593Smuzhiyun  *  stopped on any error condition.
5483*4882a593Smuzhiyun  *  The SCRIPTS processor is running while we are
5484*4882a593Smuzhiyun  *  completing successful commands.
5485*4882a593Smuzhiyun  */
5486*4882a593Smuzhiyun void sym_complete_ok (struct sym_hcb *np, struct sym_ccb *cp)
5487*4882a593Smuzhiyun {
5488*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5489*4882a593Smuzhiyun 	struct sym_tcb *tp;
5490*4882a593Smuzhiyun 	struct sym_lcb *lp;
5491*4882a593Smuzhiyun #endif
5492*4882a593Smuzhiyun 	struct scsi_cmnd *cmd;
5493*4882a593Smuzhiyun 	int resid;
5494*4882a593Smuzhiyun 
5495*4882a593Smuzhiyun 	/*
5496*4882a593Smuzhiyun 	 *  Paranoid check. :)
5497*4882a593Smuzhiyun 	 */
5498*4882a593Smuzhiyun 	if (!cp || !cp->cmd)
5499*4882a593Smuzhiyun 		return;
5500*4882a593Smuzhiyun 	assert (cp->host_status == HS_COMPLETE);
5501*4882a593Smuzhiyun 
5502*4882a593Smuzhiyun 	/*
5503*4882a593Smuzhiyun 	 *  Get user command.
5504*4882a593Smuzhiyun 	 */
5505*4882a593Smuzhiyun 	cmd = cp->cmd;
5506*4882a593Smuzhiyun 
5507*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5508*4882a593Smuzhiyun 	/*
5509*4882a593Smuzhiyun 	 *  Get target and lun pointers.
5510*4882a593Smuzhiyun 	 */
5511*4882a593Smuzhiyun 	tp = &np->target[cp->target];
5512*4882a593Smuzhiyun 	lp = sym_lp(tp, cp->lun);
5513*4882a593Smuzhiyun #endif
5514*4882a593Smuzhiyun 
5515*4882a593Smuzhiyun 	/*
5516*4882a593Smuzhiyun 	 *  If all data have been transferred, given than no
5517*4882a593Smuzhiyun 	 *  extended error did occur, there is no residual.
5518*4882a593Smuzhiyun 	 */
5519*4882a593Smuzhiyun 	resid = 0;
5520*4882a593Smuzhiyun 	if (cp->phys.head.lastp != cp->goalp)
5521*4882a593Smuzhiyun 		resid = sym_compute_residual(np, cp);
5522*4882a593Smuzhiyun 
5523*4882a593Smuzhiyun 	/*
5524*4882a593Smuzhiyun 	 *  Wrong transfer residuals may be worse than just always
5525*4882a593Smuzhiyun 	 *  returning zero. User can disable this feature in
5526*4882a593Smuzhiyun 	 *  sym53c8xx.h. Residual support is enabled by default.
5527*4882a593Smuzhiyun 	 */
5528*4882a593Smuzhiyun 	if (!SYM_SETUP_RESIDUAL_SUPPORT)
5529*4882a593Smuzhiyun 		resid  = 0;
5530*4882a593Smuzhiyun #ifdef DEBUG_2_0_X
5531*4882a593Smuzhiyun if (resid)
5532*4882a593Smuzhiyun 	printf("XXXX RESID= %d - 0x%x\n", resid, resid);
5533*4882a593Smuzhiyun #endif
5534*4882a593Smuzhiyun 
5535*4882a593Smuzhiyun 	/*
5536*4882a593Smuzhiyun 	 *  Build result in CAM ccb.
5537*4882a593Smuzhiyun 	 */
5538*4882a593Smuzhiyun 	sym_set_cam_result_ok(cp, cmd, resid);
5539*4882a593Smuzhiyun 
5540*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5541*4882a593Smuzhiyun 	/*
5542*4882a593Smuzhiyun 	 *  If max number of started ccbs had been reduced,
5543*4882a593Smuzhiyun 	 *  increase it if 200 good status received.
5544*4882a593Smuzhiyun 	 */
5545*4882a593Smuzhiyun 	if (lp && lp->started_max < lp->started_limit) {
5546*4882a593Smuzhiyun 		++lp->num_sgood;
5547*4882a593Smuzhiyun 		if (lp->num_sgood >= 200) {
5548*4882a593Smuzhiyun 			lp->num_sgood = 0;
5549*4882a593Smuzhiyun 			++lp->started_max;
5550*4882a593Smuzhiyun 			if (sym_verbose >= 2) {
5551*4882a593Smuzhiyun 				sym_print_addr(cmd, " queue depth is now %d\n",
5552*4882a593Smuzhiyun 				       lp->started_max);
5553*4882a593Smuzhiyun 			}
5554*4882a593Smuzhiyun 		}
5555*4882a593Smuzhiyun 	}
5556*4882a593Smuzhiyun #endif
5557*4882a593Smuzhiyun 
5558*4882a593Smuzhiyun 	/*
5559*4882a593Smuzhiyun 	 *  Free our CCB.
5560*4882a593Smuzhiyun 	 */
5561*4882a593Smuzhiyun 	sym_free_ccb (np, cp);
5562*4882a593Smuzhiyun 
5563*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5564*4882a593Smuzhiyun 	/*
5565*4882a593Smuzhiyun 	 *  Requeue a couple of awaiting scsi commands.
5566*4882a593Smuzhiyun 	 */
5567*4882a593Smuzhiyun 	if (!sym_que_empty(&lp->waiting_ccbq))
5568*4882a593Smuzhiyun 		sym_start_next_ccbs(np, lp, 2);
5569*4882a593Smuzhiyun #endif
5570*4882a593Smuzhiyun 	/*
5571*4882a593Smuzhiyun 	 *  Complete the command.
5572*4882a593Smuzhiyun 	 */
5573*4882a593Smuzhiyun 	sym_xpt_done(np, cmd);
5574*4882a593Smuzhiyun }
5575*4882a593Smuzhiyun 
5576*4882a593Smuzhiyun /*
5577*4882a593Smuzhiyun  *  Soft-attach the controller.
5578*4882a593Smuzhiyun  */
5579*4882a593Smuzhiyun int sym_hcb_attach(struct Scsi_Host *shost, struct sym_fw *fw, struct sym_nvram *nvram)
5580*4882a593Smuzhiyun {
5581*4882a593Smuzhiyun 	struct sym_hcb *np = sym_get_hcb(shost);
5582*4882a593Smuzhiyun 	int i;
5583*4882a593Smuzhiyun 
5584*4882a593Smuzhiyun 	/*
5585*4882a593Smuzhiyun 	 *  Get some info about the firmware.
5586*4882a593Smuzhiyun 	 */
5587*4882a593Smuzhiyun 	np->scripta_sz	 = fw->a_size;
5588*4882a593Smuzhiyun 	np->scriptb_sz	 = fw->b_size;
5589*4882a593Smuzhiyun 	np->scriptz_sz	 = fw->z_size;
5590*4882a593Smuzhiyun 	np->fw_setup	 = fw->setup;
5591*4882a593Smuzhiyun 	np->fw_patch	 = fw->patch;
5592*4882a593Smuzhiyun 	np->fw_name	 = fw->name;
5593*4882a593Smuzhiyun 
5594*4882a593Smuzhiyun 	/*
5595*4882a593Smuzhiyun 	 *  Save setting of some IO registers, so we will
5596*4882a593Smuzhiyun 	 *  be able to probe specific implementations.
5597*4882a593Smuzhiyun 	 */
5598*4882a593Smuzhiyun 	sym_save_initial_setting (np);
5599*4882a593Smuzhiyun 
5600*4882a593Smuzhiyun 	/*
5601*4882a593Smuzhiyun 	 *  Reset the chip now, since it has been reported
5602*4882a593Smuzhiyun 	 *  that SCSI clock calibration may not work properly
5603*4882a593Smuzhiyun 	 *  if the chip is currently active.
5604*4882a593Smuzhiyun 	 */
5605*4882a593Smuzhiyun 	sym_chip_reset(np);
5606*4882a593Smuzhiyun 
5607*4882a593Smuzhiyun 	/*
5608*4882a593Smuzhiyun 	 *  Prepare controller and devices settings, according
5609*4882a593Smuzhiyun 	 *  to chip features, user set-up and driver set-up.
5610*4882a593Smuzhiyun 	 */
5611*4882a593Smuzhiyun 	sym_prepare_setting(shost, np, nvram);
5612*4882a593Smuzhiyun 
5613*4882a593Smuzhiyun 	/*
5614*4882a593Smuzhiyun 	 *  Check the PCI clock frequency.
5615*4882a593Smuzhiyun 	 *  Must be performed after prepare_setting since it destroys
5616*4882a593Smuzhiyun 	 *  STEST1 that is used to probe for the clock doubler.
5617*4882a593Smuzhiyun 	 */
5618*4882a593Smuzhiyun 	i = sym_getpciclock(np);
5619*4882a593Smuzhiyun 	if (i > 37000 && !(np->features & FE_66MHZ))
5620*4882a593Smuzhiyun 		printf("%s: PCI BUS clock seems too high: %u KHz.\n",
5621*4882a593Smuzhiyun 			sym_name(np), i);
5622*4882a593Smuzhiyun 
5623*4882a593Smuzhiyun 	/*
5624*4882a593Smuzhiyun 	 *  Allocate the start queue.
5625*4882a593Smuzhiyun 	 */
5626*4882a593Smuzhiyun 	np->squeue = sym_calloc_dma(sizeof(u32)*(MAX_QUEUE*2),"SQUEUE");
5627*4882a593Smuzhiyun 	if (!np->squeue)
5628*4882a593Smuzhiyun 		goto attach_failed;
5629*4882a593Smuzhiyun 	np->squeue_ba = vtobus(np->squeue);
5630*4882a593Smuzhiyun 
5631*4882a593Smuzhiyun 	/*
5632*4882a593Smuzhiyun 	 *  Allocate the done queue.
5633*4882a593Smuzhiyun 	 */
5634*4882a593Smuzhiyun 	np->dqueue = sym_calloc_dma(sizeof(u32)*(MAX_QUEUE*2),"DQUEUE");
5635*4882a593Smuzhiyun 	if (!np->dqueue)
5636*4882a593Smuzhiyun 		goto attach_failed;
5637*4882a593Smuzhiyun 	np->dqueue_ba = vtobus(np->dqueue);
5638*4882a593Smuzhiyun 
5639*4882a593Smuzhiyun 	/*
5640*4882a593Smuzhiyun 	 *  Allocate the target bus address array.
5641*4882a593Smuzhiyun 	 */
5642*4882a593Smuzhiyun 	np->targtbl = sym_calloc_dma(256, "TARGTBL");
5643*4882a593Smuzhiyun 	if (!np->targtbl)
5644*4882a593Smuzhiyun 		goto attach_failed;
5645*4882a593Smuzhiyun 	np->targtbl_ba = vtobus(np->targtbl);
5646*4882a593Smuzhiyun 
5647*4882a593Smuzhiyun 	/*
5648*4882a593Smuzhiyun 	 *  Allocate SCRIPTS areas.
5649*4882a593Smuzhiyun 	 */
5650*4882a593Smuzhiyun 	np->scripta0 = sym_calloc_dma(np->scripta_sz, "SCRIPTA0");
5651*4882a593Smuzhiyun 	np->scriptb0 = sym_calloc_dma(np->scriptb_sz, "SCRIPTB0");
5652*4882a593Smuzhiyun 	np->scriptz0 = sym_calloc_dma(np->scriptz_sz, "SCRIPTZ0");
5653*4882a593Smuzhiyun 	if (!np->scripta0 || !np->scriptb0 || !np->scriptz0)
5654*4882a593Smuzhiyun 		goto attach_failed;
5655*4882a593Smuzhiyun 
5656*4882a593Smuzhiyun 	/*
5657*4882a593Smuzhiyun 	 *  Allocate the array of lists of CCBs hashed by DSA.
5658*4882a593Smuzhiyun 	 */
5659*4882a593Smuzhiyun 	np->ccbh = kcalloc(CCB_HASH_SIZE, sizeof(*np->ccbh), GFP_KERNEL);
5660*4882a593Smuzhiyun 	if (!np->ccbh)
5661*4882a593Smuzhiyun 		goto attach_failed;
5662*4882a593Smuzhiyun 
5663*4882a593Smuzhiyun 	/*
5664*4882a593Smuzhiyun 	 *  Initialyze the CCB free and busy queues.
5665*4882a593Smuzhiyun 	 */
5666*4882a593Smuzhiyun 	sym_que_init(&np->free_ccbq);
5667*4882a593Smuzhiyun 	sym_que_init(&np->busy_ccbq);
5668*4882a593Smuzhiyun 	sym_que_init(&np->comp_ccbq);
5669*4882a593Smuzhiyun 
5670*4882a593Smuzhiyun 	/*
5671*4882a593Smuzhiyun 	 *  Initialization for optional handling
5672*4882a593Smuzhiyun 	 *  of device queueing.
5673*4882a593Smuzhiyun 	 */
5674*4882a593Smuzhiyun #ifdef SYM_OPT_HANDLE_DEVICE_QUEUEING
5675*4882a593Smuzhiyun 	sym_que_init(&np->dummy_ccbq);
5676*4882a593Smuzhiyun #endif
5677*4882a593Smuzhiyun 	/*
5678*4882a593Smuzhiyun 	 *  Allocate some CCB. We need at least ONE.
5679*4882a593Smuzhiyun 	 */
5680*4882a593Smuzhiyun 	if (!sym_alloc_ccb(np))
5681*4882a593Smuzhiyun 		goto attach_failed;
5682*4882a593Smuzhiyun 
5683*4882a593Smuzhiyun 	/*
5684*4882a593Smuzhiyun 	 *  Calculate BUS addresses where we are going
5685*4882a593Smuzhiyun 	 *  to load the SCRIPTS.
5686*4882a593Smuzhiyun 	 */
5687*4882a593Smuzhiyun 	np->scripta_ba	= vtobus(np->scripta0);
5688*4882a593Smuzhiyun 	np->scriptb_ba	= vtobus(np->scriptb0);
5689*4882a593Smuzhiyun 	np->scriptz_ba	= vtobus(np->scriptz0);
5690*4882a593Smuzhiyun 
5691*4882a593Smuzhiyun 	if (np->ram_ba) {
5692*4882a593Smuzhiyun 		np->scripta_ba = np->ram_ba;
5693*4882a593Smuzhiyun 		if (np->features & FE_RAM8K) {
5694*4882a593Smuzhiyun 			np->scriptb_ba = np->scripta_ba + 4096;
5695*4882a593Smuzhiyun #if 0	/* May get useful for 64 BIT PCI addressing */
5696*4882a593Smuzhiyun 			np->scr_ram_seg = cpu_to_scr(np->scripta_ba >> 32);
5697*4882a593Smuzhiyun #endif
5698*4882a593Smuzhiyun 		}
5699*4882a593Smuzhiyun 	}
5700*4882a593Smuzhiyun 
5701*4882a593Smuzhiyun 	/*
5702*4882a593Smuzhiyun 	 *  Copy scripts to controller instance.
5703*4882a593Smuzhiyun 	 */
5704*4882a593Smuzhiyun 	memcpy(np->scripta0, fw->a_base, np->scripta_sz);
5705*4882a593Smuzhiyun 	memcpy(np->scriptb0, fw->b_base, np->scriptb_sz);
5706*4882a593Smuzhiyun 	memcpy(np->scriptz0, fw->z_base, np->scriptz_sz);
5707*4882a593Smuzhiyun 
5708*4882a593Smuzhiyun 	/*
5709*4882a593Smuzhiyun 	 *  Setup variable parts in scripts and compute
5710*4882a593Smuzhiyun 	 *  scripts bus addresses used from the C code.
5711*4882a593Smuzhiyun 	 */
5712*4882a593Smuzhiyun 	np->fw_setup(np, fw);
5713*4882a593Smuzhiyun 
5714*4882a593Smuzhiyun 	/*
5715*4882a593Smuzhiyun 	 *  Bind SCRIPTS with physical addresses usable by the
5716*4882a593Smuzhiyun 	 *  SCRIPTS processor (as seen from the BUS = BUS addresses).
5717*4882a593Smuzhiyun 	 */
5718*4882a593Smuzhiyun 	sym_fw_bind_script(np, (u32 *) np->scripta0, np->scripta_sz);
5719*4882a593Smuzhiyun 	sym_fw_bind_script(np, (u32 *) np->scriptb0, np->scriptb_sz);
5720*4882a593Smuzhiyun 	sym_fw_bind_script(np, (u32 *) np->scriptz0, np->scriptz_sz);
5721*4882a593Smuzhiyun 
5722*4882a593Smuzhiyun #ifdef SYM_CONF_IARB_SUPPORT
5723*4882a593Smuzhiyun 	/*
5724*4882a593Smuzhiyun 	 *    If user wants IARB to be set when we win arbitration
5725*4882a593Smuzhiyun 	 *    and have other jobs, compute the max number of consecutive
5726*4882a593Smuzhiyun 	 *    settings of IARB hints before we leave devices a chance to
5727*4882a593Smuzhiyun 	 *    arbitrate for reselection.
5728*4882a593Smuzhiyun 	 */
5729*4882a593Smuzhiyun #ifdef	SYM_SETUP_IARB_MAX
5730*4882a593Smuzhiyun 	np->iarb_max = SYM_SETUP_IARB_MAX;
5731*4882a593Smuzhiyun #else
5732*4882a593Smuzhiyun 	np->iarb_max = 4;
5733*4882a593Smuzhiyun #endif
5734*4882a593Smuzhiyun #endif
5735*4882a593Smuzhiyun 
5736*4882a593Smuzhiyun 	/*
5737*4882a593Smuzhiyun 	 *  Prepare the idle and invalid task actions.
5738*4882a593Smuzhiyun 	 */
5739*4882a593Smuzhiyun 	np->idletask.start	= cpu_to_scr(SCRIPTA_BA(np, idle));
5740*4882a593Smuzhiyun 	np->idletask.restart	= cpu_to_scr(SCRIPTB_BA(np, bad_i_t_l));
5741*4882a593Smuzhiyun 	np->idletask_ba		= vtobus(&np->idletask);
5742*4882a593Smuzhiyun 
5743*4882a593Smuzhiyun 	np->notask.start	= cpu_to_scr(SCRIPTA_BA(np, idle));
5744*4882a593Smuzhiyun 	np->notask.restart	= cpu_to_scr(SCRIPTB_BA(np, bad_i_t_l));
5745*4882a593Smuzhiyun 	np->notask_ba		= vtobus(&np->notask);
5746*4882a593Smuzhiyun 
5747*4882a593Smuzhiyun 	np->bad_itl.start	= cpu_to_scr(SCRIPTA_BA(np, idle));
5748*4882a593Smuzhiyun 	np->bad_itl.restart	= cpu_to_scr(SCRIPTB_BA(np, bad_i_t_l));
5749*4882a593Smuzhiyun 	np->bad_itl_ba		= vtobus(&np->bad_itl);
5750*4882a593Smuzhiyun 
5751*4882a593Smuzhiyun 	np->bad_itlq.start	= cpu_to_scr(SCRIPTA_BA(np, idle));
5752*4882a593Smuzhiyun 	np->bad_itlq.restart	= cpu_to_scr(SCRIPTB_BA(np,bad_i_t_l_q));
5753*4882a593Smuzhiyun 	np->bad_itlq_ba		= vtobus(&np->bad_itlq);
5754*4882a593Smuzhiyun 
5755*4882a593Smuzhiyun 	/*
5756*4882a593Smuzhiyun 	 *  Allocate and prepare the lun JUMP table that is used
5757*4882a593Smuzhiyun 	 *  for a target prior the probing of devices (bad lun table).
5758*4882a593Smuzhiyun 	 *  A private table will be allocated for the target on the
5759*4882a593Smuzhiyun 	 *  first INQUIRY response received.
5760*4882a593Smuzhiyun 	 */
5761*4882a593Smuzhiyun 	np->badluntbl = sym_calloc_dma(256, "BADLUNTBL");
5762*4882a593Smuzhiyun 	if (!np->badluntbl)
5763*4882a593Smuzhiyun 		goto attach_failed;
5764*4882a593Smuzhiyun 
5765*4882a593Smuzhiyun 	np->badlun_sa = cpu_to_scr(SCRIPTB_BA(np, resel_bad_lun));
5766*4882a593Smuzhiyun 	memset32(np->badluntbl, cpu_to_scr(vtobus(&np->badlun_sa)), 64);
5767*4882a593Smuzhiyun 
5768*4882a593Smuzhiyun 	/*
5769*4882a593Smuzhiyun 	 *  Prepare the bus address array that contains the bus
5770*4882a593Smuzhiyun 	 *  address of each target control block.
5771*4882a593Smuzhiyun 	 *  For now, assume all logical units are wrong. :)
5772*4882a593Smuzhiyun 	 */
5773*4882a593Smuzhiyun 	for (i = 0 ; i < SYM_CONF_MAX_TARGET ; i++) {
5774*4882a593Smuzhiyun 		np->targtbl[i] = cpu_to_scr(vtobus(&np->target[i]));
5775*4882a593Smuzhiyun 		np->target[i].head.luntbl_sa =
5776*4882a593Smuzhiyun 				cpu_to_scr(vtobus(np->badluntbl));
5777*4882a593Smuzhiyun 		np->target[i].head.lun0_sa =
5778*4882a593Smuzhiyun 				cpu_to_scr(vtobus(&np->badlun_sa));
5779*4882a593Smuzhiyun 	}
5780*4882a593Smuzhiyun 
5781*4882a593Smuzhiyun 	/*
5782*4882a593Smuzhiyun 	 *  Now check the cache handling of the pci chipset.
5783*4882a593Smuzhiyun 	 */
5784*4882a593Smuzhiyun 	if (sym_snooptest (np)) {
5785*4882a593Smuzhiyun 		printf("%s: CACHE INCORRECTLY CONFIGURED.\n", sym_name(np));
5786*4882a593Smuzhiyun 		goto attach_failed;
5787*4882a593Smuzhiyun 	}
5788*4882a593Smuzhiyun 
5789*4882a593Smuzhiyun 	/*
5790*4882a593Smuzhiyun 	 *  Sigh! we are done.
5791*4882a593Smuzhiyun 	 */
5792*4882a593Smuzhiyun 	return 0;
5793*4882a593Smuzhiyun 
5794*4882a593Smuzhiyun attach_failed:
5795*4882a593Smuzhiyun 	return -ENXIO;
5796*4882a593Smuzhiyun }
5797*4882a593Smuzhiyun 
5798*4882a593Smuzhiyun /*
5799*4882a593Smuzhiyun  *  Free everything that has been allocated for this device.
5800*4882a593Smuzhiyun  */
5801*4882a593Smuzhiyun void sym_hcb_free(struct sym_hcb *np)
5802*4882a593Smuzhiyun {
5803*4882a593Smuzhiyun 	SYM_QUEHEAD *qp;
5804*4882a593Smuzhiyun 	struct sym_ccb *cp;
5805*4882a593Smuzhiyun 	struct sym_tcb *tp;
5806*4882a593Smuzhiyun 	int target;
5807*4882a593Smuzhiyun 
5808*4882a593Smuzhiyun 	if (np->scriptz0)
5809*4882a593Smuzhiyun 		sym_mfree_dma(np->scriptz0, np->scriptz_sz, "SCRIPTZ0");
5810*4882a593Smuzhiyun 	if (np->scriptb0)
5811*4882a593Smuzhiyun 		sym_mfree_dma(np->scriptb0, np->scriptb_sz, "SCRIPTB0");
5812*4882a593Smuzhiyun 	if (np->scripta0)
5813*4882a593Smuzhiyun 		sym_mfree_dma(np->scripta0, np->scripta_sz, "SCRIPTA0");
5814*4882a593Smuzhiyun 	if (np->squeue)
5815*4882a593Smuzhiyun 		sym_mfree_dma(np->squeue, sizeof(u32)*(MAX_QUEUE*2), "SQUEUE");
5816*4882a593Smuzhiyun 	if (np->dqueue)
5817*4882a593Smuzhiyun 		sym_mfree_dma(np->dqueue, sizeof(u32)*(MAX_QUEUE*2), "DQUEUE");
5818*4882a593Smuzhiyun 
5819*4882a593Smuzhiyun 	if (np->actccbs) {
5820*4882a593Smuzhiyun 		while ((qp = sym_remque_head(&np->free_ccbq)) != NULL) {
5821*4882a593Smuzhiyun 			cp = sym_que_entry(qp, struct sym_ccb, link_ccbq);
5822*4882a593Smuzhiyun 			sym_mfree_dma(cp, sizeof(*cp), "CCB");
5823*4882a593Smuzhiyun 		}
5824*4882a593Smuzhiyun 	}
5825*4882a593Smuzhiyun 	kfree(np->ccbh);
5826*4882a593Smuzhiyun 
5827*4882a593Smuzhiyun 	if (np->badluntbl)
5828*4882a593Smuzhiyun 		sym_mfree_dma(np->badluntbl, 256,"BADLUNTBL");
5829*4882a593Smuzhiyun 
5830*4882a593Smuzhiyun 	for (target = 0; target < SYM_CONF_MAX_TARGET ; target++) {
5831*4882a593Smuzhiyun 		tp = &np->target[target];
5832*4882a593Smuzhiyun 		if (tp->luntbl)
5833*4882a593Smuzhiyun 			sym_mfree_dma(tp->luntbl, 256, "LUNTBL");
5834*4882a593Smuzhiyun #if SYM_CONF_MAX_LUN > 1
5835*4882a593Smuzhiyun 		kfree(tp->lunmp);
5836*4882a593Smuzhiyun #endif
5837*4882a593Smuzhiyun 	}
5838*4882a593Smuzhiyun 	if (np->targtbl)
5839*4882a593Smuzhiyun 		sym_mfree_dma(np->targtbl, 256, "TARGTBL");
5840*4882a593Smuzhiyun }
5841