1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Sun3 SCSI stuff by Erik Verbruggen (erik@bigmama.xtdnet.nl)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Sun3 DMA routines added by Sam Creasey (sammy@sammy.net)
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * VME support added by Sam Creasey
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * TODO: modify this driver to support multiple Sun3 SCSI VME boards
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Adapted from mac_scsinew.c:
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun * Generic Macintosh NCR5380 driver
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Copyright 1998, Michael Schmitz <mschmitz@lbl.gov>
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * derived in part from:
19*4882a593Smuzhiyun */
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun * Generic Generic NCR5380 driver
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Copyright 1995, Russell King
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <linux/types.h>
27*4882a593Smuzhiyun #include <linux/delay.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/ioport.h>
30*4882a593Smuzhiyun #include <linux/init.h>
31*4882a593Smuzhiyun #include <linux/blkdev.h>
32*4882a593Smuzhiyun #include <linux/platform_device.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <asm/io.h>
35*4882a593Smuzhiyun #include <asm/dvma.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <scsi/scsi_host.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* minimum number of bytes to do dma on */
40*4882a593Smuzhiyun #define DMA_MIN_SIZE 129
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Definitions for the core NCR5380 driver. */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define NCR5380_implementation_fields /* none */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define NCR5380_read(reg) in_8(hostdata->io + (reg))
47*4882a593Smuzhiyun #define NCR5380_write(reg, value) out_8(hostdata->io + (reg), value)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define NCR5380_queue_command sun3scsi_queue_command
50*4882a593Smuzhiyun #define NCR5380_host_reset sun3scsi_host_reset
51*4882a593Smuzhiyun #define NCR5380_abort sun3scsi_abort
52*4882a593Smuzhiyun #define NCR5380_info sun3scsi_info
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define NCR5380_dma_xfer_len sun3scsi_dma_xfer_len
55*4882a593Smuzhiyun #define NCR5380_dma_recv_setup sun3scsi_dma_count
56*4882a593Smuzhiyun #define NCR5380_dma_send_setup sun3scsi_dma_count
57*4882a593Smuzhiyun #define NCR5380_dma_residual sun3scsi_dma_residual
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #include "NCR5380.h"
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* dma regs start at regbase + 8, directly after the NCR regs */
62*4882a593Smuzhiyun struct sun3_dma_regs {
63*4882a593Smuzhiyun unsigned short dma_addr_hi; /* vme only */
64*4882a593Smuzhiyun unsigned short dma_addr_lo; /* vme only */
65*4882a593Smuzhiyun unsigned short dma_count_hi; /* vme only */
66*4882a593Smuzhiyun unsigned short dma_count_lo; /* vme only */
67*4882a593Smuzhiyun unsigned short udc_data; /* udc dma data reg (obio only) */
68*4882a593Smuzhiyun unsigned short udc_addr; /* uda dma addr reg (obio only) */
69*4882a593Smuzhiyun unsigned short fifo_data; /* fifo data reg,
70*4882a593Smuzhiyun * holds extra byte on odd dma reads
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun unsigned short fifo_count;
73*4882a593Smuzhiyun unsigned short csr; /* control/status reg */
74*4882a593Smuzhiyun unsigned short bpack_hi; /* vme only */
75*4882a593Smuzhiyun unsigned short bpack_lo; /* vme only */
76*4882a593Smuzhiyun unsigned short ivect; /* vme only */
77*4882a593Smuzhiyun unsigned short fifo_count_hi; /* vme only */
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* ucd chip specific regs - live in dvma space */
81*4882a593Smuzhiyun struct sun3_udc_regs {
82*4882a593Smuzhiyun unsigned short rsel; /* select regs to load */
83*4882a593Smuzhiyun unsigned short addr_hi; /* high word of addr */
84*4882a593Smuzhiyun unsigned short addr_lo; /* low word */
85*4882a593Smuzhiyun unsigned short count; /* words to be xfer'd */
86*4882a593Smuzhiyun unsigned short mode_hi; /* high word of channel mode */
87*4882a593Smuzhiyun unsigned short mode_lo; /* low word of channel mode */
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* addresses of the udc registers */
91*4882a593Smuzhiyun #define UDC_MODE 0x38
92*4882a593Smuzhiyun #define UDC_CSR 0x2e /* command/status */
93*4882a593Smuzhiyun #define UDC_CHN_HI 0x26 /* chain high word */
94*4882a593Smuzhiyun #define UDC_CHN_LO 0x22 /* chain lo word */
95*4882a593Smuzhiyun #define UDC_CURA_HI 0x1a /* cur reg A high */
96*4882a593Smuzhiyun #define UDC_CURA_LO 0x0a /* cur reg A low */
97*4882a593Smuzhiyun #define UDC_CURB_HI 0x12 /* cur reg B high */
98*4882a593Smuzhiyun #define UDC_CURB_LO 0x02 /* cur reg B low */
99*4882a593Smuzhiyun #define UDC_MODE_HI 0x56 /* mode reg high */
100*4882a593Smuzhiyun #define UDC_MODE_LO 0x52 /* mode reg low */
101*4882a593Smuzhiyun #define UDC_COUNT 0x32 /* words to xfer */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* some udc commands */
104*4882a593Smuzhiyun #define UDC_RESET 0
105*4882a593Smuzhiyun #define UDC_CHN_START 0xa0 /* start chain */
106*4882a593Smuzhiyun #define UDC_INT_ENABLE 0x32 /* channel 1 int on */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* udc mode words */
109*4882a593Smuzhiyun #define UDC_MODE_HIWORD 0x40
110*4882a593Smuzhiyun #define UDC_MODE_LSEND 0xc2
111*4882a593Smuzhiyun #define UDC_MODE_LRECV 0xd2
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* udc reg selections */
114*4882a593Smuzhiyun #define UDC_RSEL_SEND 0x282
115*4882a593Smuzhiyun #define UDC_RSEL_RECV 0x182
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* bits in csr reg */
118*4882a593Smuzhiyun #define CSR_DMA_ACTIVE 0x8000
119*4882a593Smuzhiyun #define CSR_DMA_CONFLICT 0x4000
120*4882a593Smuzhiyun #define CSR_DMA_BUSERR 0x2000
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define CSR_FIFO_EMPTY 0x400 /* fifo flushed? */
123*4882a593Smuzhiyun #define CSR_SDB_INT 0x200 /* sbc interrupt pending */
124*4882a593Smuzhiyun #define CSR_DMA_INT 0x100 /* dma interrupt pending */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define CSR_LEFT 0xc0
127*4882a593Smuzhiyun #define CSR_LEFT_3 0xc0
128*4882a593Smuzhiyun #define CSR_LEFT_2 0x80
129*4882a593Smuzhiyun #define CSR_LEFT_1 0x40
130*4882a593Smuzhiyun #define CSR_PACK_ENABLE 0x20
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define CSR_DMA_ENABLE 0x10
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define CSR_SEND 0x8 /* 1 = send 0 = recv */
135*4882a593Smuzhiyun #define CSR_FIFO 0x2 /* reset fifo */
136*4882a593Smuzhiyun #define CSR_INTR 0x4 /* interrupt enable */
137*4882a593Smuzhiyun #define CSR_SCSI 0x1
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define VME_DATA24 0x3d00
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun extern int sun3_map_test(unsigned long, char *);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static int setup_can_queue = -1;
144*4882a593Smuzhiyun module_param(setup_can_queue, int, 0);
145*4882a593Smuzhiyun static int setup_cmd_per_lun = -1;
146*4882a593Smuzhiyun module_param(setup_cmd_per_lun, int, 0);
147*4882a593Smuzhiyun static int setup_sg_tablesize = -1;
148*4882a593Smuzhiyun module_param(setup_sg_tablesize, int, 0);
149*4882a593Smuzhiyun static int setup_hostid = -1;
150*4882a593Smuzhiyun module_param(setup_hostid, int, 0);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* ms to wait after hitting dma regs */
153*4882a593Smuzhiyun #define SUN3_DMA_DELAY 10
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* dvma buffer to allocate -- 32k should hopefully be more than sufficient */
156*4882a593Smuzhiyun #define SUN3_DVMA_BUFSIZE 0xe000
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static struct scsi_cmnd *sun3_dma_setup_done;
159*4882a593Smuzhiyun static volatile struct sun3_dma_regs *dregs;
160*4882a593Smuzhiyun static struct sun3_udc_regs *udc_regs;
161*4882a593Smuzhiyun static unsigned char *sun3_dma_orig_addr;
162*4882a593Smuzhiyun static unsigned long sun3_dma_orig_count;
163*4882a593Smuzhiyun static int sun3_dma_active;
164*4882a593Smuzhiyun static unsigned long last_residual;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #ifndef SUN3_SCSI_VME
167*4882a593Smuzhiyun /* dma controller register access functions */
168*4882a593Smuzhiyun
sun3_udc_read(unsigned char reg)169*4882a593Smuzhiyun static inline unsigned short sun3_udc_read(unsigned char reg)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun unsigned short ret;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun dregs->udc_addr = UDC_CSR;
174*4882a593Smuzhiyun udelay(SUN3_DMA_DELAY);
175*4882a593Smuzhiyun ret = dregs->udc_data;
176*4882a593Smuzhiyun udelay(SUN3_DMA_DELAY);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return ret;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
sun3_udc_write(unsigned short val,unsigned char reg)181*4882a593Smuzhiyun static inline void sun3_udc_write(unsigned short val, unsigned char reg)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun dregs->udc_addr = reg;
184*4882a593Smuzhiyun udelay(SUN3_DMA_DELAY);
185*4882a593Smuzhiyun dregs->udc_data = val;
186*4882a593Smuzhiyun udelay(SUN3_DMA_DELAY);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun // safe bits for the CSR
191*4882a593Smuzhiyun #define CSR_GOOD 0x060f
192*4882a593Smuzhiyun
scsi_sun3_intr(int irq,void * dev)193*4882a593Smuzhiyun static irqreturn_t scsi_sun3_intr(int irq, void *dev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun struct Scsi_Host *instance = dev;
196*4882a593Smuzhiyun unsigned short csr = dregs->csr;
197*4882a593Smuzhiyun int handled = 0;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
200*4882a593Smuzhiyun dregs->csr &= ~CSR_DMA_ENABLE;
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if(csr & ~CSR_GOOD) {
204*4882a593Smuzhiyun if (csr & CSR_DMA_BUSERR)
205*4882a593Smuzhiyun shost_printk(KERN_ERR, instance, "bus error in DMA\n");
206*4882a593Smuzhiyun if (csr & CSR_DMA_CONFLICT)
207*4882a593Smuzhiyun shost_printk(KERN_ERR, instance, "DMA conflict\n");
208*4882a593Smuzhiyun handled = 1;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if(csr & (CSR_SDB_INT | CSR_DMA_INT)) {
212*4882a593Smuzhiyun NCR5380_intr(irq, dev);
213*4882a593Smuzhiyun handled = 1;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return IRQ_RETVAL(handled);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* sun3scsi_dma_setup() -- initialize the dma controller for a read/write */
sun3scsi_dma_setup(struct NCR5380_hostdata * hostdata,unsigned char * data,int count,int write_flag)220*4882a593Smuzhiyun static int sun3scsi_dma_setup(struct NCR5380_hostdata *hostdata,
221*4882a593Smuzhiyun unsigned char *data, int count, int write_flag)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun void *addr;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if(sun3_dma_orig_addr != NULL)
226*4882a593Smuzhiyun dvma_unmap(sun3_dma_orig_addr);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
229*4882a593Smuzhiyun addr = (void *)dvma_map_vme((unsigned long) data, count);
230*4882a593Smuzhiyun #else
231*4882a593Smuzhiyun addr = (void *)dvma_map((unsigned long) data, count);
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun sun3_dma_orig_addr = addr;
235*4882a593Smuzhiyun sun3_dma_orig_count = count;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun #ifndef SUN3_SCSI_VME
238*4882a593Smuzhiyun dregs->fifo_count = 0;
239*4882a593Smuzhiyun sun3_udc_write(UDC_RESET, UDC_CSR);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* reset fifo */
242*4882a593Smuzhiyun dregs->csr &= ~CSR_FIFO;
243*4882a593Smuzhiyun dregs->csr |= CSR_FIFO;
244*4882a593Smuzhiyun #endif
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* set direction */
247*4882a593Smuzhiyun if(write_flag)
248*4882a593Smuzhiyun dregs->csr |= CSR_SEND;
249*4882a593Smuzhiyun else
250*4882a593Smuzhiyun dregs->csr &= ~CSR_SEND;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
253*4882a593Smuzhiyun dregs->csr |= CSR_PACK_ENABLE;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun dregs->dma_addr_hi = ((unsigned long)addr >> 16);
256*4882a593Smuzhiyun dregs->dma_addr_lo = ((unsigned long)addr & 0xffff);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun dregs->dma_count_hi = 0;
259*4882a593Smuzhiyun dregs->dma_count_lo = 0;
260*4882a593Smuzhiyun dregs->fifo_count_hi = 0;
261*4882a593Smuzhiyun dregs->fifo_count = 0;
262*4882a593Smuzhiyun #else
263*4882a593Smuzhiyun /* byte count for fifo */
264*4882a593Smuzhiyun dregs->fifo_count = count;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun sun3_udc_write(UDC_RESET, UDC_CSR);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* reset fifo */
269*4882a593Smuzhiyun dregs->csr &= ~CSR_FIFO;
270*4882a593Smuzhiyun dregs->csr |= CSR_FIFO;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if(dregs->fifo_count != count) {
273*4882a593Smuzhiyun shost_printk(KERN_ERR, hostdata->host,
274*4882a593Smuzhiyun "FIFO mismatch %04x not %04x\n",
275*4882a593Smuzhiyun dregs->fifo_count, (unsigned int) count);
276*4882a593Smuzhiyun NCR5380_dprint(NDEBUG_DMA, hostdata->host);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* setup udc */
280*4882a593Smuzhiyun udc_regs->addr_hi = (((unsigned long)(addr) & 0xff0000) >> 8);
281*4882a593Smuzhiyun udc_regs->addr_lo = ((unsigned long)(addr) & 0xffff);
282*4882a593Smuzhiyun udc_regs->count = count/2; /* count in words */
283*4882a593Smuzhiyun udc_regs->mode_hi = UDC_MODE_HIWORD;
284*4882a593Smuzhiyun if(write_flag) {
285*4882a593Smuzhiyun if(count & 1)
286*4882a593Smuzhiyun udc_regs->count++;
287*4882a593Smuzhiyun udc_regs->mode_lo = UDC_MODE_LSEND;
288*4882a593Smuzhiyun udc_regs->rsel = UDC_RSEL_SEND;
289*4882a593Smuzhiyun } else {
290*4882a593Smuzhiyun udc_regs->mode_lo = UDC_MODE_LRECV;
291*4882a593Smuzhiyun udc_regs->rsel = UDC_RSEL_RECV;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* announce location of regs block */
295*4882a593Smuzhiyun sun3_udc_write(((dvma_vtob(udc_regs) & 0xff0000) >> 8),
296*4882a593Smuzhiyun UDC_CHN_HI);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun sun3_udc_write((dvma_vtob(udc_regs) & 0xffff), UDC_CHN_LO);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* set dma master on */
301*4882a593Smuzhiyun sun3_udc_write(0xd, UDC_MODE);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* interrupt enable */
304*4882a593Smuzhiyun sun3_udc_write(UDC_INT_ENABLE, UDC_CSR);
305*4882a593Smuzhiyun #endif
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return count;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
sun3scsi_dma_count(struct NCR5380_hostdata * hostdata,unsigned char * data,int count)311*4882a593Smuzhiyun static int sun3scsi_dma_count(struct NCR5380_hostdata *hostdata,
312*4882a593Smuzhiyun unsigned char *data, int count)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun return count;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
sun3scsi_dma_recv_setup(struct NCR5380_hostdata * hostdata,unsigned char * data,int count)317*4882a593Smuzhiyun static inline int sun3scsi_dma_recv_setup(struct NCR5380_hostdata *hostdata,
318*4882a593Smuzhiyun unsigned char *data, int count)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun return sun3scsi_dma_setup(hostdata, data, count, 0);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
sun3scsi_dma_send_setup(struct NCR5380_hostdata * hostdata,unsigned char * data,int count)323*4882a593Smuzhiyun static inline int sun3scsi_dma_send_setup(struct NCR5380_hostdata *hostdata,
324*4882a593Smuzhiyun unsigned char *data, int count)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun return sun3scsi_dma_setup(hostdata, data, count, 1);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
sun3scsi_dma_residual(struct NCR5380_hostdata * hostdata)329*4882a593Smuzhiyun static int sun3scsi_dma_residual(struct NCR5380_hostdata *hostdata)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun return last_residual;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
sun3scsi_dma_xfer_len(struct NCR5380_hostdata * hostdata,struct scsi_cmnd * cmd)334*4882a593Smuzhiyun static int sun3scsi_dma_xfer_len(struct NCR5380_hostdata *hostdata,
335*4882a593Smuzhiyun struct scsi_cmnd *cmd)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun int wanted_len = cmd->SCp.this_residual;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (wanted_len < DMA_MIN_SIZE || blk_rq_is_passthrough(cmd->request))
340*4882a593Smuzhiyun return 0;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return wanted_len;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
sun3scsi_dma_start(unsigned long count,unsigned char * data)345*4882a593Smuzhiyun static inline int sun3scsi_dma_start(unsigned long count, unsigned char *data)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
348*4882a593Smuzhiyun unsigned short csr;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun csr = dregs->csr;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun dregs->dma_count_hi = (sun3_dma_orig_count >> 16);
353*4882a593Smuzhiyun dregs->dma_count_lo = (sun3_dma_orig_count & 0xffff);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun dregs->fifo_count_hi = (sun3_dma_orig_count >> 16);
356*4882a593Smuzhiyun dregs->fifo_count = (sun3_dma_orig_count & 0xffff);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* if(!(csr & CSR_DMA_ENABLE))
359*4882a593Smuzhiyun * dregs->csr |= CSR_DMA_ENABLE;
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun #else
362*4882a593Smuzhiyun sun3_udc_write(UDC_CHN_START, UDC_CSR);
363*4882a593Smuzhiyun #endif
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* clean up after our dma is done */
sun3scsi_dma_finish(int write_flag)369*4882a593Smuzhiyun static int sun3scsi_dma_finish(int write_flag)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun unsigned short __maybe_unused count;
372*4882a593Smuzhiyun unsigned short fifo;
373*4882a593Smuzhiyun int ret = 0;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun sun3_dma_active = 0;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
378*4882a593Smuzhiyun dregs->csr &= ~CSR_DMA_ENABLE;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun fifo = dregs->fifo_count;
381*4882a593Smuzhiyun if (write_flag) {
382*4882a593Smuzhiyun if ((fifo > 0) && (fifo < sun3_dma_orig_count))
383*4882a593Smuzhiyun fifo++;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun last_residual = fifo;
387*4882a593Smuzhiyun /* empty bytes from the fifo which didn't make it */
388*4882a593Smuzhiyun if ((!write_flag) && (dregs->csr & CSR_LEFT)) {
389*4882a593Smuzhiyun unsigned char *vaddr;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun vaddr = (unsigned char *)dvma_vmetov(sun3_dma_orig_addr);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun vaddr += (sun3_dma_orig_count - fifo);
394*4882a593Smuzhiyun vaddr--;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun switch (dregs->csr & CSR_LEFT) {
397*4882a593Smuzhiyun case CSR_LEFT_3:
398*4882a593Smuzhiyun *vaddr = (dregs->bpack_lo & 0xff00) >> 8;
399*4882a593Smuzhiyun vaddr--;
400*4882a593Smuzhiyun fallthrough;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun case CSR_LEFT_2:
403*4882a593Smuzhiyun *vaddr = (dregs->bpack_hi & 0x00ff);
404*4882a593Smuzhiyun vaddr--;
405*4882a593Smuzhiyun fallthrough;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun case CSR_LEFT_1:
408*4882a593Smuzhiyun *vaddr = (dregs->bpack_hi & 0xff00) >> 8;
409*4882a593Smuzhiyun break;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun #else
413*4882a593Smuzhiyun // check to empty the fifo on a read
414*4882a593Smuzhiyun if(!write_flag) {
415*4882a593Smuzhiyun int tmo = 20000; /* .2 sec */
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun while(1) {
418*4882a593Smuzhiyun if(dregs->csr & CSR_FIFO_EMPTY)
419*4882a593Smuzhiyun break;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if(--tmo <= 0) {
422*4882a593Smuzhiyun printk("sun3scsi: fifo failed to empty!\n");
423*4882a593Smuzhiyun return 1;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun udelay(10);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun dregs->udc_addr = 0x32;
430*4882a593Smuzhiyun udelay(SUN3_DMA_DELAY);
431*4882a593Smuzhiyun count = 2 * dregs->udc_data;
432*4882a593Smuzhiyun udelay(SUN3_DMA_DELAY);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun fifo = dregs->fifo_count;
435*4882a593Smuzhiyun last_residual = fifo;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* empty bytes from the fifo which didn't make it */
438*4882a593Smuzhiyun if((!write_flag) && (count - fifo) == 2) {
439*4882a593Smuzhiyun unsigned short data;
440*4882a593Smuzhiyun unsigned char *vaddr;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun data = dregs->fifo_data;
443*4882a593Smuzhiyun vaddr = (unsigned char *)dvma_btov(sun3_dma_orig_addr);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun vaddr += (sun3_dma_orig_count - fifo);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun vaddr[-2] = (data & 0xff00) >> 8;
448*4882a593Smuzhiyun vaddr[-1] = (data & 0xff);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun #endif
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun dvma_unmap(sun3_dma_orig_addr);
453*4882a593Smuzhiyun sun3_dma_orig_addr = NULL;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
456*4882a593Smuzhiyun dregs->dma_addr_hi = 0;
457*4882a593Smuzhiyun dregs->dma_addr_lo = 0;
458*4882a593Smuzhiyun dregs->dma_count_hi = 0;
459*4882a593Smuzhiyun dregs->dma_count_lo = 0;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun dregs->fifo_count = 0;
462*4882a593Smuzhiyun dregs->fifo_count_hi = 0;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun dregs->csr &= ~CSR_SEND;
465*4882a593Smuzhiyun /* dregs->csr |= CSR_DMA_ENABLE; */
466*4882a593Smuzhiyun #else
467*4882a593Smuzhiyun sun3_udc_write(UDC_RESET, UDC_CSR);
468*4882a593Smuzhiyun dregs->fifo_count = 0;
469*4882a593Smuzhiyun dregs->csr &= ~CSR_SEND;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* reset fifo */
472*4882a593Smuzhiyun dregs->csr &= ~CSR_FIFO;
473*4882a593Smuzhiyun dregs->csr |= CSR_FIFO;
474*4882a593Smuzhiyun #endif
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun sun3_dma_setup_done = NULL;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return ret;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun #include "NCR5380.c"
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
485*4882a593Smuzhiyun #define SUN3_SCSI_NAME "Sun3 NCR5380 VME SCSI"
486*4882a593Smuzhiyun #define DRV_MODULE_NAME "sun3_scsi_vme"
487*4882a593Smuzhiyun #else
488*4882a593Smuzhiyun #define SUN3_SCSI_NAME "Sun3 NCR5380 SCSI"
489*4882a593Smuzhiyun #define DRV_MODULE_NAME "sun3_scsi"
490*4882a593Smuzhiyun #endif
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun #define PFX DRV_MODULE_NAME ": "
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static struct scsi_host_template sun3_scsi_template = {
495*4882a593Smuzhiyun .module = THIS_MODULE,
496*4882a593Smuzhiyun .proc_name = DRV_MODULE_NAME,
497*4882a593Smuzhiyun .name = SUN3_SCSI_NAME,
498*4882a593Smuzhiyun .info = sun3scsi_info,
499*4882a593Smuzhiyun .queuecommand = sun3scsi_queue_command,
500*4882a593Smuzhiyun .eh_abort_handler = sun3scsi_abort,
501*4882a593Smuzhiyun .eh_host_reset_handler = sun3scsi_host_reset,
502*4882a593Smuzhiyun .can_queue = 16,
503*4882a593Smuzhiyun .this_id = 7,
504*4882a593Smuzhiyun .sg_tablesize = 1,
505*4882a593Smuzhiyun .cmd_per_lun = 2,
506*4882a593Smuzhiyun .dma_boundary = PAGE_SIZE - 1,
507*4882a593Smuzhiyun .cmd_size = NCR5380_CMD_SIZE,
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun
sun3_scsi_probe(struct platform_device * pdev)510*4882a593Smuzhiyun static int __init sun3_scsi_probe(struct platform_device *pdev)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun struct Scsi_Host *instance;
513*4882a593Smuzhiyun struct NCR5380_hostdata *hostdata;
514*4882a593Smuzhiyun int error;
515*4882a593Smuzhiyun struct resource *irq, *mem;
516*4882a593Smuzhiyun void __iomem *ioaddr;
517*4882a593Smuzhiyun int host_flags = 0;
518*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
519*4882a593Smuzhiyun int i;
520*4882a593Smuzhiyun #endif
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun if (setup_can_queue > 0)
523*4882a593Smuzhiyun sun3_scsi_template.can_queue = setup_can_queue;
524*4882a593Smuzhiyun if (setup_cmd_per_lun > 0)
525*4882a593Smuzhiyun sun3_scsi_template.cmd_per_lun = setup_cmd_per_lun;
526*4882a593Smuzhiyun if (setup_sg_tablesize > 0)
527*4882a593Smuzhiyun sun3_scsi_template.sg_tablesize = setup_sg_tablesize;
528*4882a593Smuzhiyun if (setup_hostid >= 0)
529*4882a593Smuzhiyun sun3_scsi_template.this_id = setup_hostid & 7;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
532*4882a593Smuzhiyun ioaddr = NULL;
533*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
534*4882a593Smuzhiyun unsigned char x;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun irq = platform_get_resource(pdev, IORESOURCE_IRQ, i);
537*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, i);
538*4882a593Smuzhiyun if (!irq || !mem)
539*4882a593Smuzhiyun break;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun ioaddr = sun3_ioremap(mem->start, resource_size(mem),
542*4882a593Smuzhiyun SUN3_PAGE_TYPE_VME16);
543*4882a593Smuzhiyun dregs = (struct sun3_dma_regs *)(ioaddr + 8);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (sun3_map_test((unsigned long)dregs, &x)) {
546*4882a593Smuzhiyun unsigned short oldcsr;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun oldcsr = dregs->csr;
549*4882a593Smuzhiyun dregs->csr = 0;
550*4882a593Smuzhiyun udelay(SUN3_DMA_DELAY);
551*4882a593Smuzhiyun if (dregs->csr == 0x1400)
552*4882a593Smuzhiyun break;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun dregs->csr = oldcsr;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun iounmap(ioaddr);
558*4882a593Smuzhiyun ioaddr = NULL;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun if (!ioaddr)
561*4882a593Smuzhiyun return -ENODEV;
562*4882a593Smuzhiyun #else
563*4882a593Smuzhiyun irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
564*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
565*4882a593Smuzhiyun if (!irq || !mem)
566*4882a593Smuzhiyun return -ENODEV;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun ioaddr = ioremap(mem->start, resource_size(mem));
569*4882a593Smuzhiyun dregs = (struct sun3_dma_regs *)(ioaddr + 8);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun udc_regs = dvma_malloc(sizeof(struct sun3_udc_regs));
572*4882a593Smuzhiyun if (!udc_regs) {
573*4882a593Smuzhiyun pr_err(PFX "couldn't allocate DVMA memory!\n");
574*4882a593Smuzhiyun iounmap(ioaddr);
575*4882a593Smuzhiyun return -ENOMEM;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun #endif
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun instance = scsi_host_alloc(&sun3_scsi_template,
580*4882a593Smuzhiyun sizeof(struct NCR5380_hostdata));
581*4882a593Smuzhiyun if (!instance) {
582*4882a593Smuzhiyun error = -ENOMEM;
583*4882a593Smuzhiyun goto fail_alloc;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun instance->irq = irq->start;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun hostdata = shost_priv(instance);
589*4882a593Smuzhiyun hostdata->base = mem->start;
590*4882a593Smuzhiyun hostdata->io = ioaddr;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun error = NCR5380_init(instance, host_flags);
593*4882a593Smuzhiyun if (error)
594*4882a593Smuzhiyun goto fail_init;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun error = request_irq(instance->irq, scsi_sun3_intr, 0,
597*4882a593Smuzhiyun "NCR5380", instance);
598*4882a593Smuzhiyun if (error) {
599*4882a593Smuzhiyun pr_err(PFX "scsi%d: IRQ %d not free, bailing out\n",
600*4882a593Smuzhiyun instance->host_no, instance->irq);
601*4882a593Smuzhiyun goto fail_irq;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun dregs->csr = 0;
605*4882a593Smuzhiyun udelay(SUN3_DMA_DELAY);
606*4882a593Smuzhiyun dregs->csr = CSR_SCSI | CSR_FIFO | CSR_INTR;
607*4882a593Smuzhiyun udelay(SUN3_DMA_DELAY);
608*4882a593Smuzhiyun dregs->fifo_count = 0;
609*4882a593Smuzhiyun #ifdef SUN3_SCSI_VME
610*4882a593Smuzhiyun dregs->fifo_count_hi = 0;
611*4882a593Smuzhiyun dregs->dma_addr_hi = 0;
612*4882a593Smuzhiyun dregs->dma_addr_lo = 0;
613*4882a593Smuzhiyun dregs->dma_count_hi = 0;
614*4882a593Smuzhiyun dregs->dma_count_lo = 0;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun dregs->ivect = VME_DATA24 | (instance->irq & 0xff);
617*4882a593Smuzhiyun #endif
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun NCR5380_maybe_reset_bus(instance);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun error = scsi_add_host(instance, NULL);
622*4882a593Smuzhiyun if (error)
623*4882a593Smuzhiyun goto fail_host;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun platform_set_drvdata(pdev, instance);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun scsi_scan_host(instance);
628*4882a593Smuzhiyun return 0;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun fail_host:
631*4882a593Smuzhiyun free_irq(instance->irq, instance);
632*4882a593Smuzhiyun fail_irq:
633*4882a593Smuzhiyun NCR5380_exit(instance);
634*4882a593Smuzhiyun fail_init:
635*4882a593Smuzhiyun scsi_host_put(instance);
636*4882a593Smuzhiyun fail_alloc:
637*4882a593Smuzhiyun if (udc_regs)
638*4882a593Smuzhiyun dvma_free(udc_regs);
639*4882a593Smuzhiyun iounmap(ioaddr);
640*4882a593Smuzhiyun return error;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
sun3_scsi_remove(struct platform_device * pdev)643*4882a593Smuzhiyun static int __exit sun3_scsi_remove(struct platform_device *pdev)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun struct Scsi_Host *instance = platform_get_drvdata(pdev);
646*4882a593Smuzhiyun struct NCR5380_hostdata *hostdata = shost_priv(instance);
647*4882a593Smuzhiyun void __iomem *ioaddr = hostdata->io;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun scsi_remove_host(instance);
650*4882a593Smuzhiyun free_irq(instance->irq, instance);
651*4882a593Smuzhiyun NCR5380_exit(instance);
652*4882a593Smuzhiyun scsi_host_put(instance);
653*4882a593Smuzhiyun if (udc_regs)
654*4882a593Smuzhiyun dvma_free(udc_regs);
655*4882a593Smuzhiyun iounmap(ioaddr);
656*4882a593Smuzhiyun return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static struct platform_driver sun3_scsi_driver = {
660*4882a593Smuzhiyun .remove = __exit_p(sun3_scsi_remove),
661*4882a593Smuzhiyun .driver = {
662*4882a593Smuzhiyun .name = DRV_MODULE_NAME,
663*4882a593Smuzhiyun },
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun module_platform_driver_probe(sun3_scsi_driver, sun3_scsi_probe);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRV_MODULE_NAME);
669*4882a593Smuzhiyun MODULE_LICENSE("GPL");
670