xref: /OK3568_Linux_fs/kernel/drivers/scsi/stex.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * SuperTrak EX Series Storage Controller driver for Linux
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *	Copyright (C) 2005-2015 Promise Technology Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *	Written By:
8*4882a593Smuzhiyun  *		Ed Lin <promise_linux@promise.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/time.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/blkdev.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/ktime.h>
24*4882a593Smuzhiyun #include <linux/reboot.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include <asm/irq.h>
27*4882a593Smuzhiyun #include <asm/byteorder.h>
28*4882a593Smuzhiyun #include <scsi/scsi.h>
29*4882a593Smuzhiyun #include <scsi/scsi_device.h>
30*4882a593Smuzhiyun #include <scsi/scsi_cmnd.h>
31*4882a593Smuzhiyun #include <scsi/scsi_host.h>
32*4882a593Smuzhiyun #include <scsi/scsi_tcq.h>
33*4882a593Smuzhiyun #include <scsi/scsi_dbg.h>
34*4882a593Smuzhiyun #include <scsi/scsi_eh.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define DRV_NAME "stex"
37*4882a593Smuzhiyun #define ST_DRIVER_VERSION	"6.02.0000.01"
38*4882a593Smuzhiyun #define ST_VER_MAJOR		6
39*4882a593Smuzhiyun #define ST_VER_MINOR		02
40*4882a593Smuzhiyun #define ST_OEM				0000
41*4882a593Smuzhiyun #define ST_BUILD_VER		01
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun enum {
44*4882a593Smuzhiyun 	/* MU register offset */
45*4882a593Smuzhiyun 	IMR0	= 0x10,	/* MU_INBOUND_MESSAGE_REG0 */
46*4882a593Smuzhiyun 	IMR1	= 0x14,	/* MU_INBOUND_MESSAGE_REG1 */
47*4882a593Smuzhiyun 	OMR0	= 0x18,	/* MU_OUTBOUND_MESSAGE_REG0 */
48*4882a593Smuzhiyun 	OMR1	= 0x1c,	/* MU_OUTBOUND_MESSAGE_REG1 */
49*4882a593Smuzhiyun 	IDBL	= 0x20,	/* MU_INBOUND_DOORBELL */
50*4882a593Smuzhiyun 	IIS	= 0x24,	/* MU_INBOUND_INTERRUPT_STATUS */
51*4882a593Smuzhiyun 	IIM	= 0x28,	/* MU_INBOUND_INTERRUPT_MASK */
52*4882a593Smuzhiyun 	ODBL	= 0x2c,	/* MU_OUTBOUND_DOORBELL */
53*4882a593Smuzhiyun 	OIS	= 0x30,	/* MU_OUTBOUND_INTERRUPT_STATUS */
54*4882a593Smuzhiyun 	OIM	= 0x3c,	/* MU_OUTBOUND_INTERRUPT_MASK */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	YIOA_STATUS				= 0x00,
57*4882a593Smuzhiyun 	YH2I_INT				= 0x20,
58*4882a593Smuzhiyun 	YINT_EN					= 0x34,
59*4882a593Smuzhiyun 	YI2H_INT				= 0x9c,
60*4882a593Smuzhiyun 	YI2H_INT_C				= 0xa0,
61*4882a593Smuzhiyun 	YH2I_REQ				= 0xc0,
62*4882a593Smuzhiyun 	YH2I_REQ_HI				= 0xc4,
63*4882a593Smuzhiyun 	PSCRATCH0				= 0xb0,
64*4882a593Smuzhiyun 	PSCRATCH1				= 0xb4,
65*4882a593Smuzhiyun 	PSCRATCH2				= 0xb8,
66*4882a593Smuzhiyun 	PSCRATCH3				= 0xbc,
67*4882a593Smuzhiyun 	PSCRATCH4				= 0xc8,
68*4882a593Smuzhiyun 	MAILBOX_BASE			= 0x1000,
69*4882a593Smuzhiyun 	MAILBOX_HNDSHK_STS		= 0x0,
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* MU register value */
72*4882a593Smuzhiyun 	MU_INBOUND_DOORBELL_HANDSHAKE		= (1 << 0),
73*4882a593Smuzhiyun 	MU_INBOUND_DOORBELL_REQHEADCHANGED	= (1 << 1),
74*4882a593Smuzhiyun 	MU_INBOUND_DOORBELL_STATUSTAILCHANGED	= (1 << 2),
75*4882a593Smuzhiyun 	MU_INBOUND_DOORBELL_HMUSTOPPED		= (1 << 3),
76*4882a593Smuzhiyun 	MU_INBOUND_DOORBELL_RESET		= (1 << 4),
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	MU_OUTBOUND_DOORBELL_HANDSHAKE		= (1 << 0),
79*4882a593Smuzhiyun 	MU_OUTBOUND_DOORBELL_REQUESTTAILCHANGED	= (1 << 1),
80*4882a593Smuzhiyun 	MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED	= (1 << 2),
81*4882a593Smuzhiyun 	MU_OUTBOUND_DOORBELL_BUSCHANGE		= (1 << 3),
82*4882a593Smuzhiyun 	MU_OUTBOUND_DOORBELL_HASEVENT		= (1 << 4),
83*4882a593Smuzhiyun 	MU_OUTBOUND_DOORBELL_REQUEST_RESET	= (1 << 27),
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* MU status code */
86*4882a593Smuzhiyun 	MU_STATE_STARTING			= 1,
87*4882a593Smuzhiyun 	MU_STATE_STARTED			= 2,
88*4882a593Smuzhiyun 	MU_STATE_RESETTING			= 3,
89*4882a593Smuzhiyun 	MU_STATE_FAILED				= 4,
90*4882a593Smuzhiyun 	MU_STATE_STOP				= 5,
91*4882a593Smuzhiyun 	MU_STATE_NOCONNECT			= 6,
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	MU_MAX_DELAY				= 50,
94*4882a593Smuzhiyun 	MU_HANDSHAKE_SIGNATURE			= 0x55aaaa55,
95*4882a593Smuzhiyun 	MU_HANDSHAKE_SIGNATURE_HALF		= 0x5a5a0000,
96*4882a593Smuzhiyun 	MU_HARD_RESET_WAIT			= 30000,
97*4882a593Smuzhiyun 	HMU_PARTNER_TYPE			= 2,
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* firmware returned values */
100*4882a593Smuzhiyun 	SRB_STATUS_SUCCESS			= 0x01,
101*4882a593Smuzhiyun 	SRB_STATUS_ERROR			= 0x04,
102*4882a593Smuzhiyun 	SRB_STATUS_BUSY				= 0x05,
103*4882a593Smuzhiyun 	SRB_STATUS_INVALID_REQUEST		= 0x06,
104*4882a593Smuzhiyun 	SRB_STATUS_SELECTION_TIMEOUT		= 0x0A,
105*4882a593Smuzhiyun 	SRB_SEE_SENSE 				= 0x80,
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* task attribute */
108*4882a593Smuzhiyun 	TASK_ATTRIBUTE_SIMPLE			= 0x0,
109*4882a593Smuzhiyun 	TASK_ATTRIBUTE_HEADOFQUEUE		= 0x1,
110*4882a593Smuzhiyun 	TASK_ATTRIBUTE_ORDERED			= 0x2,
111*4882a593Smuzhiyun 	TASK_ATTRIBUTE_ACA			= 0x4,
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	SS_STS_NORMAL				= 0x80000000,
114*4882a593Smuzhiyun 	SS_STS_DONE				= 0x40000000,
115*4882a593Smuzhiyun 	SS_STS_HANDSHAKE			= 0x20000000,
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	SS_HEAD_HANDSHAKE			= 0x80,
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	SS_H2I_INT_RESET			= 0x100,
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	SS_I2H_REQUEST_RESET			= 0x2000,
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	SS_MU_OPERATIONAL			= 0x80000000,
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	STEX_CDB_LENGTH				= 16,
126*4882a593Smuzhiyun 	STATUS_VAR_LEN				= 128,
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* sg flags */
129*4882a593Smuzhiyun 	SG_CF_EOT				= 0x80,	/* end of table */
130*4882a593Smuzhiyun 	SG_CF_64B				= 0x40,	/* 64 bit item */
131*4882a593Smuzhiyun 	SG_CF_HOST				= 0x20,	/* sg in host memory */
132*4882a593Smuzhiyun 	MSG_DATA_DIR_ND				= 0,
133*4882a593Smuzhiyun 	MSG_DATA_DIR_IN				= 1,
134*4882a593Smuzhiyun 	MSG_DATA_DIR_OUT			= 2,
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	st_shasta				= 0,
137*4882a593Smuzhiyun 	st_vsc					= 1,
138*4882a593Smuzhiyun 	st_yosemite				= 2,
139*4882a593Smuzhiyun 	st_seq					= 3,
140*4882a593Smuzhiyun 	st_yel					= 4,
141*4882a593Smuzhiyun 	st_P3					= 5,
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	PASSTHRU_REQ_TYPE			= 0x00000001,
144*4882a593Smuzhiyun 	PASSTHRU_REQ_NO_WAKEUP			= 0x00000100,
145*4882a593Smuzhiyun 	ST_INTERNAL_TIMEOUT			= 180,
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ST_TO_CMD				= 0,
148*4882a593Smuzhiyun 	ST_FROM_CMD				= 1,
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* vendor specific commands of Promise */
151*4882a593Smuzhiyun 	MGT_CMD					= 0xd8,
152*4882a593Smuzhiyun 	SINBAND_MGT_CMD				= 0xd9,
153*4882a593Smuzhiyun 	ARRAY_CMD				= 0xe0,
154*4882a593Smuzhiyun 	CONTROLLER_CMD				= 0xe1,
155*4882a593Smuzhiyun 	DEBUGGING_CMD				= 0xe2,
156*4882a593Smuzhiyun 	PASSTHRU_CMD				= 0xe3,
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	PASSTHRU_GET_ADAPTER			= 0x05,
159*4882a593Smuzhiyun 	PASSTHRU_GET_DRVVER			= 0x10,
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	CTLR_CONFIG_CMD				= 0x03,
162*4882a593Smuzhiyun 	CTLR_SHUTDOWN				= 0x0d,
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	CTLR_POWER_STATE_CHANGE			= 0x0e,
165*4882a593Smuzhiyun 	CTLR_POWER_SAVING			= 0x01,
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	PASSTHRU_SIGNATURE			= 0x4e415041,
168*4882a593Smuzhiyun 	MGT_CMD_SIGNATURE			= 0xba,
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	INQUIRY_EVPD				= 0x01,
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	ST_ADDITIONAL_MEM			= 0x200000,
173*4882a593Smuzhiyun 	ST_ADDITIONAL_MEM_MIN			= 0x80000,
174*4882a593Smuzhiyun 	PMIC_SHUTDOWN				= 0x0D,
175*4882a593Smuzhiyun 	PMIC_REUMSE					= 0x10,
176*4882a593Smuzhiyun 	ST_IGNORED					= -1,
177*4882a593Smuzhiyun 	ST_NOTHANDLED				= 7,
178*4882a593Smuzhiyun 	ST_S3						= 3,
179*4882a593Smuzhiyun 	ST_S4						= 4,
180*4882a593Smuzhiyun 	ST_S5						= 5,
181*4882a593Smuzhiyun 	ST_S6						= 6,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun struct st_sgitem {
185*4882a593Smuzhiyun 	u8 ctrl;	/* SG_CF_xxx */
186*4882a593Smuzhiyun 	u8 reserved[3];
187*4882a593Smuzhiyun 	__le32 count;
188*4882a593Smuzhiyun 	__le64 addr;
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun struct st_ss_sgitem {
192*4882a593Smuzhiyun 	__le32 addr;
193*4882a593Smuzhiyun 	__le32 addr_hi;
194*4882a593Smuzhiyun 	__le32 count;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun struct st_sgtable {
198*4882a593Smuzhiyun 	__le16 sg_count;
199*4882a593Smuzhiyun 	__le16 max_sg_count;
200*4882a593Smuzhiyun 	__le32 sz_in_byte;
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun struct st_msg_header {
204*4882a593Smuzhiyun 	__le64 handle;
205*4882a593Smuzhiyun 	u8 flag;
206*4882a593Smuzhiyun 	u8 channel;
207*4882a593Smuzhiyun 	__le16 timeout;
208*4882a593Smuzhiyun 	u32 reserved;
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun struct handshake_frame {
212*4882a593Smuzhiyun 	__le64 rb_phy;		/* request payload queue physical address */
213*4882a593Smuzhiyun 	__le16 req_sz;		/* size of each request payload */
214*4882a593Smuzhiyun 	__le16 req_cnt;		/* count of reqs the buffer can hold */
215*4882a593Smuzhiyun 	__le16 status_sz;	/* size of each status payload */
216*4882a593Smuzhiyun 	__le16 status_cnt;	/* count of status the buffer can hold */
217*4882a593Smuzhiyun 	__le64 hosttime;	/* seconds from Jan 1, 1970 (GMT) */
218*4882a593Smuzhiyun 	u8 partner_type;	/* who sends this frame */
219*4882a593Smuzhiyun 	u8 reserved0[7];
220*4882a593Smuzhiyun 	__le32 partner_ver_major;
221*4882a593Smuzhiyun 	__le32 partner_ver_minor;
222*4882a593Smuzhiyun 	__le32 partner_ver_oem;
223*4882a593Smuzhiyun 	__le32 partner_ver_build;
224*4882a593Smuzhiyun 	__le32 extra_offset;	/* NEW */
225*4882a593Smuzhiyun 	__le32 extra_size;	/* NEW */
226*4882a593Smuzhiyun 	__le32 scratch_size;
227*4882a593Smuzhiyun 	u32 reserved1;
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun struct req_msg {
231*4882a593Smuzhiyun 	__le16 tag;
232*4882a593Smuzhiyun 	u8 lun;
233*4882a593Smuzhiyun 	u8 target;
234*4882a593Smuzhiyun 	u8 task_attr;
235*4882a593Smuzhiyun 	u8 task_manage;
236*4882a593Smuzhiyun 	u8 data_dir;
237*4882a593Smuzhiyun 	u8 payload_sz;		/* payload size in 4-byte, not used */
238*4882a593Smuzhiyun 	u8 cdb[STEX_CDB_LENGTH];
239*4882a593Smuzhiyun 	u32 variable[];
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun struct status_msg {
243*4882a593Smuzhiyun 	__le16 tag;
244*4882a593Smuzhiyun 	u8 lun;
245*4882a593Smuzhiyun 	u8 target;
246*4882a593Smuzhiyun 	u8 srb_status;
247*4882a593Smuzhiyun 	u8 scsi_status;
248*4882a593Smuzhiyun 	u8 reserved;
249*4882a593Smuzhiyun 	u8 payload_sz;		/* payload size in 4-byte */
250*4882a593Smuzhiyun 	u8 variable[STATUS_VAR_LEN];
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun struct ver_info {
254*4882a593Smuzhiyun 	u32 major;
255*4882a593Smuzhiyun 	u32 minor;
256*4882a593Smuzhiyun 	u32 oem;
257*4882a593Smuzhiyun 	u32 build;
258*4882a593Smuzhiyun 	u32 reserved[2];
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun struct st_frame {
262*4882a593Smuzhiyun 	u32 base[6];
263*4882a593Smuzhiyun 	u32 rom_addr;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	struct ver_info drv_ver;
266*4882a593Smuzhiyun 	struct ver_info bios_ver;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	u32 bus;
269*4882a593Smuzhiyun 	u32 slot;
270*4882a593Smuzhiyun 	u32 irq_level;
271*4882a593Smuzhiyun 	u32 irq_vec;
272*4882a593Smuzhiyun 	u32 id;
273*4882a593Smuzhiyun 	u32 subid;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	u32 dimm_size;
276*4882a593Smuzhiyun 	u8 dimm_type;
277*4882a593Smuzhiyun 	u8 reserved[3];
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	u32 channel;
280*4882a593Smuzhiyun 	u32 reserved1;
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun struct st_drvver {
284*4882a593Smuzhiyun 	u32 major;
285*4882a593Smuzhiyun 	u32 minor;
286*4882a593Smuzhiyun 	u32 oem;
287*4882a593Smuzhiyun 	u32 build;
288*4882a593Smuzhiyun 	u32 signature[2];
289*4882a593Smuzhiyun 	u8 console_id;
290*4882a593Smuzhiyun 	u8 host_no;
291*4882a593Smuzhiyun 	u8 reserved0[2];
292*4882a593Smuzhiyun 	u32 reserved[3];
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun struct st_ccb {
296*4882a593Smuzhiyun 	struct req_msg *req;
297*4882a593Smuzhiyun 	struct scsi_cmnd *cmd;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	void *sense_buffer;
300*4882a593Smuzhiyun 	unsigned int sense_bufflen;
301*4882a593Smuzhiyun 	int sg_count;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	u32 req_type;
304*4882a593Smuzhiyun 	u8 srb_status;
305*4882a593Smuzhiyun 	u8 scsi_status;
306*4882a593Smuzhiyun 	u8 reserved[2];
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun struct st_hba {
310*4882a593Smuzhiyun 	void __iomem *mmio_base;	/* iomapped PCI memory space */
311*4882a593Smuzhiyun 	void *dma_mem;
312*4882a593Smuzhiyun 	dma_addr_t dma_handle;
313*4882a593Smuzhiyun 	size_t dma_size;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	struct Scsi_Host *host;
316*4882a593Smuzhiyun 	struct pci_dev *pdev;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	struct req_msg * (*alloc_rq) (struct st_hba *);
319*4882a593Smuzhiyun 	int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
320*4882a593Smuzhiyun 	void (*send) (struct st_hba *, struct req_msg *, u16);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	u32 req_head;
323*4882a593Smuzhiyun 	u32 req_tail;
324*4882a593Smuzhiyun 	u32 status_head;
325*4882a593Smuzhiyun 	u32 status_tail;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	struct status_msg *status_buffer;
328*4882a593Smuzhiyun 	void *copy_buffer; /* temp buffer for driver-handled commands */
329*4882a593Smuzhiyun 	struct st_ccb *ccb;
330*4882a593Smuzhiyun 	struct st_ccb *wait_ccb;
331*4882a593Smuzhiyun 	__le32 *scratch;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	char work_q_name[20];
334*4882a593Smuzhiyun 	struct workqueue_struct *work_q;
335*4882a593Smuzhiyun 	struct work_struct reset_work;
336*4882a593Smuzhiyun 	wait_queue_head_t reset_waitq;
337*4882a593Smuzhiyun 	unsigned int mu_status;
338*4882a593Smuzhiyun 	unsigned int cardtype;
339*4882a593Smuzhiyun 	int msi_enabled;
340*4882a593Smuzhiyun 	int out_req_cnt;
341*4882a593Smuzhiyun 	u32 extra_offset;
342*4882a593Smuzhiyun 	u16 rq_count;
343*4882a593Smuzhiyun 	u16 rq_size;
344*4882a593Smuzhiyun 	u16 sts_count;
345*4882a593Smuzhiyun 	u8  supports_pm;
346*4882a593Smuzhiyun 	int msi_lock;
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun struct st_card_info {
350*4882a593Smuzhiyun 	struct req_msg * (*alloc_rq) (struct st_hba *);
351*4882a593Smuzhiyun 	int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
352*4882a593Smuzhiyun 	void (*send) (struct st_hba *, struct req_msg *, u16);
353*4882a593Smuzhiyun 	unsigned int max_id;
354*4882a593Smuzhiyun 	unsigned int max_lun;
355*4882a593Smuzhiyun 	unsigned int max_channel;
356*4882a593Smuzhiyun 	u16 rq_count;
357*4882a593Smuzhiyun 	u16 rq_size;
358*4882a593Smuzhiyun 	u16 sts_count;
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static int S6flag;
362*4882a593Smuzhiyun static int stex_halt(struct notifier_block *nb, ulong event, void *buf);
363*4882a593Smuzhiyun static struct notifier_block stex_notifier = {
364*4882a593Smuzhiyun 	stex_halt, NULL, 0
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static int msi;
368*4882a593Smuzhiyun module_param(msi, int, 0);
369*4882a593Smuzhiyun MODULE_PARM_DESC(msi, "Enable Message Signaled Interrupts(0=off, 1=on)");
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static const char console_inq_page[] =
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	0x03,0x00,0x03,0x03,0xFA,0x00,0x00,0x30,
374*4882a593Smuzhiyun 	0x50,0x72,0x6F,0x6D,0x69,0x73,0x65,0x20,	/* "Promise " */
375*4882a593Smuzhiyun 	0x52,0x41,0x49,0x44,0x20,0x43,0x6F,0x6E,	/* "RAID Con" */
376*4882a593Smuzhiyun 	0x73,0x6F,0x6C,0x65,0x20,0x20,0x20,0x20,	/* "sole    " */
377*4882a593Smuzhiyun 	0x31,0x2E,0x30,0x30,0x20,0x20,0x20,0x20,	/* "1.00    " */
378*4882a593Smuzhiyun 	0x53,0x58,0x2F,0x52,0x53,0x41,0x46,0x2D,	/* "SX/RSAF-" */
379*4882a593Smuzhiyun 	0x54,0x45,0x31,0x2E,0x30,0x30,0x20,0x20,	/* "TE1.00  " */
380*4882a593Smuzhiyun 	0x0C,0x20,0x20,0x20,0x20,0x20,0x20,0x20
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun MODULE_AUTHOR("Ed Lin");
384*4882a593Smuzhiyun MODULE_DESCRIPTION("Promise Technology SuperTrak EX Controllers");
385*4882a593Smuzhiyun MODULE_LICENSE("GPL");
386*4882a593Smuzhiyun MODULE_VERSION(ST_DRIVER_VERSION);
387*4882a593Smuzhiyun 
stex_get_status(struct st_hba * hba)388*4882a593Smuzhiyun static struct status_msg *stex_get_status(struct st_hba *hba)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	struct status_msg *status = hba->status_buffer + hba->status_tail;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	++hba->status_tail;
393*4882a593Smuzhiyun 	hba->status_tail %= hba->sts_count+1;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return status;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
stex_invalid_field(struct scsi_cmnd * cmd,void (* done)(struct scsi_cmnd *))398*4882a593Smuzhiyun static void stex_invalid_field(struct scsi_cmnd *cmd,
399*4882a593Smuzhiyun 			       void (*done)(struct scsi_cmnd *))
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	cmd->result = (DRIVER_SENSE << 24) | SAM_STAT_CHECK_CONDITION;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* "Invalid field in cdb" */
404*4882a593Smuzhiyun 	scsi_build_sense_buffer(0, cmd->sense_buffer, ILLEGAL_REQUEST, 0x24,
405*4882a593Smuzhiyun 				0x0);
406*4882a593Smuzhiyun 	done(cmd);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
stex_alloc_req(struct st_hba * hba)409*4882a593Smuzhiyun static struct req_msg *stex_alloc_req(struct st_hba *hba)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	struct req_msg *req = hba->dma_mem + hba->req_head * hba->rq_size;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	++hba->req_head;
414*4882a593Smuzhiyun 	hba->req_head %= hba->rq_count+1;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	return req;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
stex_ss_alloc_req(struct st_hba * hba)419*4882a593Smuzhiyun static struct req_msg *stex_ss_alloc_req(struct st_hba *hba)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	return (struct req_msg *)(hba->dma_mem +
422*4882a593Smuzhiyun 		hba->req_head * hba->rq_size + sizeof(struct st_msg_header));
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
stex_map_sg(struct st_hba * hba,struct req_msg * req,struct st_ccb * ccb)425*4882a593Smuzhiyun static int stex_map_sg(struct st_hba *hba,
426*4882a593Smuzhiyun 	struct req_msg *req, struct st_ccb *ccb)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct scsi_cmnd *cmd;
429*4882a593Smuzhiyun 	struct scatterlist *sg;
430*4882a593Smuzhiyun 	struct st_sgtable *dst;
431*4882a593Smuzhiyun 	struct st_sgitem *table;
432*4882a593Smuzhiyun 	int i, nseg;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	cmd = ccb->cmd;
435*4882a593Smuzhiyun 	nseg = scsi_dma_map(cmd);
436*4882a593Smuzhiyun 	BUG_ON(nseg < 0);
437*4882a593Smuzhiyun 	if (nseg) {
438*4882a593Smuzhiyun 		dst = (struct st_sgtable *)req->variable;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		ccb->sg_count = nseg;
441*4882a593Smuzhiyun 		dst->sg_count = cpu_to_le16((u16)nseg);
442*4882a593Smuzhiyun 		dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
443*4882a593Smuzhiyun 		dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		table = (struct st_sgitem *)(dst + 1);
446*4882a593Smuzhiyun 		scsi_for_each_sg(cmd, sg, nseg, i) {
447*4882a593Smuzhiyun 			table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
448*4882a593Smuzhiyun 			table[i].addr = cpu_to_le64(sg_dma_address(sg));
449*4882a593Smuzhiyun 			table[i].ctrl = SG_CF_64B | SG_CF_HOST;
450*4882a593Smuzhiyun 		}
451*4882a593Smuzhiyun 		table[--i].ctrl |= SG_CF_EOT;
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	return nseg;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
stex_ss_map_sg(struct st_hba * hba,struct req_msg * req,struct st_ccb * ccb)457*4882a593Smuzhiyun static int stex_ss_map_sg(struct st_hba *hba,
458*4882a593Smuzhiyun 	struct req_msg *req, struct st_ccb *ccb)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct scsi_cmnd *cmd;
461*4882a593Smuzhiyun 	struct scatterlist *sg;
462*4882a593Smuzhiyun 	struct st_sgtable *dst;
463*4882a593Smuzhiyun 	struct st_ss_sgitem *table;
464*4882a593Smuzhiyun 	int i, nseg;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	cmd = ccb->cmd;
467*4882a593Smuzhiyun 	nseg = scsi_dma_map(cmd);
468*4882a593Smuzhiyun 	BUG_ON(nseg < 0);
469*4882a593Smuzhiyun 	if (nseg) {
470*4882a593Smuzhiyun 		dst = (struct st_sgtable *)req->variable;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		ccb->sg_count = nseg;
473*4882a593Smuzhiyun 		dst->sg_count = cpu_to_le16((u16)nseg);
474*4882a593Smuzhiyun 		dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
475*4882a593Smuzhiyun 		dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		table = (struct st_ss_sgitem *)(dst + 1);
478*4882a593Smuzhiyun 		scsi_for_each_sg(cmd, sg, nseg, i) {
479*4882a593Smuzhiyun 			table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
480*4882a593Smuzhiyun 			table[i].addr =
481*4882a593Smuzhiyun 				cpu_to_le32(sg_dma_address(sg) & 0xffffffff);
482*4882a593Smuzhiyun 			table[i].addr_hi =
483*4882a593Smuzhiyun 				cpu_to_le32((sg_dma_address(sg) >> 16) >> 16);
484*4882a593Smuzhiyun 		}
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	return nseg;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
stex_controller_info(struct st_hba * hba,struct st_ccb * ccb)490*4882a593Smuzhiyun static void stex_controller_info(struct st_hba *hba, struct st_ccb *ccb)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct st_frame *p;
493*4882a593Smuzhiyun 	size_t count = sizeof(struct st_frame);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	p = hba->copy_buffer;
496*4882a593Smuzhiyun 	scsi_sg_copy_to_buffer(ccb->cmd, p, count);
497*4882a593Smuzhiyun 	memset(p->base, 0, sizeof(u32)*6);
498*4882a593Smuzhiyun 	*(unsigned long *)(p->base) = pci_resource_start(hba->pdev, 0);
499*4882a593Smuzhiyun 	p->rom_addr = 0;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	p->drv_ver.major = ST_VER_MAJOR;
502*4882a593Smuzhiyun 	p->drv_ver.minor = ST_VER_MINOR;
503*4882a593Smuzhiyun 	p->drv_ver.oem = ST_OEM;
504*4882a593Smuzhiyun 	p->drv_ver.build = ST_BUILD_VER;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	p->bus = hba->pdev->bus->number;
507*4882a593Smuzhiyun 	p->slot = hba->pdev->devfn;
508*4882a593Smuzhiyun 	p->irq_level = 0;
509*4882a593Smuzhiyun 	p->irq_vec = hba->pdev->irq;
510*4882a593Smuzhiyun 	p->id = hba->pdev->vendor << 16 | hba->pdev->device;
511*4882a593Smuzhiyun 	p->subid =
512*4882a593Smuzhiyun 		hba->pdev->subsystem_vendor << 16 | hba->pdev->subsystem_device;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	scsi_sg_copy_from_buffer(ccb->cmd, p, count);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static void
stex_send_cmd(struct st_hba * hba,struct req_msg * req,u16 tag)518*4882a593Smuzhiyun stex_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	req->tag = cpu_to_le16(tag);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	hba->ccb[tag].req = req;
523*4882a593Smuzhiyun 	hba->out_req_cnt++;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	writel(hba->req_head, hba->mmio_base + IMR0);
526*4882a593Smuzhiyun 	writel(MU_INBOUND_DOORBELL_REQHEADCHANGED, hba->mmio_base + IDBL);
527*4882a593Smuzhiyun 	readl(hba->mmio_base + IDBL); /* flush */
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static void
stex_ss_send_cmd(struct st_hba * hba,struct req_msg * req,u16 tag)531*4882a593Smuzhiyun stex_ss_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct scsi_cmnd *cmd;
534*4882a593Smuzhiyun 	struct st_msg_header *msg_h;
535*4882a593Smuzhiyun 	dma_addr_t addr;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	req->tag = cpu_to_le16(tag);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	hba->ccb[tag].req = req;
540*4882a593Smuzhiyun 	hba->out_req_cnt++;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	cmd = hba->ccb[tag].cmd;
543*4882a593Smuzhiyun 	msg_h = (struct st_msg_header *)req - 1;
544*4882a593Smuzhiyun 	if (likely(cmd)) {
545*4882a593Smuzhiyun 		msg_h->channel = (u8)cmd->device->channel;
546*4882a593Smuzhiyun 		msg_h->timeout = cpu_to_le16(cmd->request->timeout/HZ);
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 	addr = hba->dma_handle + hba->req_head * hba->rq_size;
549*4882a593Smuzhiyun 	addr += (hba->ccb[tag].sg_count+4)/11;
550*4882a593Smuzhiyun 	msg_h->handle = cpu_to_le64(addr);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	++hba->req_head;
553*4882a593Smuzhiyun 	hba->req_head %= hba->rq_count+1;
554*4882a593Smuzhiyun 	if (hba->cardtype == st_P3) {
555*4882a593Smuzhiyun 		writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
556*4882a593Smuzhiyun 		writel(addr, hba->mmio_base + YH2I_REQ);
557*4882a593Smuzhiyun 	} else {
558*4882a593Smuzhiyun 		writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
559*4882a593Smuzhiyun 		readl(hba->mmio_base + YH2I_REQ_HI); /* flush */
560*4882a593Smuzhiyun 		writel(addr, hba->mmio_base + YH2I_REQ);
561*4882a593Smuzhiyun 		readl(hba->mmio_base + YH2I_REQ); /* flush */
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
return_abnormal_state(struct st_hba * hba,int status)565*4882a593Smuzhiyun static void return_abnormal_state(struct st_hba *hba, int status)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct st_ccb *ccb;
568*4882a593Smuzhiyun 	unsigned long flags;
569*4882a593Smuzhiyun 	u16 tag;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	spin_lock_irqsave(hba->host->host_lock, flags);
572*4882a593Smuzhiyun 	for (tag = 0; tag < hba->host->can_queue; tag++) {
573*4882a593Smuzhiyun 		ccb = &hba->ccb[tag];
574*4882a593Smuzhiyun 		if (ccb->req == NULL)
575*4882a593Smuzhiyun 			continue;
576*4882a593Smuzhiyun 		ccb->req = NULL;
577*4882a593Smuzhiyun 		if (ccb->cmd) {
578*4882a593Smuzhiyun 			scsi_dma_unmap(ccb->cmd);
579*4882a593Smuzhiyun 			ccb->cmd->result = status << 16;
580*4882a593Smuzhiyun 			ccb->cmd->scsi_done(ccb->cmd);
581*4882a593Smuzhiyun 			ccb->cmd = NULL;
582*4882a593Smuzhiyun 		}
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 	spin_unlock_irqrestore(hba->host->host_lock, flags);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun static int
stex_slave_config(struct scsi_device * sdev)587*4882a593Smuzhiyun stex_slave_config(struct scsi_device *sdev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	sdev->use_10_for_rw = 1;
590*4882a593Smuzhiyun 	sdev->use_10_for_ms = 1;
591*4882a593Smuzhiyun 	blk_queue_rq_timeout(sdev->request_queue, 60 * HZ);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	return 0;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun static int
stex_queuecommand_lck(struct scsi_cmnd * cmd,void (* done)(struct scsi_cmnd *))597*4882a593Smuzhiyun stex_queuecommand_lck(struct scsi_cmnd *cmd, void (*done)(struct scsi_cmnd *))
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	struct st_hba *hba;
600*4882a593Smuzhiyun 	struct Scsi_Host *host;
601*4882a593Smuzhiyun 	unsigned int id, lun;
602*4882a593Smuzhiyun 	struct req_msg *req;
603*4882a593Smuzhiyun 	u16 tag;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	host = cmd->device->host;
606*4882a593Smuzhiyun 	id = cmd->device->id;
607*4882a593Smuzhiyun 	lun = cmd->device->lun;
608*4882a593Smuzhiyun 	hba = (struct st_hba *) &host->hostdata[0];
609*4882a593Smuzhiyun 	if (hba->mu_status == MU_STATE_NOCONNECT) {
610*4882a593Smuzhiyun 		cmd->result = DID_NO_CONNECT;
611*4882a593Smuzhiyun 		done(cmd);
612*4882a593Smuzhiyun 		return 0;
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 	if (unlikely(hba->mu_status != MU_STATE_STARTED))
615*4882a593Smuzhiyun 		return SCSI_MLQUEUE_HOST_BUSY;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	switch (cmd->cmnd[0]) {
618*4882a593Smuzhiyun 	case MODE_SENSE_10:
619*4882a593Smuzhiyun 	{
620*4882a593Smuzhiyun 		static char ms10_caching_page[12] =
621*4882a593Smuzhiyun 			{ 0, 0x12, 0, 0, 0, 0, 0, 0, 0x8, 0xa, 0x4, 0 };
622*4882a593Smuzhiyun 		unsigned char page;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 		page = cmd->cmnd[2] & 0x3f;
625*4882a593Smuzhiyun 		if (page == 0x8 || page == 0x3f) {
626*4882a593Smuzhiyun 			scsi_sg_copy_from_buffer(cmd, ms10_caching_page,
627*4882a593Smuzhiyun 						 sizeof(ms10_caching_page));
628*4882a593Smuzhiyun 			cmd->result = DID_OK << 16 | COMMAND_COMPLETE << 8;
629*4882a593Smuzhiyun 			done(cmd);
630*4882a593Smuzhiyun 		} else
631*4882a593Smuzhiyun 			stex_invalid_field(cmd, done);
632*4882a593Smuzhiyun 		return 0;
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 	case REPORT_LUNS:
635*4882a593Smuzhiyun 		/*
636*4882a593Smuzhiyun 		 * The shasta firmware does not report actual luns in the
637*4882a593Smuzhiyun 		 * target, so fail the command to force sequential lun scan.
638*4882a593Smuzhiyun 		 * Also, the console device does not support this command.
639*4882a593Smuzhiyun 		 */
640*4882a593Smuzhiyun 		if (hba->cardtype == st_shasta || id == host->max_id - 1) {
641*4882a593Smuzhiyun 			stex_invalid_field(cmd, done);
642*4882a593Smuzhiyun 			return 0;
643*4882a593Smuzhiyun 		}
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	case TEST_UNIT_READY:
646*4882a593Smuzhiyun 		if (id == host->max_id - 1) {
647*4882a593Smuzhiyun 			cmd->result = DID_OK << 16 | COMMAND_COMPLETE << 8;
648*4882a593Smuzhiyun 			done(cmd);
649*4882a593Smuzhiyun 			return 0;
650*4882a593Smuzhiyun 		}
651*4882a593Smuzhiyun 		break;
652*4882a593Smuzhiyun 	case INQUIRY:
653*4882a593Smuzhiyun 		if (lun >= host->max_lun) {
654*4882a593Smuzhiyun 			cmd->result = DID_NO_CONNECT << 16;
655*4882a593Smuzhiyun 			done(cmd);
656*4882a593Smuzhiyun 			return 0;
657*4882a593Smuzhiyun 		}
658*4882a593Smuzhiyun 		if (id != host->max_id - 1)
659*4882a593Smuzhiyun 			break;
660*4882a593Smuzhiyun 		if (!lun && !cmd->device->channel &&
661*4882a593Smuzhiyun 			(cmd->cmnd[1] & INQUIRY_EVPD) == 0) {
662*4882a593Smuzhiyun 			scsi_sg_copy_from_buffer(cmd, (void *)console_inq_page,
663*4882a593Smuzhiyun 						 sizeof(console_inq_page));
664*4882a593Smuzhiyun 			cmd->result = DID_OK << 16 | COMMAND_COMPLETE << 8;
665*4882a593Smuzhiyun 			done(cmd);
666*4882a593Smuzhiyun 		} else
667*4882a593Smuzhiyun 			stex_invalid_field(cmd, done);
668*4882a593Smuzhiyun 		return 0;
669*4882a593Smuzhiyun 	case PASSTHRU_CMD:
670*4882a593Smuzhiyun 		if (cmd->cmnd[1] == PASSTHRU_GET_DRVVER) {
671*4882a593Smuzhiyun 			const struct st_drvver ver = {
672*4882a593Smuzhiyun 				.major = ST_VER_MAJOR,
673*4882a593Smuzhiyun 				.minor = ST_VER_MINOR,
674*4882a593Smuzhiyun 				.oem = ST_OEM,
675*4882a593Smuzhiyun 				.build = ST_BUILD_VER,
676*4882a593Smuzhiyun 				.signature[0] = PASSTHRU_SIGNATURE,
677*4882a593Smuzhiyun 				.console_id = host->max_id - 1,
678*4882a593Smuzhiyun 				.host_no = hba->host->host_no,
679*4882a593Smuzhiyun 			};
680*4882a593Smuzhiyun 			size_t cp_len = sizeof(ver);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 			cp_len = scsi_sg_copy_from_buffer(cmd, &ver, cp_len);
683*4882a593Smuzhiyun 			cmd->result = sizeof(ver) == cp_len ?
684*4882a593Smuzhiyun 				DID_OK << 16 | COMMAND_COMPLETE << 8 :
685*4882a593Smuzhiyun 				DID_ERROR << 16 | COMMAND_COMPLETE << 8;
686*4882a593Smuzhiyun 			done(cmd);
687*4882a593Smuzhiyun 			return 0;
688*4882a593Smuzhiyun 		}
689*4882a593Smuzhiyun 	default:
690*4882a593Smuzhiyun 		break;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	cmd->scsi_done = done;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	tag = cmd->request->tag;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	if (unlikely(tag >= host->can_queue))
698*4882a593Smuzhiyun 		return SCSI_MLQUEUE_HOST_BUSY;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	req = hba->alloc_rq(hba);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	req->lun = lun;
703*4882a593Smuzhiyun 	req->target = id;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* cdb */
706*4882a593Smuzhiyun 	memcpy(req->cdb, cmd->cmnd, STEX_CDB_LENGTH);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	if (cmd->sc_data_direction == DMA_FROM_DEVICE)
709*4882a593Smuzhiyun 		req->data_dir = MSG_DATA_DIR_IN;
710*4882a593Smuzhiyun 	else if (cmd->sc_data_direction == DMA_TO_DEVICE)
711*4882a593Smuzhiyun 		req->data_dir = MSG_DATA_DIR_OUT;
712*4882a593Smuzhiyun 	else
713*4882a593Smuzhiyun 		req->data_dir = MSG_DATA_DIR_ND;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	hba->ccb[tag].cmd = cmd;
716*4882a593Smuzhiyun 	hba->ccb[tag].sense_bufflen = SCSI_SENSE_BUFFERSIZE;
717*4882a593Smuzhiyun 	hba->ccb[tag].sense_buffer = cmd->sense_buffer;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (!hba->map_sg(hba, req, &hba->ccb[tag])) {
720*4882a593Smuzhiyun 		hba->ccb[tag].sg_count = 0;
721*4882a593Smuzhiyun 		memset(&req->variable[0], 0, 8);
722*4882a593Smuzhiyun 	}
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	hba->send(hba, req, tag);
725*4882a593Smuzhiyun 	return 0;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun 
DEF_SCSI_QCMD(stex_queuecommand)728*4882a593Smuzhiyun static DEF_SCSI_QCMD(stex_queuecommand)
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun static void stex_scsi_done(struct st_ccb *ccb)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct scsi_cmnd *cmd = ccb->cmd;
733*4882a593Smuzhiyun 	int result;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	if (ccb->srb_status == SRB_STATUS_SUCCESS || ccb->srb_status == 0) {
736*4882a593Smuzhiyun 		result = ccb->scsi_status;
737*4882a593Smuzhiyun 		switch (ccb->scsi_status) {
738*4882a593Smuzhiyun 		case SAM_STAT_GOOD:
739*4882a593Smuzhiyun 			result |= DID_OK << 16 | COMMAND_COMPLETE << 8;
740*4882a593Smuzhiyun 			break;
741*4882a593Smuzhiyun 		case SAM_STAT_CHECK_CONDITION:
742*4882a593Smuzhiyun 			result |= DRIVER_SENSE << 24;
743*4882a593Smuzhiyun 			break;
744*4882a593Smuzhiyun 		case SAM_STAT_BUSY:
745*4882a593Smuzhiyun 			result |= DID_BUS_BUSY << 16 | COMMAND_COMPLETE << 8;
746*4882a593Smuzhiyun 			break;
747*4882a593Smuzhiyun 		default:
748*4882a593Smuzhiyun 			result |= DID_ERROR << 16 | COMMAND_COMPLETE << 8;
749*4882a593Smuzhiyun 			break;
750*4882a593Smuzhiyun 		}
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 	else if (ccb->srb_status & SRB_SEE_SENSE)
753*4882a593Smuzhiyun 		result = DRIVER_SENSE << 24 | SAM_STAT_CHECK_CONDITION;
754*4882a593Smuzhiyun 	else switch (ccb->srb_status) {
755*4882a593Smuzhiyun 		case SRB_STATUS_SELECTION_TIMEOUT:
756*4882a593Smuzhiyun 			result = DID_NO_CONNECT << 16 | COMMAND_COMPLETE << 8;
757*4882a593Smuzhiyun 			break;
758*4882a593Smuzhiyun 		case SRB_STATUS_BUSY:
759*4882a593Smuzhiyun 			result = DID_BUS_BUSY << 16 | COMMAND_COMPLETE << 8;
760*4882a593Smuzhiyun 			break;
761*4882a593Smuzhiyun 		case SRB_STATUS_INVALID_REQUEST:
762*4882a593Smuzhiyun 		case SRB_STATUS_ERROR:
763*4882a593Smuzhiyun 		default:
764*4882a593Smuzhiyun 			result = DID_ERROR << 16 | COMMAND_COMPLETE << 8;
765*4882a593Smuzhiyun 			break;
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	cmd->result = result;
769*4882a593Smuzhiyun 	cmd->scsi_done(cmd);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
stex_copy_data(struct st_ccb * ccb,struct status_msg * resp,unsigned int variable)772*4882a593Smuzhiyun static void stex_copy_data(struct st_ccb *ccb,
773*4882a593Smuzhiyun 	struct status_msg *resp, unsigned int variable)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	if (resp->scsi_status != SAM_STAT_GOOD) {
776*4882a593Smuzhiyun 		if (ccb->sense_buffer != NULL)
777*4882a593Smuzhiyun 			memcpy(ccb->sense_buffer, resp->variable,
778*4882a593Smuzhiyun 				min(variable, ccb->sense_bufflen));
779*4882a593Smuzhiyun 		return;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	if (ccb->cmd == NULL)
783*4882a593Smuzhiyun 		return;
784*4882a593Smuzhiyun 	scsi_sg_copy_from_buffer(ccb->cmd, resp->variable, variable);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
stex_check_cmd(struct st_hba * hba,struct st_ccb * ccb,struct status_msg * resp)787*4882a593Smuzhiyun static void stex_check_cmd(struct st_hba *hba,
788*4882a593Smuzhiyun 	struct st_ccb *ccb, struct status_msg *resp)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	if (ccb->cmd->cmnd[0] == MGT_CMD &&
791*4882a593Smuzhiyun 		resp->scsi_status != SAM_STAT_CHECK_CONDITION)
792*4882a593Smuzhiyun 		scsi_set_resid(ccb->cmd, scsi_bufflen(ccb->cmd) -
793*4882a593Smuzhiyun 			le32_to_cpu(*(__le32 *)&resp->variable[0]));
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
stex_mu_intr(struct st_hba * hba,u32 doorbell)796*4882a593Smuzhiyun static void stex_mu_intr(struct st_hba *hba, u32 doorbell)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	void __iomem *base = hba->mmio_base;
799*4882a593Smuzhiyun 	struct status_msg *resp;
800*4882a593Smuzhiyun 	struct st_ccb *ccb;
801*4882a593Smuzhiyun 	unsigned int size;
802*4882a593Smuzhiyun 	u16 tag;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	if (unlikely(!(doorbell & MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED)))
805*4882a593Smuzhiyun 		return;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* status payloads */
808*4882a593Smuzhiyun 	hba->status_head = readl(base + OMR1);
809*4882a593Smuzhiyun 	if (unlikely(hba->status_head > hba->sts_count)) {
810*4882a593Smuzhiyun 		printk(KERN_WARNING DRV_NAME "(%s): invalid status head\n",
811*4882a593Smuzhiyun 			pci_name(hba->pdev));
812*4882a593Smuzhiyun 		return;
813*4882a593Smuzhiyun 	}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	/*
816*4882a593Smuzhiyun 	 * it's not a valid status payload if:
817*4882a593Smuzhiyun 	 * 1. there are no pending requests(e.g. during init stage)
818*4882a593Smuzhiyun 	 * 2. there are some pending requests, but the controller is in
819*4882a593Smuzhiyun 	 *     reset status, and its type is not st_yosemite
820*4882a593Smuzhiyun 	 * firmware of st_yosemite in reset status will return pending requests
821*4882a593Smuzhiyun 	 * to driver, so we allow it to pass
822*4882a593Smuzhiyun 	 */
823*4882a593Smuzhiyun 	if (unlikely(hba->out_req_cnt <= 0 ||
824*4882a593Smuzhiyun 			(hba->mu_status == MU_STATE_RESETTING &&
825*4882a593Smuzhiyun 			 hba->cardtype != st_yosemite))) {
826*4882a593Smuzhiyun 		hba->status_tail = hba->status_head;
827*4882a593Smuzhiyun 		goto update_status;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	while (hba->status_tail != hba->status_head) {
831*4882a593Smuzhiyun 		resp = stex_get_status(hba);
832*4882a593Smuzhiyun 		tag = le16_to_cpu(resp->tag);
833*4882a593Smuzhiyun 		if (unlikely(tag >= hba->host->can_queue)) {
834*4882a593Smuzhiyun 			printk(KERN_WARNING DRV_NAME
835*4882a593Smuzhiyun 				"(%s): invalid tag\n", pci_name(hba->pdev));
836*4882a593Smuzhiyun 			continue;
837*4882a593Smuzhiyun 		}
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 		hba->out_req_cnt--;
840*4882a593Smuzhiyun 		ccb = &hba->ccb[tag];
841*4882a593Smuzhiyun 		if (unlikely(hba->wait_ccb == ccb))
842*4882a593Smuzhiyun 			hba->wait_ccb = NULL;
843*4882a593Smuzhiyun 		if (unlikely(ccb->req == NULL)) {
844*4882a593Smuzhiyun 			printk(KERN_WARNING DRV_NAME
845*4882a593Smuzhiyun 				"(%s): lagging req\n", pci_name(hba->pdev));
846*4882a593Smuzhiyun 			continue;
847*4882a593Smuzhiyun 		}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 		size = resp->payload_sz * sizeof(u32); /* payload size */
850*4882a593Smuzhiyun 		if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
851*4882a593Smuzhiyun 			size > sizeof(*resp))) {
852*4882a593Smuzhiyun 			printk(KERN_WARNING DRV_NAME "(%s): bad status size\n",
853*4882a593Smuzhiyun 				pci_name(hba->pdev));
854*4882a593Smuzhiyun 		} else {
855*4882a593Smuzhiyun 			size -= sizeof(*resp) - STATUS_VAR_LEN; /* copy size */
856*4882a593Smuzhiyun 			if (size)
857*4882a593Smuzhiyun 				stex_copy_data(ccb, resp, size);
858*4882a593Smuzhiyun 		}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		ccb->req = NULL;
861*4882a593Smuzhiyun 		ccb->srb_status = resp->srb_status;
862*4882a593Smuzhiyun 		ccb->scsi_status = resp->scsi_status;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 		if (likely(ccb->cmd != NULL)) {
865*4882a593Smuzhiyun 			if (hba->cardtype == st_yosemite)
866*4882a593Smuzhiyun 				stex_check_cmd(hba, ccb, resp);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 			if (unlikely(ccb->cmd->cmnd[0] == PASSTHRU_CMD &&
869*4882a593Smuzhiyun 				ccb->cmd->cmnd[1] == PASSTHRU_GET_ADAPTER))
870*4882a593Smuzhiyun 				stex_controller_info(hba, ccb);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 			scsi_dma_unmap(ccb->cmd);
873*4882a593Smuzhiyun 			stex_scsi_done(ccb);
874*4882a593Smuzhiyun 		} else
875*4882a593Smuzhiyun 			ccb->req_type = 0;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun update_status:
879*4882a593Smuzhiyun 	writel(hba->status_head, base + IMR1);
880*4882a593Smuzhiyun 	readl(base + IMR1); /* flush */
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
stex_intr(int irq,void * __hba)883*4882a593Smuzhiyun static irqreturn_t stex_intr(int irq, void *__hba)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	struct st_hba *hba = __hba;
886*4882a593Smuzhiyun 	void __iomem *base = hba->mmio_base;
887*4882a593Smuzhiyun 	u32 data;
888*4882a593Smuzhiyun 	unsigned long flags;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	spin_lock_irqsave(hba->host->host_lock, flags);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	data = readl(base + ODBL);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (data && data != 0xffffffff) {
895*4882a593Smuzhiyun 		/* clear the interrupt */
896*4882a593Smuzhiyun 		writel(data, base + ODBL);
897*4882a593Smuzhiyun 		readl(base + ODBL); /* flush */
898*4882a593Smuzhiyun 		stex_mu_intr(hba, data);
899*4882a593Smuzhiyun 		spin_unlock_irqrestore(hba->host->host_lock, flags);
900*4882a593Smuzhiyun 		if (unlikely(data & MU_OUTBOUND_DOORBELL_REQUEST_RESET &&
901*4882a593Smuzhiyun 			hba->cardtype == st_shasta))
902*4882a593Smuzhiyun 			queue_work(hba->work_q, &hba->reset_work);
903*4882a593Smuzhiyun 		return IRQ_HANDLED;
904*4882a593Smuzhiyun 	}
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	spin_unlock_irqrestore(hba->host->host_lock, flags);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	return IRQ_NONE;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
stex_ss_mu_intr(struct st_hba * hba)911*4882a593Smuzhiyun static void stex_ss_mu_intr(struct st_hba *hba)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	struct status_msg *resp;
914*4882a593Smuzhiyun 	struct st_ccb *ccb;
915*4882a593Smuzhiyun 	__le32 *scratch;
916*4882a593Smuzhiyun 	unsigned int size;
917*4882a593Smuzhiyun 	int count = 0;
918*4882a593Smuzhiyun 	u32 value;
919*4882a593Smuzhiyun 	u16 tag;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (unlikely(hba->out_req_cnt <= 0 ||
922*4882a593Smuzhiyun 			hba->mu_status == MU_STATE_RESETTING))
923*4882a593Smuzhiyun 		return;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	while (count < hba->sts_count) {
926*4882a593Smuzhiyun 		scratch = hba->scratch + hba->status_tail;
927*4882a593Smuzhiyun 		value = le32_to_cpu(*scratch);
928*4882a593Smuzhiyun 		if (unlikely(!(value & SS_STS_NORMAL)))
929*4882a593Smuzhiyun 			return;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 		resp = hba->status_buffer + hba->status_tail;
932*4882a593Smuzhiyun 		*scratch = 0;
933*4882a593Smuzhiyun 		++count;
934*4882a593Smuzhiyun 		++hba->status_tail;
935*4882a593Smuzhiyun 		hba->status_tail %= hba->sts_count+1;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 		tag = (u16)value;
938*4882a593Smuzhiyun 		if (unlikely(tag >= hba->host->can_queue)) {
939*4882a593Smuzhiyun 			printk(KERN_WARNING DRV_NAME
940*4882a593Smuzhiyun 				"(%s): invalid tag\n", pci_name(hba->pdev));
941*4882a593Smuzhiyun 			continue;
942*4882a593Smuzhiyun 		}
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 		hba->out_req_cnt--;
945*4882a593Smuzhiyun 		ccb = &hba->ccb[tag];
946*4882a593Smuzhiyun 		if (unlikely(hba->wait_ccb == ccb))
947*4882a593Smuzhiyun 			hba->wait_ccb = NULL;
948*4882a593Smuzhiyun 		if (unlikely(ccb->req == NULL)) {
949*4882a593Smuzhiyun 			printk(KERN_WARNING DRV_NAME
950*4882a593Smuzhiyun 				"(%s): lagging req\n", pci_name(hba->pdev));
951*4882a593Smuzhiyun 			continue;
952*4882a593Smuzhiyun 		}
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 		ccb->req = NULL;
955*4882a593Smuzhiyun 		if (likely(value & SS_STS_DONE)) { /* normal case */
956*4882a593Smuzhiyun 			ccb->srb_status = SRB_STATUS_SUCCESS;
957*4882a593Smuzhiyun 			ccb->scsi_status = SAM_STAT_GOOD;
958*4882a593Smuzhiyun 		} else {
959*4882a593Smuzhiyun 			ccb->srb_status = resp->srb_status;
960*4882a593Smuzhiyun 			ccb->scsi_status = resp->scsi_status;
961*4882a593Smuzhiyun 			size = resp->payload_sz * sizeof(u32);
962*4882a593Smuzhiyun 			if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
963*4882a593Smuzhiyun 				size > sizeof(*resp))) {
964*4882a593Smuzhiyun 				printk(KERN_WARNING DRV_NAME
965*4882a593Smuzhiyun 					"(%s): bad status size\n",
966*4882a593Smuzhiyun 					pci_name(hba->pdev));
967*4882a593Smuzhiyun 			} else {
968*4882a593Smuzhiyun 				size -= sizeof(*resp) - STATUS_VAR_LEN;
969*4882a593Smuzhiyun 				if (size)
970*4882a593Smuzhiyun 					stex_copy_data(ccb, resp, size);
971*4882a593Smuzhiyun 			}
972*4882a593Smuzhiyun 			if (likely(ccb->cmd != NULL))
973*4882a593Smuzhiyun 				stex_check_cmd(hba, ccb, resp);
974*4882a593Smuzhiyun 		}
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 		if (likely(ccb->cmd != NULL)) {
977*4882a593Smuzhiyun 			scsi_dma_unmap(ccb->cmd);
978*4882a593Smuzhiyun 			stex_scsi_done(ccb);
979*4882a593Smuzhiyun 		} else
980*4882a593Smuzhiyun 			ccb->req_type = 0;
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
stex_ss_intr(int irq,void * __hba)984*4882a593Smuzhiyun static irqreturn_t stex_ss_intr(int irq, void *__hba)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	struct st_hba *hba = __hba;
987*4882a593Smuzhiyun 	void __iomem *base = hba->mmio_base;
988*4882a593Smuzhiyun 	u32 data;
989*4882a593Smuzhiyun 	unsigned long flags;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	spin_lock_irqsave(hba->host->host_lock, flags);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	if (hba->cardtype == st_yel) {
994*4882a593Smuzhiyun 		data = readl(base + YI2H_INT);
995*4882a593Smuzhiyun 		if (data && data != 0xffffffff) {
996*4882a593Smuzhiyun 			/* clear the interrupt */
997*4882a593Smuzhiyun 			writel(data, base + YI2H_INT_C);
998*4882a593Smuzhiyun 			stex_ss_mu_intr(hba);
999*4882a593Smuzhiyun 			spin_unlock_irqrestore(hba->host->host_lock, flags);
1000*4882a593Smuzhiyun 			if (unlikely(data & SS_I2H_REQUEST_RESET))
1001*4882a593Smuzhiyun 				queue_work(hba->work_q, &hba->reset_work);
1002*4882a593Smuzhiyun 			return IRQ_HANDLED;
1003*4882a593Smuzhiyun 		}
1004*4882a593Smuzhiyun 	} else {
1005*4882a593Smuzhiyun 		data = readl(base + PSCRATCH4);
1006*4882a593Smuzhiyun 		if (data != 0xffffffff) {
1007*4882a593Smuzhiyun 			if (data != 0) {
1008*4882a593Smuzhiyun 				/* clear the interrupt */
1009*4882a593Smuzhiyun 				writel(data, base + PSCRATCH1);
1010*4882a593Smuzhiyun 				writel((1 << 22), base + YH2I_INT);
1011*4882a593Smuzhiyun 			}
1012*4882a593Smuzhiyun 			stex_ss_mu_intr(hba);
1013*4882a593Smuzhiyun 			spin_unlock_irqrestore(hba->host->host_lock, flags);
1014*4882a593Smuzhiyun 			if (unlikely(data & SS_I2H_REQUEST_RESET))
1015*4882a593Smuzhiyun 				queue_work(hba->work_q, &hba->reset_work);
1016*4882a593Smuzhiyun 			return IRQ_HANDLED;
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	spin_unlock_irqrestore(hba->host->host_lock, flags);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	return IRQ_NONE;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun 
stex_common_handshake(struct st_hba * hba)1025*4882a593Smuzhiyun static int stex_common_handshake(struct st_hba *hba)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	void __iomem *base = hba->mmio_base;
1028*4882a593Smuzhiyun 	struct handshake_frame *h;
1029*4882a593Smuzhiyun 	dma_addr_t status_phys;
1030*4882a593Smuzhiyun 	u32 data;
1031*4882a593Smuzhiyun 	unsigned long before;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1034*4882a593Smuzhiyun 		writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
1035*4882a593Smuzhiyun 		readl(base + IDBL);
1036*4882a593Smuzhiyun 		before = jiffies;
1037*4882a593Smuzhiyun 		while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1038*4882a593Smuzhiyun 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1039*4882a593Smuzhiyun 				printk(KERN_ERR DRV_NAME
1040*4882a593Smuzhiyun 					"(%s): no handshake signature\n",
1041*4882a593Smuzhiyun 					pci_name(hba->pdev));
1042*4882a593Smuzhiyun 				return -1;
1043*4882a593Smuzhiyun 			}
1044*4882a593Smuzhiyun 			rmb();
1045*4882a593Smuzhiyun 			msleep(1);
1046*4882a593Smuzhiyun 		}
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	udelay(10);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	data = readl(base + OMR1);
1052*4882a593Smuzhiyun 	if ((data & 0xffff0000) == MU_HANDSHAKE_SIGNATURE_HALF) {
1053*4882a593Smuzhiyun 		data &= 0x0000ffff;
1054*4882a593Smuzhiyun 		if (hba->host->can_queue > data) {
1055*4882a593Smuzhiyun 			hba->host->can_queue = data;
1056*4882a593Smuzhiyun 			hba->host->cmd_per_lun = data;
1057*4882a593Smuzhiyun 		}
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	h = (struct handshake_frame *)hba->status_buffer;
1061*4882a593Smuzhiyun 	h->rb_phy = cpu_to_le64(hba->dma_handle);
1062*4882a593Smuzhiyun 	h->req_sz = cpu_to_le16(hba->rq_size);
1063*4882a593Smuzhiyun 	h->req_cnt = cpu_to_le16(hba->rq_count+1);
1064*4882a593Smuzhiyun 	h->status_sz = cpu_to_le16(sizeof(struct status_msg));
1065*4882a593Smuzhiyun 	h->status_cnt = cpu_to_le16(hba->sts_count+1);
1066*4882a593Smuzhiyun 	h->hosttime = cpu_to_le64(ktime_get_real_seconds());
1067*4882a593Smuzhiyun 	h->partner_type = HMU_PARTNER_TYPE;
1068*4882a593Smuzhiyun 	if (hba->extra_offset) {
1069*4882a593Smuzhiyun 		h->extra_offset = cpu_to_le32(hba->extra_offset);
1070*4882a593Smuzhiyun 		h->extra_size = cpu_to_le32(hba->dma_size - hba->extra_offset);
1071*4882a593Smuzhiyun 	} else
1072*4882a593Smuzhiyun 		h->extra_offset = h->extra_size = 0;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	status_phys = hba->dma_handle + (hba->rq_count+1) * hba->rq_size;
1075*4882a593Smuzhiyun 	writel(status_phys, base + IMR0);
1076*4882a593Smuzhiyun 	readl(base + IMR0);
1077*4882a593Smuzhiyun 	writel((status_phys >> 16) >> 16, base + IMR1);
1078*4882a593Smuzhiyun 	readl(base + IMR1);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	writel((status_phys >> 16) >> 16, base + OMR0); /* old fw compatible */
1081*4882a593Smuzhiyun 	readl(base + OMR0);
1082*4882a593Smuzhiyun 	writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
1083*4882a593Smuzhiyun 	readl(base + IDBL); /* flush */
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	udelay(10);
1086*4882a593Smuzhiyun 	before = jiffies;
1087*4882a593Smuzhiyun 	while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1088*4882a593Smuzhiyun 		if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1089*4882a593Smuzhiyun 			printk(KERN_ERR DRV_NAME
1090*4882a593Smuzhiyun 				"(%s): no signature after handshake frame\n",
1091*4882a593Smuzhiyun 				pci_name(hba->pdev));
1092*4882a593Smuzhiyun 			return -1;
1093*4882a593Smuzhiyun 		}
1094*4882a593Smuzhiyun 		rmb();
1095*4882a593Smuzhiyun 		msleep(1);
1096*4882a593Smuzhiyun 	}
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	writel(0, base + IMR0);
1099*4882a593Smuzhiyun 	readl(base + IMR0);
1100*4882a593Smuzhiyun 	writel(0, base + OMR0);
1101*4882a593Smuzhiyun 	readl(base + OMR0);
1102*4882a593Smuzhiyun 	writel(0, base + IMR1);
1103*4882a593Smuzhiyun 	readl(base + IMR1);
1104*4882a593Smuzhiyun 	writel(0, base + OMR1);
1105*4882a593Smuzhiyun 	readl(base + OMR1); /* flush */
1106*4882a593Smuzhiyun 	return 0;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
stex_ss_handshake(struct st_hba * hba)1109*4882a593Smuzhiyun static int stex_ss_handshake(struct st_hba *hba)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun 	void __iomem *base = hba->mmio_base;
1112*4882a593Smuzhiyun 	struct st_msg_header *msg_h;
1113*4882a593Smuzhiyun 	struct handshake_frame *h;
1114*4882a593Smuzhiyun 	__le32 *scratch;
1115*4882a593Smuzhiyun 	u32 data, scratch_size, mailboxdata, operationaldata;
1116*4882a593Smuzhiyun 	unsigned long before;
1117*4882a593Smuzhiyun 	int ret = 0;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	before = jiffies;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (hba->cardtype == st_yel) {
1122*4882a593Smuzhiyun 		operationaldata = readl(base + YIOA_STATUS);
1123*4882a593Smuzhiyun 		while (operationaldata != SS_MU_OPERATIONAL) {
1124*4882a593Smuzhiyun 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1125*4882a593Smuzhiyun 				printk(KERN_ERR DRV_NAME
1126*4882a593Smuzhiyun 					"(%s): firmware not operational\n",
1127*4882a593Smuzhiyun 					pci_name(hba->pdev));
1128*4882a593Smuzhiyun 				return -1;
1129*4882a593Smuzhiyun 			}
1130*4882a593Smuzhiyun 			msleep(1);
1131*4882a593Smuzhiyun 			operationaldata = readl(base + YIOA_STATUS);
1132*4882a593Smuzhiyun 		}
1133*4882a593Smuzhiyun 	} else {
1134*4882a593Smuzhiyun 		operationaldata = readl(base + PSCRATCH3);
1135*4882a593Smuzhiyun 		while (operationaldata != SS_MU_OPERATIONAL) {
1136*4882a593Smuzhiyun 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1137*4882a593Smuzhiyun 				printk(KERN_ERR DRV_NAME
1138*4882a593Smuzhiyun 					"(%s): firmware not operational\n",
1139*4882a593Smuzhiyun 					pci_name(hba->pdev));
1140*4882a593Smuzhiyun 				return -1;
1141*4882a593Smuzhiyun 			}
1142*4882a593Smuzhiyun 			msleep(1);
1143*4882a593Smuzhiyun 			operationaldata = readl(base + PSCRATCH3);
1144*4882a593Smuzhiyun 		}
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	msg_h = (struct st_msg_header *)hba->dma_mem;
1148*4882a593Smuzhiyun 	msg_h->handle = cpu_to_le64(hba->dma_handle);
1149*4882a593Smuzhiyun 	msg_h->flag = SS_HEAD_HANDSHAKE;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	h = (struct handshake_frame *)(msg_h + 1);
1152*4882a593Smuzhiyun 	h->rb_phy = cpu_to_le64(hba->dma_handle);
1153*4882a593Smuzhiyun 	h->req_sz = cpu_to_le16(hba->rq_size);
1154*4882a593Smuzhiyun 	h->req_cnt = cpu_to_le16(hba->rq_count+1);
1155*4882a593Smuzhiyun 	h->status_sz = cpu_to_le16(sizeof(struct status_msg));
1156*4882a593Smuzhiyun 	h->status_cnt = cpu_to_le16(hba->sts_count+1);
1157*4882a593Smuzhiyun 	h->hosttime = cpu_to_le64(ktime_get_real_seconds());
1158*4882a593Smuzhiyun 	h->partner_type = HMU_PARTNER_TYPE;
1159*4882a593Smuzhiyun 	h->extra_offset = h->extra_size = 0;
1160*4882a593Smuzhiyun 	scratch_size = (hba->sts_count+1)*sizeof(u32);
1161*4882a593Smuzhiyun 	h->scratch_size = cpu_to_le32(scratch_size);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	if (hba->cardtype == st_yel) {
1164*4882a593Smuzhiyun 		data = readl(base + YINT_EN);
1165*4882a593Smuzhiyun 		data &= ~4;
1166*4882a593Smuzhiyun 		writel(data, base + YINT_EN);
1167*4882a593Smuzhiyun 		writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
1168*4882a593Smuzhiyun 		readl(base + YH2I_REQ_HI);
1169*4882a593Smuzhiyun 		writel(hba->dma_handle, base + YH2I_REQ);
1170*4882a593Smuzhiyun 		readl(base + YH2I_REQ); /* flush */
1171*4882a593Smuzhiyun 	} else {
1172*4882a593Smuzhiyun 		data = readl(base + YINT_EN);
1173*4882a593Smuzhiyun 		data &= ~(1 << 0);
1174*4882a593Smuzhiyun 		data &= ~(1 << 2);
1175*4882a593Smuzhiyun 		writel(data, base + YINT_EN);
1176*4882a593Smuzhiyun 		if (hba->msi_lock == 0) {
1177*4882a593Smuzhiyun 			/* P3 MSI Register cannot access twice */
1178*4882a593Smuzhiyun 			writel((1 << 6), base + YH2I_INT);
1179*4882a593Smuzhiyun 			hba->msi_lock  = 1;
1180*4882a593Smuzhiyun 		}
1181*4882a593Smuzhiyun 		writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
1182*4882a593Smuzhiyun 		writel(hba->dma_handle, base + YH2I_REQ);
1183*4882a593Smuzhiyun 	}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	before = jiffies;
1186*4882a593Smuzhiyun 	scratch = hba->scratch;
1187*4882a593Smuzhiyun 	if (hba->cardtype == st_yel) {
1188*4882a593Smuzhiyun 		while (!(le32_to_cpu(*scratch) & SS_STS_HANDSHAKE)) {
1189*4882a593Smuzhiyun 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1190*4882a593Smuzhiyun 				printk(KERN_ERR DRV_NAME
1191*4882a593Smuzhiyun 					"(%s): no signature after handshake frame\n",
1192*4882a593Smuzhiyun 					pci_name(hba->pdev));
1193*4882a593Smuzhiyun 				ret = -1;
1194*4882a593Smuzhiyun 				break;
1195*4882a593Smuzhiyun 			}
1196*4882a593Smuzhiyun 			rmb();
1197*4882a593Smuzhiyun 			msleep(1);
1198*4882a593Smuzhiyun 		}
1199*4882a593Smuzhiyun 	} else {
1200*4882a593Smuzhiyun 		mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
1201*4882a593Smuzhiyun 		while (mailboxdata != SS_STS_HANDSHAKE) {
1202*4882a593Smuzhiyun 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1203*4882a593Smuzhiyun 				printk(KERN_ERR DRV_NAME
1204*4882a593Smuzhiyun 					"(%s): no signature after handshake frame\n",
1205*4882a593Smuzhiyun 					pci_name(hba->pdev));
1206*4882a593Smuzhiyun 				ret = -1;
1207*4882a593Smuzhiyun 				break;
1208*4882a593Smuzhiyun 			}
1209*4882a593Smuzhiyun 			rmb();
1210*4882a593Smuzhiyun 			msleep(1);
1211*4882a593Smuzhiyun 			mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
1212*4882a593Smuzhiyun 		}
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 	memset(scratch, 0, scratch_size);
1215*4882a593Smuzhiyun 	msg_h->flag = 0;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	return ret;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun 
stex_handshake(struct st_hba * hba)1220*4882a593Smuzhiyun static int stex_handshake(struct st_hba *hba)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun 	int err;
1223*4882a593Smuzhiyun 	unsigned long flags;
1224*4882a593Smuzhiyun 	unsigned int mu_status;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1227*4882a593Smuzhiyun 		err = stex_ss_handshake(hba);
1228*4882a593Smuzhiyun 	else
1229*4882a593Smuzhiyun 		err = stex_common_handshake(hba);
1230*4882a593Smuzhiyun 	spin_lock_irqsave(hba->host->host_lock, flags);
1231*4882a593Smuzhiyun 	mu_status = hba->mu_status;
1232*4882a593Smuzhiyun 	if (err == 0) {
1233*4882a593Smuzhiyun 		hba->req_head = 0;
1234*4882a593Smuzhiyun 		hba->req_tail = 0;
1235*4882a593Smuzhiyun 		hba->status_head = 0;
1236*4882a593Smuzhiyun 		hba->status_tail = 0;
1237*4882a593Smuzhiyun 		hba->out_req_cnt = 0;
1238*4882a593Smuzhiyun 		hba->mu_status = MU_STATE_STARTED;
1239*4882a593Smuzhiyun 	} else
1240*4882a593Smuzhiyun 		hba->mu_status = MU_STATE_FAILED;
1241*4882a593Smuzhiyun 	if (mu_status == MU_STATE_RESETTING)
1242*4882a593Smuzhiyun 		wake_up_all(&hba->reset_waitq);
1243*4882a593Smuzhiyun 	spin_unlock_irqrestore(hba->host->host_lock, flags);
1244*4882a593Smuzhiyun 	return err;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun 
stex_abort(struct scsi_cmnd * cmd)1247*4882a593Smuzhiyun static int stex_abort(struct scsi_cmnd *cmd)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun 	struct Scsi_Host *host = cmd->device->host;
1250*4882a593Smuzhiyun 	struct st_hba *hba = (struct st_hba *)host->hostdata;
1251*4882a593Smuzhiyun 	u16 tag = cmd->request->tag;
1252*4882a593Smuzhiyun 	void __iomem *base;
1253*4882a593Smuzhiyun 	u32 data;
1254*4882a593Smuzhiyun 	int result = SUCCESS;
1255*4882a593Smuzhiyun 	unsigned long flags;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	scmd_printk(KERN_INFO, cmd, "aborting command\n");
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	base = hba->mmio_base;
1260*4882a593Smuzhiyun 	spin_lock_irqsave(host->host_lock, flags);
1261*4882a593Smuzhiyun 	if (tag < host->can_queue &&
1262*4882a593Smuzhiyun 		hba->ccb[tag].req && hba->ccb[tag].cmd == cmd)
1263*4882a593Smuzhiyun 		hba->wait_ccb = &hba->ccb[tag];
1264*4882a593Smuzhiyun 	else
1265*4882a593Smuzhiyun 		goto out;
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	if (hba->cardtype == st_yel) {
1268*4882a593Smuzhiyun 		data = readl(base + YI2H_INT);
1269*4882a593Smuzhiyun 		if (data == 0 || data == 0xffffffff)
1270*4882a593Smuzhiyun 			goto fail_out;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 		writel(data, base + YI2H_INT_C);
1273*4882a593Smuzhiyun 		stex_ss_mu_intr(hba);
1274*4882a593Smuzhiyun 	} else if (hba->cardtype == st_P3) {
1275*4882a593Smuzhiyun 		data = readl(base + PSCRATCH4);
1276*4882a593Smuzhiyun 		if (data == 0xffffffff)
1277*4882a593Smuzhiyun 			goto fail_out;
1278*4882a593Smuzhiyun 		if (data != 0) {
1279*4882a593Smuzhiyun 			writel(data, base + PSCRATCH1);
1280*4882a593Smuzhiyun 			writel((1 << 22), base + YH2I_INT);
1281*4882a593Smuzhiyun 		}
1282*4882a593Smuzhiyun 		stex_ss_mu_intr(hba);
1283*4882a593Smuzhiyun 	} else {
1284*4882a593Smuzhiyun 		data = readl(base + ODBL);
1285*4882a593Smuzhiyun 		if (data == 0 || data == 0xffffffff)
1286*4882a593Smuzhiyun 			goto fail_out;
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 		writel(data, base + ODBL);
1289*4882a593Smuzhiyun 		readl(base + ODBL); /* flush */
1290*4882a593Smuzhiyun 		stex_mu_intr(hba, data);
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 	if (hba->wait_ccb == NULL) {
1293*4882a593Smuzhiyun 		printk(KERN_WARNING DRV_NAME
1294*4882a593Smuzhiyun 			"(%s): lost interrupt\n", pci_name(hba->pdev));
1295*4882a593Smuzhiyun 		goto out;
1296*4882a593Smuzhiyun 	}
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun fail_out:
1299*4882a593Smuzhiyun 	scsi_dma_unmap(cmd);
1300*4882a593Smuzhiyun 	hba->wait_ccb->req = NULL; /* nullify the req's future return */
1301*4882a593Smuzhiyun 	hba->wait_ccb = NULL;
1302*4882a593Smuzhiyun 	result = FAILED;
1303*4882a593Smuzhiyun out:
1304*4882a593Smuzhiyun 	spin_unlock_irqrestore(host->host_lock, flags);
1305*4882a593Smuzhiyun 	return result;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun 
stex_hard_reset(struct st_hba * hba)1308*4882a593Smuzhiyun static void stex_hard_reset(struct st_hba *hba)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun 	struct pci_bus *bus;
1311*4882a593Smuzhiyun 	int i;
1312*4882a593Smuzhiyun 	u16 pci_cmd;
1313*4882a593Smuzhiyun 	u8 pci_bctl;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
1316*4882a593Smuzhiyun 		pci_read_config_dword(hba->pdev, i * 4,
1317*4882a593Smuzhiyun 			&hba->pdev->saved_config_space[i]);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	/* Reset secondary bus. Our controller(MU/ATU) is the only device on
1320*4882a593Smuzhiyun 	   secondary bus. Consult Intel 80331/3 developer's manual for detail */
1321*4882a593Smuzhiyun 	bus = hba->pdev->bus;
1322*4882a593Smuzhiyun 	pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &pci_bctl);
1323*4882a593Smuzhiyun 	pci_bctl |= PCI_BRIDGE_CTL_BUS_RESET;
1324*4882a593Smuzhiyun 	pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	/*
1327*4882a593Smuzhiyun 	 * 1 ms may be enough for 8-port controllers. But 16-port controllers
1328*4882a593Smuzhiyun 	 * require more time to finish bus reset. Use 100 ms here for safety
1329*4882a593Smuzhiyun 	 */
1330*4882a593Smuzhiyun 	msleep(100);
1331*4882a593Smuzhiyun 	pci_bctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
1332*4882a593Smuzhiyun 	pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	for (i = 0; i < MU_HARD_RESET_WAIT; i++) {
1335*4882a593Smuzhiyun 		pci_read_config_word(hba->pdev, PCI_COMMAND, &pci_cmd);
1336*4882a593Smuzhiyun 		if (pci_cmd != 0xffff && (pci_cmd & PCI_COMMAND_MASTER))
1337*4882a593Smuzhiyun 			break;
1338*4882a593Smuzhiyun 		msleep(1);
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	ssleep(5);
1342*4882a593Smuzhiyun 	for (i = 0; i < 16; i++)
1343*4882a593Smuzhiyun 		pci_write_config_dword(hba->pdev, i * 4,
1344*4882a593Smuzhiyun 			hba->pdev->saved_config_space[i]);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun 
stex_yos_reset(struct st_hba * hba)1347*4882a593Smuzhiyun static int stex_yos_reset(struct st_hba *hba)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun 	void __iomem *base;
1350*4882a593Smuzhiyun 	unsigned long flags, before;
1351*4882a593Smuzhiyun 	int ret = 0;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	base = hba->mmio_base;
1354*4882a593Smuzhiyun 	writel(MU_INBOUND_DOORBELL_RESET, base + IDBL);
1355*4882a593Smuzhiyun 	readl(base + IDBL); /* flush */
1356*4882a593Smuzhiyun 	before = jiffies;
1357*4882a593Smuzhiyun 	while (hba->out_req_cnt > 0) {
1358*4882a593Smuzhiyun 		if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
1359*4882a593Smuzhiyun 			printk(KERN_WARNING DRV_NAME
1360*4882a593Smuzhiyun 				"(%s): reset timeout\n", pci_name(hba->pdev));
1361*4882a593Smuzhiyun 			ret = -1;
1362*4882a593Smuzhiyun 			break;
1363*4882a593Smuzhiyun 		}
1364*4882a593Smuzhiyun 		msleep(1);
1365*4882a593Smuzhiyun 	}
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	spin_lock_irqsave(hba->host->host_lock, flags);
1368*4882a593Smuzhiyun 	if (ret == -1)
1369*4882a593Smuzhiyun 		hba->mu_status = MU_STATE_FAILED;
1370*4882a593Smuzhiyun 	else
1371*4882a593Smuzhiyun 		hba->mu_status = MU_STATE_STARTED;
1372*4882a593Smuzhiyun 	wake_up_all(&hba->reset_waitq);
1373*4882a593Smuzhiyun 	spin_unlock_irqrestore(hba->host->host_lock, flags);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	return ret;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun 
stex_ss_reset(struct st_hba * hba)1378*4882a593Smuzhiyun static void stex_ss_reset(struct st_hba *hba)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun 	writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
1381*4882a593Smuzhiyun 	readl(hba->mmio_base + YH2I_INT);
1382*4882a593Smuzhiyun 	ssleep(5);
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun 
stex_p3_reset(struct st_hba * hba)1385*4882a593Smuzhiyun static void stex_p3_reset(struct st_hba *hba)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun 	writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
1388*4882a593Smuzhiyun 	ssleep(5);
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun 
stex_do_reset(struct st_hba * hba)1391*4882a593Smuzhiyun static int stex_do_reset(struct st_hba *hba)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	unsigned long flags;
1394*4882a593Smuzhiyun 	unsigned int mu_status = MU_STATE_RESETTING;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	spin_lock_irqsave(hba->host->host_lock, flags);
1397*4882a593Smuzhiyun 	if (hba->mu_status == MU_STATE_STARTING) {
1398*4882a593Smuzhiyun 		spin_unlock_irqrestore(hba->host->host_lock, flags);
1399*4882a593Smuzhiyun 		printk(KERN_INFO DRV_NAME "(%s): request reset during init\n",
1400*4882a593Smuzhiyun 			pci_name(hba->pdev));
1401*4882a593Smuzhiyun 		return 0;
1402*4882a593Smuzhiyun 	}
1403*4882a593Smuzhiyun 	while (hba->mu_status == MU_STATE_RESETTING) {
1404*4882a593Smuzhiyun 		spin_unlock_irqrestore(hba->host->host_lock, flags);
1405*4882a593Smuzhiyun 		wait_event_timeout(hba->reset_waitq,
1406*4882a593Smuzhiyun 				   hba->mu_status != MU_STATE_RESETTING,
1407*4882a593Smuzhiyun 				   MU_MAX_DELAY * HZ);
1408*4882a593Smuzhiyun 		spin_lock_irqsave(hba->host->host_lock, flags);
1409*4882a593Smuzhiyun 		mu_status = hba->mu_status;
1410*4882a593Smuzhiyun 	}
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	if (mu_status != MU_STATE_RESETTING) {
1413*4882a593Smuzhiyun 		spin_unlock_irqrestore(hba->host->host_lock, flags);
1414*4882a593Smuzhiyun 		return (mu_status == MU_STATE_STARTED) ? 0 : -1;
1415*4882a593Smuzhiyun 	}
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	hba->mu_status = MU_STATE_RESETTING;
1418*4882a593Smuzhiyun 	spin_unlock_irqrestore(hba->host->host_lock, flags);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	if (hba->cardtype == st_yosemite)
1421*4882a593Smuzhiyun 		return stex_yos_reset(hba);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	if (hba->cardtype == st_shasta)
1424*4882a593Smuzhiyun 		stex_hard_reset(hba);
1425*4882a593Smuzhiyun 	else if (hba->cardtype == st_yel)
1426*4882a593Smuzhiyun 		stex_ss_reset(hba);
1427*4882a593Smuzhiyun 	else if (hba->cardtype == st_P3)
1428*4882a593Smuzhiyun 		stex_p3_reset(hba);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	return_abnormal_state(hba, DID_RESET);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	if (stex_handshake(hba) == 0)
1433*4882a593Smuzhiyun 		return 0;
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	printk(KERN_WARNING DRV_NAME "(%s): resetting: handshake failed\n",
1436*4882a593Smuzhiyun 		pci_name(hba->pdev));
1437*4882a593Smuzhiyun 	return -1;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun 
stex_reset(struct scsi_cmnd * cmd)1440*4882a593Smuzhiyun static int stex_reset(struct scsi_cmnd *cmd)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun 	struct st_hba *hba;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	hba = (struct st_hba *) &cmd->device->host->hostdata[0];
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	shost_printk(KERN_INFO, cmd->device->host,
1447*4882a593Smuzhiyun 		     "resetting host\n");
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	return stex_do_reset(hba) ? FAILED : SUCCESS;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun 
stex_reset_work(struct work_struct * work)1452*4882a593Smuzhiyun static void stex_reset_work(struct work_struct *work)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun 	struct st_hba *hba = container_of(work, struct st_hba, reset_work);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	stex_do_reset(hba);
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun 
stex_biosparam(struct scsi_device * sdev,struct block_device * bdev,sector_t capacity,int geom[])1459*4882a593Smuzhiyun static int stex_biosparam(struct scsi_device *sdev,
1460*4882a593Smuzhiyun 	struct block_device *bdev, sector_t capacity, int geom[])
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun 	int heads = 255, sectors = 63;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	if (capacity < 0x200000) {
1465*4882a593Smuzhiyun 		heads = 64;
1466*4882a593Smuzhiyun 		sectors = 32;
1467*4882a593Smuzhiyun 	}
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	sector_div(capacity, heads * sectors);
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	geom[0] = heads;
1472*4882a593Smuzhiyun 	geom[1] = sectors;
1473*4882a593Smuzhiyun 	geom[2] = capacity;
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	return 0;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun static struct scsi_host_template driver_template = {
1479*4882a593Smuzhiyun 	.module				= THIS_MODULE,
1480*4882a593Smuzhiyun 	.name				= DRV_NAME,
1481*4882a593Smuzhiyun 	.proc_name			= DRV_NAME,
1482*4882a593Smuzhiyun 	.bios_param			= stex_biosparam,
1483*4882a593Smuzhiyun 	.queuecommand			= stex_queuecommand,
1484*4882a593Smuzhiyun 	.slave_configure		= stex_slave_config,
1485*4882a593Smuzhiyun 	.eh_abort_handler		= stex_abort,
1486*4882a593Smuzhiyun 	.eh_host_reset_handler		= stex_reset,
1487*4882a593Smuzhiyun 	.this_id			= -1,
1488*4882a593Smuzhiyun 	.dma_boundary			= PAGE_SIZE - 1,
1489*4882a593Smuzhiyun };
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun static struct pci_device_id stex_pci_tbl[] = {
1492*4882a593Smuzhiyun 	/* st_shasta */
1493*4882a593Smuzhiyun 	{ 0x105a, 0x8350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1494*4882a593Smuzhiyun 		st_shasta }, /* SuperTrak EX8350/8300/16350/16300 */
1495*4882a593Smuzhiyun 	{ 0x105a, 0xc350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1496*4882a593Smuzhiyun 		st_shasta }, /* SuperTrak EX12350 */
1497*4882a593Smuzhiyun 	{ 0x105a, 0x4302, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1498*4882a593Smuzhiyun 		st_shasta }, /* SuperTrak EX4350 */
1499*4882a593Smuzhiyun 	{ 0x105a, 0xe350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1500*4882a593Smuzhiyun 		st_shasta }, /* SuperTrak EX24350 */
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	/* st_vsc */
1503*4882a593Smuzhiyun 	{ 0x105a, 0x7250, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_vsc },
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	/* st_yosemite */
1506*4882a593Smuzhiyun 	{ 0x105a, 0x8650, 0x105a, PCI_ANY_ID, 0, 0, st_yosemite },
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	/* st_seq */
1509*4882a593Smuzhiyun 	{ 0x105a, 0x3360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_seq },
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	/* st_yel */
1512*4882a593Smuzhiyun 	{ 0x105a, 0x8650, 0x1033, PCI_ANY_ID, 0, 0, st_yel },
1513*4882a593Smuzhiyun 	{ 0x105a, 0x8760, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_yel },
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	/* st_P3, pluto */
1516*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1517*4882a593Smuzhiyun 		0x8870, 0, 0, st_P3 },
1518*4882a593Smuzhiyun 	/* st_P3, p3 */
1519*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1520*4882a593Smuzhiyun 		0x4300, 0, 0, st_P3 },
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	/* st_P3, SymplyStor4E */
1523*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1524*4882a593Smuzhiyun 		0x4311, 0, 0, st_P3 },
1525*4882a593Smuzhiyun 	/* st_P3, SymplyStor8E */
1526*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1527*4882a593Smuzhiyun 		0x4312, 0, 0, st_P3 },
1528*4882a593Smuzhiyun 	/* st_P3, SymplyStor4 */
1529*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1530*4882a593Smuzhiyun 		0x4321, 0, 0, st_P3 },
1531*4882a593Smuzhiyun 	/* st_P3, SymplyStor8 */
1532*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1533*4882a593Smuzhiyun 		0x4322, 0, 0, st_P3 },
1534*4882a593Smuzhiyun 	{ }	/* terminate list */
1535*4882a593Smuzhiyun };
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun static struct st_card_info stex_card_info[] = {
1538*4882a593Smuzhiyun 	/* st_shasta */
1539*4882a593Smuzhiyun 	{
1540*4882a593Smuzhiyun 		.max_id		= 17,
1541*4882a593Smuzhiyun 		.max_lun	= 8,
1542*4882a593Smuzhiyun 		.max_channel	= 0,
1543*4882a593Smuzhiyun 		.rq_count	= 32,
1544*4882a593Smuzhiyun 		.rq_size	= 1048,
1545*4882a593Smuzhiyun 		.sts_count	= 32,
1546*4882a593Smuzhiyun 		.alloc_rq	= stex_alloc_req,
1547*4882a593Smuzhiyun 		.map_sg		= stex_map_sg,
1548*4882a593Smuzhiyun 		.send		= stex_send_cmd,
1549*4882a593Smuzhiyun 	},
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	/* st_vsc */
1552*4882a593Smuzhiyun 	{
1553*4882a593Smuzhiyun 		.max_id		= 129,
1554*4882a593Smuzhiyun 		.max_lun	= 1,
1555*4882a593Smuzhiyun 		.max_channel	= 0,
1556*4882a593Smuzhiyun 		.rq_count	= 32,
1557*4882a593Smuzhiyun 		.rq_size	= 1048,
1558*4882a593Smuzhiyun 		.sts_count	= 32,
1559*4882a593Smuzhiyun 		.alloc_rq	= stex_alloc_req,
1560*4882a593Smuzhiyun 		.map_sg		= stex_map_sg,
1561*4882a593Smuzhiyun 		.send		= stex_send_cmd,
1562*4882a593Smuzhiyun 	},
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	/* st_yosemite */
1565*4882a593Smuzhiyun 	{
1566*4882a593Smuzhiyun 		.max_id		= 2,
1567*4882a593Smuzhiyun 		.max_lun	= 256,
1568*4882a593Smuzhiyun 		.max_channel	= 0,
1569*4882a593Smuzhiyun 		.rq_count	= 256,
1570*4882a593Smuzhiyun 		.rq_size	= 1048,
1571*4882a593Smuzhiyun 		.sts_count	= 256,
1572*4882a593Smuzhiyun 		.alloc_rq	= stex_alloc_req,
1573*4882a593Smuzhiyun 		.map_sg		= stex_map_sg,
1574*4882a593Smuzhiyun 		.send		= stex_send_cmd,
1575*4882a593Smuzhiyun 	},
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	/* st_seq */
1578*4882a593Smuzhiyun 	{
1579*4882a593Smuzhiyun 		.max_id		= 129,
1580*4882a593Smuzhiyun 		.max_lun	= 1,
1581*4882a593Smuzhiyun 		.max_channel	= 0,
1582*4882a593Smuzhiyun 		.rq_count	= 32,
1583*4882a593Smuzhiyun 		.rq_size	= 1048,
1584*4882a593Smuzhiyun 		.sts_count	= 32,
1585*4882a593Smuzhiyun 		.alloc_rq	= stex_alloc_req,
1586*4882a593Smuzhiyun 		.map_sg		= stex_map_sg,
1587*4882a593Smuzhiyun 		.send		= stex_send_cmd,
1588*4882a593Smuzhiyun 	},
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	/* st_yel */
1591*4882a593Smuzhiyun 	{
1592*4882a593Smuzhiyun 		.max_id		= 129,
1593*4882a593Smuzhiyun 		.max_lun	= 256,
1594*4882a593Smuzhiyun 		.max_channel	= 3,
1595*4882a593Smuzhiyun 		.rq_count	= 801,
1596*4882a593Smuzhiyun 		.rq_size	= 512,
1597*4882a593Smuzhiyun 		.sts_count	= 801,
1598*4882a593Smuzhiyun 		.alloc_rq	= stex_ss_alloc_req,
1599*4882a593Smuzhiyun 		.map_sg		= stex_ss_map_sg,
1600*4882a593Smuzhiyun 		.send		= stex_ss_send_cmd,
1601*4882a593Smuzhiyun 	},
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	/* st_P3 */
1604*4882a593Smuzhiyun 	{
1605*4882a593Smuzhiyun 		.max_id		= 129,
1606*4882a593Smuzhiyun 		.max_lun	= 256,
1607*4882a593Smuzhiyun 		.max_channel	= 0,
1608*4882a593Smuzhiyun 		.rq_count	= 801,
1609*4882a593Smuzhiyun 		.rq_size	= 512,
1610*4882a593Smuzhiyun 		.sts_count	= 801,
1611*4882a593Smuzhiyun 		.alloc_rq	= stex_ss_alloc_req,
1612*4882a593Smuzhiyun 		.map_sg		= stex_ss_map_sg,
1613*4882a593Smuzhiyun 		.send		= stex_ss_send_cmd,
1614*4882a593Smuzhiyun 	},
1615*4882a593Smuzhiyun };
1616*4882a593Smuzhiyun 
stex_request_irq(struct st_hba * hba)1617*4882a593Smuzhiyun static int stex_request_irq(struct st_hba *hba)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun 	struct pci_dev *pdev = hba->pdev;
1620*4882a593Smuzhiyun 	int status;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	if (msi || hba->cardtype == st_P3) {
1623*4882a593Smuzhiyun 		status = pci_enable_msi(pdev);
1624*4882a593Smuzhiyun 		if (status != 0)
1625*4882a593Smuzhiyun 			printk(KERN_ERR DRV_NAME
1626*4882a593Smuzhiyun 				"(%s): error %d setting up MSI\n",
1627*4882a593Smuzhiyun 				pci_name(pdev), status);
1628*4882a593Smuzhiyun 		else
1629*4882a593Smuzhiyun 			hba->msi_enabled = 1;
1630*4882a593Smuzhiyun 	} else
1631*4882a593Smuzhiyun 		hba->msi_enabled = 0;
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	status = request_irq(pdev->irq,
1634*4882a593Smuzhiyun 		(hba->cardtype == st_yel || hba->cardtype == st_P3) ?
1635*4882a593Smuzhiyun 		stex_ss_intr : stex_intr, IRQF_SHARED, DRV_NAME, hba);
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	if (status != 0) {
1638*4882a593Smuzhiyun 		if (hba->msi_enabled)
1639*4882a593Smuzhiyun 			pci_disable_msi(pdev);
1640*4882a593Smuzhiyun 	}
1641*4882a593Smuzhiyun 	return status;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun 
stex_free_irq(struct st_hba * hba)1644*4882a593Smuzhiyun static void stex_free_irq(struct st_hba *hba)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun 	struct pci_dev *pdev = hba->pdev;
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	free_irq(pdev->irq, hba);
1649*4882a593Smuzhiyun 	if (hba->msi_enabled)
1650*4882a593Smuzhiyun 		pci_disable_msi(pdev);
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun 
stex_probe(struct pci_dev * pdev,const struct pci_device_id * id)1653*4882a593Smuzhiyun static int stex_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun 	struct st_hba *hba;
1656*4882a593Smuzhiyun 	struct Scsi_Host *host;
1657*4882a593Smuzhiyun 	const struct st_card_info *ci = NULL;
1658*4882a593Smuzhiyun 	u32 sts_offset, cp_offset, scratch_offset;
1659*4882a593Smuzhiyun 	int err;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
1662*4882a593Smuzhiyun 	if (err)
1663*4882a593Smuzhiyun 		return err;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	pci_set_master(pdev);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	S6flag = 0;
1668*4882a593Smuzhiyun 	register_reboot_notifier(&stex_notifier);
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	host = scsi_host_alloc(&driver_template, sizeof(struct st_hba));
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	if (!host) {
1673*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME "(%s): scsi_host_alloc failed\n",
1674*4882a593Smuzhiyun 			pci_name(pdev));
1675*4882a593Smuzhiyun 		err = -ENOMEM;
1676*4882a593Smuzhiyun 		goto out_disable;
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	hba = (struct st_hba *)host->hostdata;
1680*4882a593Smuzhiyun 	memset(hba, 0, sizeof(struct st_hba));
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	err = pci_request_regions(pdev, DRV_NAME);
1683*4882a593Smuzhiyun 	if (err < 0) {
1684*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME "(%s): request regions failed\n",
1685*4882a593Smuzhiyun 			pci_name(pdev));
1686*4882a593Smuzhiyun 		goto out_scsi_host_put;
1687*4882a593Smuzhiyun 	}
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	hba->mmio_base = pci_ioremap_bar(pdev, 0);
1690*4882a593Smuzhiyun 	if ( !hba->mmio_base) {
1691*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME "(%s): memory map failed\n",
1692*4882a593Smuzhiyun 			pci_name(pdev));
1693*4882a593Smuzhiyun 		err = -ENOMEM;
1694*4882a593Smuzhiyun 		goto out_release_regions;
1695*4882a593Smuzhiyun 	}
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1698*4882a593Smuzhiyun 	if (err)
1699*4882a593Smuzhiyun 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1700*4882a593Smuzhiyun 	if (err) {
1701*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME "(%s): set dma mask failed\n",
1702*4882a593Smuzhiyun 			pci_name(pdev));
1703*4882a593Smuzhiyun 		goto out_iounmap;
1704*4882a593Smuzhiyun 	}
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	hba->cardtype = (unsigned int) id->driver_data;
1707*4882a593Smuzhiyun 	ci = &stex_card_info[hba->cardtype];
1708*4882a593Smuzhiyun 	switch (id->subdevice) {
1709*4882a593Smuzhiyun 	case 0x4221:
1710*4882a593Smuzhiyun 	case 0x4222:
1711*4882a593Smuzhiyun 	case 0x4223:
1712*4882a593Smuzhiyun 	case 0x4224:
1713*4882a593Smuzhiyun 	case 0x4225:
1714*4882a593Smuzhiyun 	case 0x4226:
1715*4882a593Smuzhiyun 	case 0x4227:
1716*4882a593Smuzhiyun 	case 0x4261:
1717*4882a593Smuzhiyun 	case 0x4262:
1718*4882a593Smuzhiyun 	case 0x4263:
1719*4882a593Smuzhiyun 	case 0x4264:
1720*4882a593Smuzhiyun 	case 0x4265:
1721*4882a593Smuzhiyun 		break;
1722*4882a593Smuzhiyun 	default:
1723*4882a593Smuzhiyun 		if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1724*4882a593Smuzhiyun 			hba->supports_pm = 1;
1725*4882a593Smuzhiyun 	}
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	sts_offset = scratch_offset = (ci->rq_count+1) * ci->rq_size;
1728*4882a593Smuzhiyun 	if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1729*4882a593Smuzhiyun 		sts_offset += (ci->sts_count+1) * sizeof(u32);
1730*4882a593Smuzhiyun 	cp_offset = sts_offset + (ci->sts_count+1) * sizeof(struct status_msg);
1731*4882a593Smuzhiyun 	hba->dma_size = cp_offset + sizeof(struct st_frame);
1732*4882a593Smuzhiyun 	if (hba->cardtype == st_seq ||
1733*4882a593Smuzhiyun 		(hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1734*4882a593Smuzhiyun 		hba->extra_offset = hba->dma_size;
1735*4882a593Smuzhiyun 		hba->dma_size += ST_ADDITIONAL_MEM;
1736*4882a593Smuzhiyun 	}
1737*4882a593Smuzhiyun 	hba->dma_mem = dma_alloc_coherent(&pdev->dev,
1738*4882a593Smuzhiyun 		hba->dma_size, &hba->dma_handle, GFP_KERNEL);
1739*4882a593Smuzhiyun 	if (!hba->dma_mem) {
1740*4882a593Smuzhiyun 		/* Retry minimum coherent mapping for st_seq and st_vsc */
1741*4882a593Smuzhiyun 		if (hba->cardtype == st_seq ||
1742*4882a593Smuzhiyun 		    (hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1743*4882a593Smuzhiyun 			printk(KERN_WARNING DRV_NAME
1744*4882a593Smuzhiyun 				"(%s): allocating min buffer for controller\n",
1745*4882a593Smuzhiyun 				pci_name(pdev));
1746*4882a593Smuzhiyun 			hba->dma_size = hba->extra_offset
1747*4882a593Smuzhiyun 				+ ST_ADDITIONAL_MEM_MIN;
1748*4882a593Smuzhiyun 			hba->dma_mem = dma_alloc_coherent(&pdev->dev,
1749*4882a593Smuzhiyun 				hba->dma_size, &hba->dma_handle, GFP_KERNEL);
1750*4882a593Smuzhiyun 		}
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 		if (!hba->dma_mem) {
1753*4882a593Smuzhiyun 			err = -ENOMEM;
1754*4882a593Smuzhiyun 			printk(KERN_ERR DRV_NAME "(%s): dma mem alloc failed\n",
1755*4882a593Smuzhiyun 				pci_name(pdev));
1756*4882a593Smuzhiyun 			goto out_iounmap;
1757*4882a593Smuzhiyun 		}
1758*4882a593Smuzhiyun 	}
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	hba->ccb = kcalloc(ci->rq_count, sizeof(struct st_ccb), GFP_KERNEL);
1761*4882a593Smuzhiyun 	if (!hba->ccb) {
1762*4882a593Smuzhiyun 		err = -ENOMEM;
1763*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME "(%s): ccb alloc failed\n",
1764*4882a593Smuzhiyun 			pci_name(pdev));
1765*4882a593Smuzhiyun 		goto out_pci_free;
1766*4882a593Smuzhiyun 	}
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1769*4882a593Smuzhiyun 		hba->scratch = (__le32 *)(hba->dma_mem + scratch_offset);
1770*4882a593Smuzhiyun 	hba->status_buffer = (struct status_msg *)(hba->dma_mem + sts_offset);
1771*4882a593Smuzhiyun 	hba->copy_buffer = hba->dma_mem + cp_offset;
1772*4882a593Smuzhiyun 	hba->rq_count = ci->rq_count;
1773*4882a593Smuzhiyun 	hba->rq_size = ci->rq_size;
1774*4882a593Smuzhiyun 	hba->sts_count = ci->sts_count;
1775*4882a593Smuzhiyun 	hba->alloc_rq = ci->alloc_rq;
1776*4882a593Smuzhiyun 	hba->map_sg = ci->map_sg;
1777*4882a593Smuzhiyun 	hba->send = ci->send;
1778*4882a593Smuzhiyun 	hba->mu_status = MU_STATE_STARTING;
1779*4882a593Smuzhiyun 	hba->msi_lock = 0;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1782*4882a593Smuzhiyun 		host->sg_tablesize = 38;
1783*4882a593Smuzhiyun 	else
1784*4882a593Smuzhiyun 		host->sg_tablesize = 32;
1785*4882a593Smuzhiyun 	host->can_queue = ci->rq_count;
1786*4882a593Smuzhiyun 	host->cmd_per_lun = ci->rq_count;
1787*4882a593Smuzhiyun 	host->max_id = ci->max_id;
1788*4882a593Smuzhiyun 	host->max_lun = ci->max_lun;
1789*4882a593Smuzhiyun 	host->max_channel = ci->max_channel;
1790*4882a593Smuzhiyun 	host->unique_id = host->host_no;
1791*4882a593Smuzhiyun 	host->max_cmd_len = STEX_CDB_LENGTH;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	hba->host = host;
1794*4882a593Smuzhiyun 	hba->pdev = pdev;
1795*4882a593Smuzhiyun 	init_waitqueue_head(&hba->reset_waitq);
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	snprintf(hba->work_q_name, sizeof(hba->work_q_name),
1798*4882a593Smuzhiyun 		 "stex_wq_%d", host->host_no);
1799*4882a593Smuzhiyun 	hba->work_q = create_singlethread_workqueue(hba->work_q_name);
1800*4882a593Smuzhiyun 	if (!hba->work_q) {
1801*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME "(%s): create workqueue failed\n",
1802*4882a593Smuzhiyun 			pci_name(pdev));
1803*4882a593Smuzhiyun 		err = -ENOMEM;
1804*4882a593Smuzhiyun 		goto out_ccb_free;
1805*4882a593Smuzhiyun 	}
1806*4882a593Smuzhiyun 	INIT_WORK(&hba->reset_work, stex_reset_work);
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	err = stex_request_irq(hba);
1809*4882a593Smuzhiyun 	if (err) {
1810*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME "(%s): request irq failed\n",
1811*4882a593Smuzhiyun 			pci_name(pdev));
1812*4882a593Smuzhiyun 		goto out_free_wq;
1813*4882a593Smuzhiyun 	}
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	err = stex_handshake(hba);
1816*4882a593Smuzhiyun 	if (err)
1817*4882a593Smuzhiyun 		goto out_free_irq;
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	pci_set_drvdata(pdev, hba);
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	err = scsi_add_host(host, &pdev->dev);
1822*4882a593Smuzhiyun 	if (err) {
1823*4882a593Smuzhiyun 		printk(KERN_ERR DRV_NAME "(%s): scsi_add_host failed\n",
1824*4882a593Smuzhiyun 			pci_name(pdev));
1825*4882a593Smuzhiyun 		goto out_free_irq;
1826*4882a593Smuzhiyun 	}
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	scsi_scan_host(host);
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	return 0;
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun out_free_irq:
1833*4882a593Smuzhiyun 	stex_free_irq(hba);
1834*4882a593Smuzhiyun out_free_wq:
1835*4882a593Smuzhiyun 	destroy_workqueue(hba->work_q);
1836*4882a593Smuzhiyun out_ccb_free:
1837*4882a593Smuzhiyun 	kfree(hba->ccb);
1838*4882a593Smuzhiyun out_pci_free:
1839*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, hba->dma_size,
1840*4882a593Smuzhiyun 			  hba->dma_mem, hba->dma_handle);
1841*4882a593Smuzhiyun out_iounmap:
1842*4882a593Smuzhiyun 	iounmap(hba->mmio_base);
1843*4882a593Smuzhiyun out_release_regions:
1844*4882a593Smuzhiyun 	pci_release_regions(pdev);
1845*4882a593Smuzhiyun out_scsi_host_put:
1846*4882a593Smuzhiyun 	scsi_host_put(host);
1847*4882a593Smuzhiyun out_disable:
1848*4882a593Smuzhiyun 	pci_disable_device(pdev);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	return err;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun 
stex_hba_stop(struct st_hba * hba,int st_sleep_mic)1853*4882a593Smuzhiyun static void stex_hba_stop(struct st_hba *hba, int st_sleep_mic)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun 	struct req_msg *req;
1856*4882a593Smuzhiyun 	struct st_msg_header *msg_h;
1857*4882a593Smuzhiyun 	unsigned long flags;
1858*4882a593Smuzhiyun 	unsigned long before;
1859*4882a593Smuzhiyun 	u16 tag = 0;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	spin_lock_irqsave(hba->host->host_lock, flags);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	if ((hba->cardtype == st_yel || hba->cardtype == st_P3) &&
1864*4882a593Smuzhiyun 		hba->supports_pm == 1) {
1865*4882a593Smuzhiyun 		if (st_sleep_mic == ST_NOTHANDLED) {
1866*4882a593Smuzhiyun 			spin_unlock_irqrestore(hba->host->host_lock, flags);
1867*4882a593Smuzhiyun 			return;
1868*4882a593Smuzhiyun 		}
1869*4882a593Smuzhiyun 	}
1870*4882a593Smuzhiyun 	req = hba->alloc_rq(hba);
1871*4882a593Smuzhiyun 	if (hba->cardtype == st_yel || hba->cardtype == st_P3) {
1872*4882a593Smuzhiyun 		msg_h = (struct st_msg_header *)req - 1;
1873*4882a593Smuzhiyun 		memset(msg_h, 0, hba->rq_size);
1874*4882a593Smuzhiyun 	} else
1875*4882a593Smuzhiyun 		memset(req, 0, hba->rq_size);
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	if ((hba->cardtype == st_yosemite || hba->cardtype == st_yel
1878*4882a593Smuzhiyun 		|| hba->cardtype == st_P3)
1879*4882a593Smuzhiyun 		&& st_sleep_mic == ST_IGNORED) {
1880*4882a593Smuzhiyun 		req->cdb[0] = MGT_CMD;
1881*4882a593Smuzhiyun 		req->cdb[1] = MGT_CMD_SIGNATURE;
1882*4882a593Smuzhiyun 		req->cdb[2] = CTLR_CONFIG_CMD;
1883*4882a593Smuzhiyun 		req->cdb[3] = CTLR_SHUTDOWN;
1884*4882a593Smuzhiyun 	} else if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1885*4882a593Smuzhiyun 		&& st_sleep_mic != ST_IGNORED) {
1886*4882a593Smuzhiyun 		req->cdb[0] = MGT_CMD;
1887*4882a593Smuzhiyun 		req->cdb[1] = MGT_CMD_SIGNATURE;
1888*4882a593Smuzhiyun 		req->cdb[2] = CTLR_CONFIG_CMD;
1889*4882a593Smuzhiyun 		req->cdb[3] = PMIC_SHUTDOWN;
1890*4882a593Smuzhiyun 		req->cdb[4] = st_sleep_mic;
1891*4882a593Smuzhiyun 	} else {
1892*4882a593Smuzhiyun 		req->cdb[0] = CONTROLLER_CMD;
1893*4882a593Smuzhiyun 		req->cdb[1] = CTLR_POWER_STATE_CHANGE;
1894*4882a593Smuzhiyun 		req->cdb[2] = CTLR_POWER_SAVING;
1895*4882a593Smuzhiyun 	}
1896*4882a593Smuzhiyun 	hba->ccb[tag].cmd = NULL;
1897*4882a593Smuzhiyun 	hba->ccb[tag].sg_count = 0;
1898*4882a593Smuzhiyun 	hba->ccb[tag].sense_bufflen = 0;
1899*4882a593Smuzhiyun 	hba->ccb[tag].sense_buffer = NULL;
1900*4882a593Smuzhiyun 	hba->ccb[tag].req_type = PASSTHRU_REQ_TYPE;
1901*4882a593Smuzhiyun 	hba->send(hba, req, tag);
1902*4882a593Smuzhiyun 	spin_unlock_irqrestore(hba->host->host_lock, flags);
1903*4882a593Smuzhiyun 	before = jiffies;
1904*4882a593Smuzhiyun 	while (hba->ccb[tag].req_type & PASSTHRU_REQ_TYPE) {
1905*4882a593Smuzhiyun 		if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
1906*4882a593Smuzhiyun 			hba->ccb[tag].req_type = 0;
1907*4882a593Smuzhiyun 			hba->mu_status = MU_STATE_STOP;
1908*4882a593Smuzhiyun 			return;
1909*4882a593Smuzhiyun 		}
1910*4882a593Smuzhiyun 		msleep(1);
1911*4882a593Smuzhiyun 	}
1912*4882a593Smuzhiyun 	hba->mu_status = MU_STATE_STOP;
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun 
stex_hba_free(struct st_hba * hba)1915*4882a593Smuzhiyun static void stex_hba_free(struct st_hba *hba)
1916*4882a593Smuzhiyun {
1917*4882a593Smuzhiyun 	stex_free_irq(hba);
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	destroy_workqueue(hba->work_q);
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	iounmap(hba->mmio_base);
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	pci_release_regions(hba->pdev);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	kfree(hba->ccb);
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	dma_free_coherent(&hba->pdev->dev, hba->dma_size,
1928*4882a593Smuzhiyun 			  hba->dma_mem, hba->dma_handle);
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun 
stex_remove(struct pci_dev * pdev)1931*4882a593Smuzhiyun static void stex_remove(struct pci_dev *pdev)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun 	struct st_hba *hba = pci_get_drvdata(pdev);
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	hba->mu_status = MU_STATE_NOCONNECT;
1936*4882a593Smuzhiyun 	return_abnormal_state(hba, DID_NO_CONNECT);
1937*4882a593Smuzhiyun 	scsi_remove_host(hba->host);
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	scsi_block_requests(hba->host);
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	stex_hba_free(hba);
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	scsi_host_put(hba->host);
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	pci_disable_device(pdev);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	unregister_reboot_notifier(&stex_notifier);
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun 
stex_shutdown(struct pci_dev * pdev)1950*4882a593Smuzhiyun static void stex_shutdown(struct pci_dev *pdev)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun 	struct st_hba *hba = pci_get_drvdata(pdev);
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	if (hba->supports_pm == 0) {
1955*4882a593Smuzhiyun 		stex_hba_stop(hba, ST_IGNORED);
1956*4882a593Smuzhiyun 	} else if (hba->supports_pm == 1 && S6flag) {
1957*4882a593Smuzhiyun 		unregister_reboot_notifier(&stex_notifier);
1958*4882a593Smuzhiyun 		stex_hba_stop(hba, ST_S6);
1959*4882a593Smuzhiyun 	} else
1960*4882a593Smuzhiyun 		stex_hba_stop(hba, ST_S5);
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun 
stex_choice_sleep_mic(struct st_hba * hba,pm_message_t state)1963*4882a593Smuzhiyun static int stex_choice_sleep_mic(struct st_hba *hba, pm_message_t state)
1964*4882a593Smuzhiyun {
1965*4882a593Smuzhiyun 	switch (state.event) {
1966*4882a593Smuzhiyun 	case PM_EVENT_SUSPEND:
1967*4882a593Smuzhiyun 		return ST_S3;
1968*4882a593Smuzhiyun 	case PM_EVENT_HIBERNATE:
1969*4882a593Smuzhiyun 		hba->msi_lock = 0;
1970*4882a593Smuzhiyun 		return ST_S4;
1971*4882a593Smuzhiyun 	default:
1972*4882a593Smuzhiyun 		return ST_NOTHANDLED;
1973*4882a593Smuzhiyun 	}
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun 
stex_suspend(struct pci_dev * pdev,pm_message_t state)1976*4882a593Smuzhiyun static int stex_suspend(struct pci_dev *pdev, pm_message_t state)
1977*4882a593Smuzhiyun {
1978*4882a593Smuzhiyun 	struct st_hba *hba = pci_get_drvdata(pdev);
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1981*4882a593Smuzhiyun 		&& hba->supports_pm == 1)
1982*4882a593Smuzhiyun 		stex_hba_stop(hba, stex_choice_sleep_mic(hba, state));
1983*4882a593Smuzhiyun 	else
1984*4882a593Smuzhiyun 		stex_hba_stop(hba, ST_IGNORED);
1985*4882a593Smuzhiyun 	return 0;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun 
stex_resume(struct pci_dev * pdev)1988*4882a593Smuzhiyun static int stex_resume(struct pci_dev *pdev)
1989*4882a593Smuzhiyun {
1990*4882a593Smuzhiyun 	struct st_hba *hba = pci_get_drvdata(pdev);
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	hba->mu_status = MU_STATE_STARTING;
1993*4882a593Smuzhiyun 	stex_handshake(hba);
1994*4882a593Smuzhiyun 	return 0;
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun 
stex_halt(struct notifier_block * nb,unsigned long event,void * buf)1997*4882a593Smuzhiyun static int stex_halt(struct notifier_block *nb, unsigned long event, void *buf)
1998*4882a593Smuzhiyun {
1999*4882a593Smuzhiyun 	S6flag = 1;
2000*4882a593Smuzhiyun 	return NOTIFY_OK;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, stex_pci_tbl);
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun static struct pci_driver stex_pci_driver = {
2005*4882a593Smuzhiyun 	.name		= DRV_NAME,
2006*4882a593Smuzhiyun 	.id_table	= stex_pci_tbl,
2007*4882a593Smuzhiyun 	.probe		= stex_probe,
2008*4882a593Smuzhiyun 	.remove		= stex_remove,
2009*4882a593Smuzhiyun 	.shutdown	= stex_shutdown,
2010*4882a593Smuzhiyun 	.suspend	= stex_suspend,
2011*4882a593Smuzhiyun 	.resume		= stex_resume,
2012*4882a593Smuzhiyun };
2013*4882a593Smuzhiyun 
stex_init(void)2014*4882a593Smuzhiyun static int __init stex_init(void)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun 	printk(KERN_INFO DRV_NAME
2017*4882a593Smuzhiyun 		": Promise SuperTrak EX Driver version: %s\n",
2018*4882a593Smuzhiyun 		 ST_DRIVER_VERSION);
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	return pci_register_driver(&stex_pci_driver);
2021*4882a593Smuzhiyun }
2022*4882a593Smuzhiyun 
stex_exit(void)2023*4882a593Smuzhiyun static void __exit stex_exit(void)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun 	pci_unregister_driver(&stex_pci_driver);
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun module_init(stex_init);
2029*4882a593Smuzhiyun module_exit(stex_exit);
2030