1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * driver for Microsemi PQI-based storage controllers
4*4882a593Smuzhiyun * Copyright (c) 2019-2020 Microchip Technology Inc. and its subsidiaries
5*4882a593Smuzhiyun * Copyright (c) 2016-2018 Microsemi Corporation
6*4882a593Smuzhiyun * Copyright (c) 2016 PMC-Sierra, Inc.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Questions/Comments/Bugfixes to storagedev@microchip.com
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <scsi/scsi_device.h>
17*4882a593Smuzhiyun #include <asm/unaligned.h>
18*4882a593Smuzhiyun #include "smartpqi.h"
19*4882a593Smuzhiyun #include "smartpqi_sis.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* legacy SIS interface commands */
22*4882a593Smuzhiyun #define SIS_CMD_GET_ADAPTER_PROPERTIES 0x19
23*4882a593Smuzhiyun #define SIS_CMD_INIT_BASE_STRUCT_ADDRESS 0x1b
24*4882a593Smuzhiyun #define SIS_CMD_GET_PQI_CAPABILITIES 0x3000
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* for submission of legacy SIS commands */
27*4882a593Smuzhiyun #define SIS_REENABLE_SIS_MODE 0x1
28*4882a593Smuzhiyun #define SIS_ENABLE_MSIX 0x40
29*4882a593Smuzhiyun #define SIS_ENABLE_INTX 0x80
30*4882a593Smuzhiyun #define SIS_SOFT_RESET 0x100
31*4882a593Smuzhiyun #define SIS_CMD_READY 0x200
32*4882a593Smuzhiyun #define SIS_TRIGGER_SHUTDOWN 0x800000
33*4882a593Smuzhiyun #define SIS_PQI_RESET_QUIESCE 0x1000000
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define SIS_CMD_COMPLETE 0x1000
36*4882a593Smuzhiyun #define SIS_CLEAR_CTRL_TO_HOST_DOORBELL 0x1000
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SIS_CMD_STATUS_SUCCESS 0x1
39*4882a593Smuzhiyun #define SIS_CMD_COMPLETE_TIMEOUT_SECS 30
40*4882a593Smuzhiyun #define SIS_CMD_COMPLETE_POLL_INTERVAL_MSECS 10
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* used with SIS_CMD_GET_ADAPTER_PROPERTIES command */
43*4882a593Smuzhiyun #define SIS_EXTENDED_PROPERTIES_SUPPORTED 0x800000
44*4882a593Smuzhiyun #define SIS_SMARTARRAY_FEATURES_SUPPORTED 0x2
45*4882a593Smuzhiyun #define SIS_PQI_MODE_SUPPORTED 0x4
46*4882a593Smuzhiyun #define SIS_PQI_RESET_QUIESCE_SUPPORTED 0x8
47*4882a593Smuzhiyun #define SIS_REQUIRED_EXTENDED_PROPERTIES \
48*4882a593Smuzhiyun (SIS_SMARTARRAY_FEATURES_SUPPORTED | SIS_PQI_MODE_SUPPORTED)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* used with SIS_CMD_INIT_BASE_STRUCT_ADDRESS command */
51*4882a593Smuzhiyun #define SIS_BASE_STRUCT_REVISION 9
52*4882a593Smuzhiyun #define SIS_BASE_STRUCT_ALIGNMENT 16
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define SIS_CTRL_KERNEL_UP 0x80
55*4882a593Smuzhiyun #define SIS_CTRL_KERNEL_PANIC 0x100
56*4882a593Smuzhiyun #define SIS_CTRL_READY_TIMEOUT_SECS 180
57*4882a593Smuzhiyun #define SIS_CTRL_READY_RESUME_TIMEOUT_SECS 90
58*4882a593Smuzhiyun #define SIS_CTRL_READY_POLL_INTERVAL_MSECS 10
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #pragma pack(1)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* for use with SIS_CMD_INIT_BASE_STRUCT_ADDRESS command */
63*4882a593Smuzhiyun struct sis_base_struct {
64*4882a593Smuzhiyun __le32 revision; /* revision of this structure */
65*4882a593Smuzhiyun __le32 flags; /* reserved */
66*4882a593Smuzhiyun __le32 error_buffer_paddr_low; /* lower 32 bits of physical memory */
67*4882a593Smuzhiyun /* buffer for PQI error response */
68*4882a593Smuzhiyun /* data */
69*4882a593Smuzhiyun __le32 error_buffer_paddr_high; /* upper 32 bits of physical */
70*4882a593Smuzhiyun /* memory buffer for PQI */
71*4882a593Smuzhiyun /* error response data */
72*4882a593Smuzhiyun __le32 error_buffer_element_length; /* length of each PQI error */
73*4882a593Smuzhiyun /* response buffer element */
74*4882a593Smuzhiyun /* in bytes */
75*4882a593Smuzhiyun __le32 error_buffer_num_elements; /* total number of PQI error */
76*4882a593Smuzhiyun /* response buffers available */
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #pragma pack()
80*4882a593Smuzhiyun
sis_wait_for_ctrl_ready_with_timeout(struct pqi_ctrl_info * ctrl_info,unsigned int timeout_secs)81*4882a593Smuzhiyun static int sis_wait_for_ctrl_ready_with_timeout(struct pqi_ctrl_info *ctrl_info,
82*4882a593Smuzhiyun unsigned int timeout_secs)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun unsigned long timeout;
85*4882a593Smuzhiyun u32 status;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun timeout = (timeout_secs * PQI_HZ) + jiffies;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun while (1) {
90*4882a593Smuzhiyun status = readl(&ctrl_info->registers->sis_firmware_status);
91*4882a593Smuzhiyun if (status != ~0) {
92*4882a593Smuzhiyun if (status & SIS_CTRL_KERNEL_PANIC) {
93*4882a593Smuzhiyun dev_err(&ctrl_info->pci_dev->dev,
94*4882a593Smuzhiyun "controller is offline: status code 0x%x\n",
95*4882a593Smuzhiyun readl(
96*4882a593Smuzhiyun &ctrl_info->registers->sis_mailbox[7]));
97*4882a593Smuzhiyun return -ENODEV;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun if (status & SIS_CTRL_KERNEL_UP)
100*4882a593Smuzhiyun break;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
103*4882a593Smuzhiyun dev_err(&ctrl_info->pci_dev->dev,
104*4882a593Smuzhiyun "controller not ready after %u seconds\n",
105*4882a593Smuzhiyun timeout_secs);
106*4882a593Smuzhiyun return -ETIMEDOUT;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun msleep(SIS_CTRL_READY_POLL_INTERVAL_MSECS);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
sis_wait_for_ctrl_ready(struct pqi_ctrl_info * ctrl_info)114*4882a593Smuzhiyun int sis_wait_for_ctrl_ready(struct pqi_ctrl_info *ctrl_info)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun return sis_wait_for_ctrl_ready_with_timeout(ctrl_info,
117*4882a593Smuzhiyun SIS_CTRL_READY_TIMEOUT_SECS);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
sis_wait_for_ctrl_ready_resume(struct pqi_ctrl_info * ctrl_info)120*4882a593Smuzhiyun int sis_wait_for_ctrl_ready_resume(struct pqi_ctrl_info *ctrl_info)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun return sis_wait_for_ctrl_ready_with_timeout(ctrl_info,
123*4882a593Smuzhiyun SIS_CTRL_READY_RESUME_TIMEOUT_SECS);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
sis_is_firmware_running(struct pqi_ctrl_info * ctrl_info)126*4882a593Smuzhiyun bool sis_is_firmware_running(struct pqi_ctrl_info *ctrl_info)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun bool running;
129*4882a593Smuzhiyun u32 status;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun status = readl(&ctrl_info->registers->sis_firmware_status);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (status & SIS_CTRL_KERNEL_PANIC)
134*4882a593Smuzhiyun running = false;
135*4882a593Smuzhiyun else
136*4882a593Smuzhiyun running = true;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (!running)
139*4882a593Smuzhiyun dev_err(&ctrl_info->pci_dev->dev,
140*4882a593Smuzhiyun "controller is offline: status code 0x%x\n",
141*4882a593Smuzhiyun readl(&ctrl_info->registers->sis_mailbox[7]));
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return running;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
sis_is_kernel_up(struct pqi_ctrl_info * ctrl_info)146*4882a593Smuzhiyun bool sis_is_kernel_up(struct pqi_ctrl_info *ctrl_info)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun return readl(&ctrl_info->registers->sis_firmware_status) &
149*4882a593Smuzhiyun SIS_CTRL_KERNEL_UP;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* used for passing command parameters/results when issuing SIS commands */
153*4882a593Smuzhiyun struct sis_sync_cmd_params {
154*4882a593Smuzhiyun u32 mailbox[6]; /* mailboxes 0-5 */
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
sis_send_sync_cmd(struct pqi_ctrl_info * ctrl_info,u32 cmd,struct sis_sync_cmd_params * params)157*4882a593Smuzhiyun static int sis_send_sync_cmd(struct pqi_ctrl_info *ctrl_info,
158*4882a593Smuzhiyun u32 cmd, struct sis_sync_cmd_params *params)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct pqi_ctrl_registers __iomem *registers;
161*4882a593Smuzhiyun unsigned int i;
162*4882a593Smuzhiyun unsigned long timeout;
163*4882a593Smuzhiyun u32 doorbell;
164*4882a593Smuzhiyun u32 cmd_status;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun registers = ctrl_info->registers;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Write the command to mailbox 0. */
169*4882a593Smuzhiyun writel(cmd, ®isters->sis_mailbox[0]);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun * Write the command parameters to mailboxes 1-4 (mailbox 5 is not used
173*4882a593Smuzhiyun * when sending a command to the controller).
174*4882a593Smuzhiyun */
175*4882a593Smuzhiyun for (i = 1; i <= 4; i++)
176*4882a593Smuzhiyun writel(params->mailbox[i], ®isters->sis_mailbox[i]);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Clear the command doorbell. */
179*4882a593Smuzhiyun writel(SIS_CLEAR_CTRL_TO_HOST_DOORBELL,
180*4882a593Smuzhiyun ®isters->sis_ctrl_to_host_doorbell_clear);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Disable doorbell interrupts by masking all interrupts. */
183*4882a593Smuzhiyun writel(~0, ®isters->sis_interrupt_mask);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun * Force the completion of the interrupt mask register write before
187*4882a593Smuzhiyun * submitting the command.
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun readl(®isters->sis_interrupt_mask);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Submit the command to the controller. */
192*4882a593Smuzhiyun writel(SIS_CMD_READY, ®isters->sis_host_to_ctrl_doorbell);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun * Poll for command completion. Note that the call to msleep() is at
196*4882a593Smuzhiyun * the top of the loop in order to give the controller time to start
197*4882a593Smuzhiyun * processing the command before we start polling.
198*4882a593Smuzhiyun */
199*4882a593Smuzhiyun timeout = (SIS_CMD_COMPLETE_TIMEOUT_SECS * PQI_HZ) + jiffies;
200*4882a593Smuzhiyun while (1) {
201*4882a593Smuzhiyun msleep(SIS_CMD_COMPLETE_POLL_INTERVAL_MSECS);
202*4882a593Smuzhiyun doorbell = readl(®isters->sis_ctrl_to_host_doorbell);
203*4882a593Smuzhiyun if (doorbell & SIS_CMD_COMPLETE)
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun if (time_after(jiffies, timeout))
206*4882a593Smuzhiyun return -ETIMEDOUT;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* Read the command status from mailbox 0. */
210*4882a593Smuzhiyun cmd_status = readl(®isters->sis_mailbox[0]);
211*4882a593Smuzhiyun if (cmd_status != SIS_CMD_STATUS_SUCCESS) {
212*4882a593Smuzhiyun dev_err(&ctrl_info->pci_dev->dev,
213*4882a593Smuzhiyun "SIS command failed for command 0x%x: status = 0x%x\n",
214*4882a593Smuzhiyun cmd, cmd_status);
215*4882a593Smuzhiyun return -EINVAL;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * The command completed successfully, so save the command status and
220*4882a593Smuzhiyun * read the values returned in mailboxes 1-5.
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun params->mailbox[0] = cmd_status;
223*4882a593Smuzhiyun for (i = 1; i < ARRAY_SIZE(params->mailbox); i++)
224*4882a593Smuzhiyun params->mailbox[i] = readl(®isters->sis_mailbox[i]);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * This function verifies that we are talking to a controller that speaks PQI.
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun
sis_get_ctrl_properties(struct pqi_ctrl_info * ctrl_info)233*4882a593Smuzhiyun int sis_get_ctrl_properties(struct pqi_ctrl_info *ctrl_info)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun int rc;
236*4882a593Smuzhiyun u32 properties;
237*4882a593Smuzhiyun u32 extended_properties;
238*4882a593Smuzhiyun struct sis_sync_cmd_params params;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun memset(¶ms, 0, sizeof(params));
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun rc = sis_send_sync_cmd(ctrl_info, SIS_CMD_GET_ADAPTER_PROPERTIES,
243*4882a593Smuzhiyun ¶ms);
244*4882a593Smuzhiyun if (rc)
245*4882a593Smuzhiyun return rc;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun properties = params.mailbox[1];
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (!(properties & SIS_EXTENDED_PROPERTIES_SUPPORTED))
250*4882a593Smuzhiyun return -ENODEV;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun extended_properties = params.mailbox[4];
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if ((extended_properties & SIS_REQUIRED_EXTENDED_PROPERTIES) !=
255*4882a593Smuzhiyun SIS_REQUIRED_EXTENDED_PROPERTIES)
256*4882a593Smuzhiyun return -ENODEV;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (extended_properties & SIS_PQI_RESET_QUIESCE_SUPPORTED)
259*4882a593Smuzhiyun ctrl_info->pqi_reset_quiesce_supported = true;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
sis_get_pqi_capabilities(struct pqi_ctrl_info * ctrl_info)264*4882a593Smuzhiyun int sis_get_pqi_capabilities(struct pqi_ctrl_info *ctrl_info)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun int rc;
267*4882a593Smuzhiyun struct sis_sync_cmd_params params;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun memset(¶ms, 0, sizeof(params));
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun rc = sis_send_sync_cmd(ctrl_info, SIS_CMD_GET_PQI_CAPABILITIES,
272*4882a593Smuzhiyun ¶ms);
273*4882a593Smuzhiyun if (rc)
274*4882a593Smuzhiyun return rc;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ctrl_info->max_sg_entries = params.mailbox[1];
277*4882a593Smuzhiyun ctrl_info->max_transfer_size = params.mailbox[2];
278*4882a593Smuzhiyun ctrl_info->max_outstanding_requests = params.mailbox[3];
279*4882a593Smuzhiyun ctrl_info->config_table_offset = params.mailbox[4];
280*4882a593Smuzhiyun ctrl_info->config_table_length = params.mailbox[5];
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
sis_init_base_struct_addr(struct pqi_ctrl_info * ctrl_info)285*4882a593Smuzhiyun int sis_init_base_struct_addr(struct pqi_ctrl_info *ctrl_info)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun int rc;
288*4882a593Smuzhiyun void *base_struct_unaligned;
289*4882a593Smuzhiyun struct sis_base_struct *base_struct;
290*4882a593Smuzhiyun struct sis_sync_cmd_params params;
291*4882a593Smuzhiyun unsigned long error_buffer_paddr;
292*4882a593Smuzhiyun dma_addr_t bus_address;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun base_struct_unaligned = kzalloc(sizeof(*base_struct)
295*4882a593Smuzhiyun + SIS_BASE_STRUCT_ALIGNMENT - 1, GFP_KERNEL);
296*4882a593Smuzhiyun if (!base_struct_unaligned)
297*4882a593Smuzhiyun return -ENOMEM;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun base_struct = PTR_ALIGN(base_struct_unaligned,
300*4882a593Smuzhiyun SIS_BASE_STRUCT_ALIGNMENT);
301*4882a593Smuzhiyun error_buffer_paddr = (unsigned long)ctrl_info->error_buffer_dma_handle;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun put_unaligned_le32(SIS_BASE_STRUCT_REVISION, &base_struct->revision);
304*4882a593Smuzhiyun put_unaligned_le32(lower_32_bits(error_buffer_paddr),
305*4882a593Smuzhiyun &base_struct->error_buffer_paddr_low);
306*4882a593Smuzhiyun put_unaligned_le32(upper_32_bits(error_buffer_paddr),
307*4882a593Smuzhiyun &base_struct->error_buffer_paddr_high);
308*4882a593Smuzhiyun put_unaligned_le32(PQI_ERROR_BUFFER_ELEMENT_LENGTH,
309*4882a593Smuzhiyun &base_struct->error_buffer_element_length);
310*4882a593Smuzhiyun put_unaligned_le32(ctrl_info->max_io_slots,
311*4882a593Smuzhiyun &base_struct->error_buffer_num_elements);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun bus_address = dma_map_single(&ctrl_info->pci_dev->dev, base_struct,
314*4882a593Smuzhiyun sizeof(*base_struct), DMA_TO_DEVICE);
315*4882a593Smuzhiyun if (dma_mapping_error(&ctrl_info->pci_dev->dev, bus_address)) {
316*4882a593Smuzhiyun rc = -ENOMEM;
317*4882a593Smuzhiyun goto out;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun memset(¶ms, 0, sizeof(params));
321*4882a593Smuzhiyun params.mailbox[1] = lower_32_bits((u64)bus_address);
322*4882a593Smuzhiyun params.mailbox[2] = upper_32_bits((u64)bus_address);
323*4882a593Smuzhiyun params.mailbox[3] = sizeof(*base_struct);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun rc = sis_send_sync_cmd(ctrl_info, SIS_CMD_INIT_BASE_STRUCT_ADDRESS,
326*4882a593Smuzhiyun ¶ms);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun dma_unmap_single(&ctrl_info->pci_dev->dev, bus_address,
329*4882a593Smuzhiyun sizeof(*base_struct), DMA_TO_DEVICE);
330*4882a593Smuzhiyun out:
331*4882a593Smuzhiyun kfree(base_struct_unaligned);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return rc;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun #define SIS_DOORBELL_BIT_CLEAR_TIMEOUT_SECS 30
337*4882a593Smuzhiyun
sis_wait_for_doorbell_bit_to_clear(struct pqi_ctrl_info * ctrl_info,u32 bit)338*4882a593Smuzhiyun static int sis_wait_for_doorbell_bit_to_clear(
339*4882a593Smuzhiyun struct pqi_ctrl_info *ctrl_info, u32 bit)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun int rc = 0;
342*4882a593Smuzhiyun u32 doorbell_register;
343*4882a593Smuzhiyun unsigned long timeout;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun timeout = (SIS_DOORBELL_BIT_CLEAR_TIMEOUT_SECS * PQI_HZ) + jiffies;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun while (1) {
348*4882a593Smuzhiyun doorbell_register =
349*4882a593Smuzhiyun readl(&ctrl_info->registers->sis_host_to_ctrl_doorbell);
350*4882a593Smuzhiyun if ((doorbell_register & bit) == 0)
351*4882a593Smuzhiyun break;
352*4882a593Smuzhiyun if (readl(&ctrl_info->registers->sis_firmware_status) &
353*4882a593Smuzhiyun SIS_CTRL_KERNEL_PANIC) {
354*4882a593Smuzhiyun rc = -ENODEV;
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
358*4882a593Smuzhiyun dev_err(&ctrl_info->pci_dev->dev,
359*4882a593Smuzhiyun "doorbell register bit 0x%x not cleared\n",
360*4882a593Smuzhiyun bit);
361*4882a593Smuzhiyun rc = -ETIMEDOUT;
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun usleep_range(1000, 2000);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return rc;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
sis_set_doorbell_bit(struct pqi_ctrl_info * ctrl_info,u32 bit)370*4882a593Smuzhiyun static inline int sis_set_doorbell_bit(struct pqi_ctrl_info *ctrl_info, u32 bit)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun writel(bit, &ctrl_info->registers->sis_host_to_ctrl_doorbell);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return sis_wait_for_doorbell_bit_to_clear(ctrl_info, bit);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
sis_enable_msix(struct pqi_ctrl_info * ctrl_info)377*4882a593Smuzhiyun void sis_enable_msix(struct pqi_ctrl_info *ctrl_info)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun sis_set_doorbell_bit(ctrl_info, SIS_ENABLE_MSIX);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
sis_enable_intx(struct pqi_ctrl_info * ctrl_info)382*4882a593Smuzhiyun void sis_enable_intx(struct pqi_ctrl_info *ctrl_info)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun sis_set_doorbell_bit(ctrl_info, SIS_ENABLE_INTX);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
sis_shutdown_ctrl(struct pqi_ctrl_info * ctrl_info)387*4882a593Smuzhiyun void sis_shutdown_ctrl(struct pqi_ctrl_info *ctrl_info)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun if (readl(&ctrl_info->registers->sis_firmware_status) &
390*4882a593Smuzhiyun SIS_CTRL_KERNEL_PANIC)
391*4882a593Smuzhiyun return;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun writel(SIS_TRIGGER_SHUTDOWN,
394*4882a593Smuzhiyun &ctrl_info->registers->sis_host_to_ctrl_doorbell);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
sis_pqi_reset_quiesce(struct pqi_ctrl_info * ctrl_info)397*4882a593Smuzhiyun int sis_pqi_reset_quiesce(struct pqi_ctrl_info *ctrl_info)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun return sis_set_doorbell_bit(ctrl_info, SIS_PQI_RESET_QUIESCE);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
sis_reenable_sis_mode(struct pqi_ctrl_info * ctrl_info)402*4882a593Smuzhiyun int sis_reenable_sis_mode(struct pqi_ctrl_info *ctrl_info)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun return sis_set_doorbell_bit(ctrl_info, SIS_REENABLE_SIS_MODE);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
sis_write_driver_scratch(struct pqi_ctrl_info * ctrl_info,u32 value)407*4882a593Smuzhiyun void sis_write_driver_scratch(struct pqi_ctrl_info *ctrl_info, u32 value)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun writel(value, &ctrl_info->registers->sis_driver_scratch);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
sis_read_driver_scratch(struct pqi_ctrl_info * ctrl_info)412*4882a593Smuzhiyun u32 sis_read_driver_scratch(struct pqi_ctrl_info *ctrl_info)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun return readl(&ctrl_info->registers->sis_driver_scratch);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
sis_soft_reset(struct pqi_ctrl_info * ctrl_info)417*4882a593Smuzhiyun void sis_soft_reset(struct pqi_ctrl_info *ctrl_info)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun writel(SIS_SOFT_RESET,
420*4882a593Smuzhiyun &ctrl_info->registers->sis_host_to_ctrl_doorbell);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
verify_structures(void)423*4882a593Smuzhiyun static void __attribute__((unused)) verify_structures(void)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun BUILD_BUG_ON(offsetof(struct sis_base_struct,
426*4882a593Smuzhiyun revision) != 0x0);
427*4882a593Smuzhiyun BUILD_BUG_ON(offsetof(struct sis_base_struct,
428*4882a593Smuzhiyun flags) != 0x4);
429*4882a593Smuzhiyun BUILD_BUG_ON(offsetof(struct sis_base_struct,
430*4882a593Smuzhiyun error_buffer_paddr_low) != 0x8);
431*4882a593Smuzhiyun BUILD_BUG_ON(offsetof(struct sis_base_struct,
432*4882a593Smuzhiyun error_buffer_paddr_high) != 0xc);
433*4882a593Smuzhiyun BUILD_BUG_ON(offsetof(struct sis_base_struct,
434*4882a593Smuzhiyun error_buffer_element_length) != 0x10);
435*4882a593Smuzhiyun BUILD_BUG_ON(offsetof(struct sis_base_struct,
436*4882a593Smuzhiyun error_buffer_num_elements) != 0x14);
437*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(struct sis_base_struct) != 0x18);
438*4882a593Smuzhiyun }
439